pci.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * FSL SoC setup code
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/stddef.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/pci.h>
  16. #include <linux/delay.h>
  17. #include <linux/irq.h>
  18. #include <linux/module.h>
  19. #include <asm/system.h>
  20. #include <asm/atomic.h>
  21. #include <asm/io.h>
  22. #include <asm/pci-bridge.h>
  23. #include <asm/prom.h>
  24. #include <sysdev/fsl_soc.h>
  25. #undef DEBUG
  26. #ifdef DEBUG
  27. #define DBG(x...) printk(x)
  28. #else
  29. #define DBG(x...)
  30. #endif
  31. int mpc83xx_pci2_busno;
  32. int mpc83xx_exclude_device(u_char bus, u_char devfn)
  33. {
  34. if (bus == 0 && PCI_SLOT(devfn) == 0)
  35. return PCIBIOS_DEVICE_NOT_FOUND;
  36. if (mpc83xx_pci2_busno)
  37. if (bus == (mpc83xx_pci2_busno) && PCI_SLOT(devfn) == 0)
  38. return PCIBIOS_DEVICE_NOT_FOUND;
  39. return PCIBIOS_SUCCESSFUL;
  40. }
  41. int __init add_bridge(struct device_node *dev)
  42. {
  43. int len;
  44. struct pci_controller *hose;
  45. struct resource rsrc;
  46. const int *bus_range;
  47. int primary = 1, has_address = 0;
  48. phys_addr_t immr = get_immrbase();
  49. DBG("Adding PCI host bridge %s\n", dev->full_name);
  50. /* Fetch host bridge registers address */
  51. has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
  52. /* Get bus range if any */
  53. bus_range = get_property(dev, "bus-range", &len);
  54. if (bus_range == NULL || len < 2 * sizeof(int)) {
  55. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  56. " bus 0\n", dev->full_name);
  57. }
  58. hose = pcibios_alloc_controller();
  59. if (!hose)
  60. return -ENOMEM;
  61. hose->arch_data = dev;
  62. hose->set_cfg_type = 1;
  63. hose->first_busno = bus_range ? bus_range[0] : 0;
  64. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  65. /* MPC83xx supports up to two host controllers one at 0x8500 from immrbar
  66. * the other at 0x8600, we consider the 0x8500 the primary controller
  67. */
  68. /* PCI 1 */
  69. if ((rsrc.start & 0xfffff) == 0x8500) {
  70. setup_indirect_pci(hose, immr + 0x8300, immr + 0x8304);
  71. }
  72. /* PCI 2 */
  73. if ((rsrc.start & 0xfffff) == 0x8600) {
  74. setup_indirect_pci(hose, immr + 0x8380, immr + 0x8384);
  75. primary = 0;
  76. hose->bus_offset = hose->first_busno;
  77. mpc83xx_pci2_busno = hose->first_busno;
  78. }
  79. printk(KERN_INFO "Found MPC83xx PCI host bridge at 0x%016llx. "
  80. "Firmware bus number: %d->%d\n",
  81. (unsigned long long)rsrc.start, hose->first_busno,
  82. hose->last_busno);
  83. DBG(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
  84. hose, hose->cfg_addr, hose->cfg_data);
  85. /* Interpret the "ranges" property */
  86. /* This also maps the I/O region and sets isa_io/mem_base */
  87. pci_process_bridge_OF_ranges(hose, dev, primary);
  88. return 0;
  89. }