entry_32.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@fsmlabs.com) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@fsmlabs.com>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/errno.h>
  22. #include <linux/sys.h>
  23. #include <linux/threads.h>
  24. #include <asm/reg.h>
  25. #include <asm/page.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/unistd.h>
  32. #undef SHOW_SYSCALLS
  33. #undef SHOW_SYSCALLS_TASK
  34. /*
  35. * MSR_KERNEL is > 0x10000 on 4xx/Book-E since it include MSR_CE.
  36. */
  37. #if MSR_KERNEL >= 0x10000
  38. #define LOAD_MSR_KERNEL(r, x) lis r,(x)@h; ori r,r,(x)@l
  39. #else
  40. #define LOAD_MSR_KERNEL(r, x) li r,(x)
  41. #endif
  42. #ifdef CONFIG_BOOKE
  43. #include "head_booke.h"
  44. #define TRANSFER_TO_HANDLER_EXC_LEVEL(exc_level) \
  45. mtspr exc_level##_SPRG,r8; \
  46. BOOKE_LOAD_EXC_LEVEL_STACK(exc_level); \
  47. lwz r0,GPR10-INT_FRAME_SIZE(r8); \
  48. stw r0,GPR10(r11); \
  49. lwz r0,GPR11-INT_FRAME_SIZE(r8); \
  50. stw r0,GPR11(r11); \
  51. mfspr r8,exc_level##_SPRG
  52. .globl mcheck_transfer_to_handler
  53. mcheck_transfer_to_handler:
  54. TRANSFER_TO_HANDLER_EXC_LEVEL(MCHECK)
  55. b transfer_to_handler_full
  56. .globl debug_transfer_to_handler
  57. debug_transfer_to_handler:
  58. TRANSFER_TO_HANDLER_EXC_LEVEL(DEBUG)
  59. b transfer_to_handler_full
  60. .globl crit_transfer_to_handler
  61. crit_transfer_to_handler:
  62. TRANSFER_TO_HANDLER_EXC_LEVEL(CRIT)
  63. /* fall through */
  64. #endif
  65. #ifdef CONFIG_40x
  66. .globl crit_transfer_to_handler
  67. crit_transfer_to_handler:
  68. lwz r0,crit_r10@l(0)
  69. stw r0,GPR10(r11)
  70. lwz r0,crit_r11@l(0)
  71. stw r0,GPR11(r11)
  72. /* fall through */
  73. #endif
  74. /*
  75. * This code finishes saving the registers to the exception frame
  76. * and jumps to the appropriate handler for the exception, turning
  77. * on address translation.
  78. * Note that we rely on the caller having set cr0.eq iff the exception
  79. * occurred in kernel mode (i.e. MSR:PR = 0).
  80. */
  81. .globl transfer_to_handler_full
  82. transfer_to_handler_full:
  83. SAVE_NVGPRS(r11)
  84. /* fall through */
  85. .globl transfer_to_handler
  86. transfer_to_handler:
  87. stw r2,GPR2(r11)
  88. stw r12,_NIP(r11)
  89. stw r9,_MSR(r11)
  90. andi. r2,r9,MSR_PR
  91. mfctr r12
  92. mfspr r2,SPRN_XER
  93. stw r12,_CTR(r11)
  94. stw r2,_XER(r11)
  95. mfspr r12,SPRN_SPRG3
  96. addi r2,r12,-THREAD
  97. tovirt(r2,r2) /* set r2 to current */
  98. beq 2f /* if from user, fix up THREAD.regs */
  99. addi r11,r1,STACK_FRAME_OVERHEAD
  100. stw r11,PT_REGS(r12)
  101. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  102. /* Check to see if the dbcr0 register is set up to debug. Use the
  103. single-step bit to do this. */
  104. lwz r12,THREAD_DBCR0(r12)
  105. andis. r12,r12,DBCR0_IC@h
  106. beq+ 3f
  107. /* From user and task is ptraced - load up global dbcr0 */
  108. li r12,-1 /* clear all pending debug events */
  109. mtspr SPRN_DBSR,r12
  110. lis r11,global_dbcr0@ha
  111. tophys(r11,r11)
  112. addi r11,r11,global_dbcr0@l
  113. lwz r12,0(r11)
  114. mtspr SPRN_DBCR0,r12
  115. lwz r12,4(r11)
  116. addi r12,r12,-1
  117. stw r12,4(r11)
  118. #endif
  119. b 3f
  120. 2: /* if from kernel, check interrupted DOZE/NAP mode and
  121. * check for stack overflow
  122. */
  123. lwz r9,THREAD_INFO-THREAD(r12)
  124. cmplw r1,r9 /* if r1 <= current->thread_info */
  125. ble- stack_ovf /* then the kernel stack overflowed */
  126. 5:
  127. #ifdef CONFIG_6xx
  128. tophys(r9,r9) /* check local flags */
  129. lwz r12,TI_LOCAL_FLAGS(r9)
  130. mtcrf 0x01,r12
  131. bt- 31-TLF_NAPPING,4f
  132. #endif /* CONFIG_6xx */
  133. .globl transfer_to_handler_cont
  134. transfer_to_handler_cont:
  135. 3:
  136. mflr r9
  137. lwz r11,0(r9) /* virtual address of handler */
  138. lwz r9,4(r9) /* where to go when done */
  139. mtspr SPRN_SRR0,r11
  140. mtspr SPRN_SRR1,r10
  141. mtlr r9
  142. SYNC
  143. RFI /* jump to handler, enable MMU */
  144. #ifdef CONFIG_6xx
  145. 4: rlwinm r12,r12,0,~_TLF_NAPPING
  146. stw r12,TI_LOCAL_FLAGS(r9)
  147. b power_save_6xx_restore
  148. #endif
  149. /*
  150. * On kernel stack overflow, load up an initial stack pointer
  151. * and call StackOverflow(regs), which should not return.
  152. */
  153. stack_ovf:
  154. /* sometimes we use a statically-allocated stack, which is OK. */
  155. lis r12,_end@h
  156. ori r12,r12,_end@l
  157. cmplw r1,r12
  158. ble 5b /* r1 <= &_end is OK */
  159. SAVE_NVGPRS(r11)
  160. addi r3,r1,STACK_FRAME_OVERHEAD
  161. lis r1,init_thread_union@ha
  162. addi r1,r1,init_thread_union@l
  163. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  164. lis r9,StackOverflow@ha
  165. addi r9,r9,StackOverflow@l
  166. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  167. FIX_SRR1(r10,r12)
  168. mtspr SPRN_SRR0,r9
  169. mtspr SPRN_SRR1,r10
  170. SYNC
  171. RFI
  172. /*
  173. * Handle a system call.
  174. */
  175. .stabs "arch/powerpc/kernel/",N_SO,0,0,0f
  176. .stabs "entry_32.S",N_SO,0,0,0f
  177. 0:
  178. _GLOBAL(DoSyscall)
  179. stw r0,THREAD+LAST_SYSCALL(r2)
  180. stw r3,ORIG_GPR3(r1)
  181. li r12,0
  182. stw r12,RESULT(r1)
  183. lwz r11,_CCR(r1) /* Clear SO bit in CR */
  184. rlwinm r11,r11,0,4,2
  185. stw r11,_CCR(r1)
  186. #ifdef SHOW_SYSCALLS
  187. bl do_show_syscall
  188. #endif /* SHOW_SYSCALLS */
  189. rlwinm r10,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  190. lwz r11,TI_FLAGS(r10)
  191. andi. r11,r11,_TIF_SYSCALL_T_OR_A
  192. bne- syscall_dotrace
  193. syscall_dotrace_cont:
  194. cmplwi 0,r0,NR_syscalls
  195. lis r10,sys_call_table@h
  196. ori r10,r10,sys_call_table@l
  197. slwi r0,r0,2
  198. bge- 66f
  199. lwzx r10,r10,r0 /* Fetch system call handler [ptr] */
  200. mtlr r10
  201. addi r9,r1,STACK_FRAME_OVERHEAD
  202. PPC440EP_ERR42
  203. blrl /* Call handler */
  204. .globl ret_from_syscall
  205. ret_from_syscall:
  206. #ifdef SHOW_SYSCALLS
  207. bl do_show_syscall_exit
  208. #endif
  209. mr r6,r3
  210. rlwinm r12,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  211. /* disable interrupts so current_thread_info()->flags can't change */
  212. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  213. SYNC
  214. MTMSRD(r10)
  215. lwz r9,TI_FLAGS(r12)
  216. li r8,-_LAST_ERRNO
  217. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  218. bne- syscall_exit_work
  219. cmplw 0,r3,r8
  220. blt+ syscall_exit_cont
  221. lwz r11,_CCR(r1) /* Load CR */
  222. neg r3,r3
  223. oris r11,r11,0x1000 /* Set SO bit in CR */
  224. stw r11,_CCR(r1)
  225. syscall_exit_cont:
  226. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  227. /* If the process has its own DBCR0 value, load it up. The single
  228. step bit tells us that dbcr0 should be loaded. */
  229. lwz r0,THREAD+THREAD_DBCR0(r2)
  230. andis. r10,r0,DBCR0_IC@h
  231. bnel- load_dbcr0
  232. #endif
  233. stwcx. r0,0,r1 /* to clear the reservation */
  234. lwz r4,_LINK(r1)
  235. lwz r5,_CCR(r1)
  236. mtlr r4
  237. mtcr r5
  238. lwz r7,_NIP(r1)
  239. lwz r8,_MSR(r1)
  240. FIX_SRR1(r8, r0)
  241. lwz r2,GPR2(r1)
  242. lwz r1,GPR1(r1)
  243. mtspr SPRN_SRR0,r7
  244. mtspr SPRN_SRR1,r8
  245. SYNC
  246. RFI
  247. 66: li r3,-ENOSYS
  248. b ret_from_syscall
  249. .globl ret_from_fork
  250. ret_from_fork:
  251. REST_NVGPRS(r1)
  252. bl schedule_tail
  253. li r3,0
  254. b ret_from_syscall
  255. /* Traced system call support */
  256. syscall_dotrace:
  257. SAVE_NVGPRS(r1)
  258. li r0,0xc00
  259. stw r0,_TRAP(r1)
  260. addi r3,r1,STACK_FRAME_OVERHEAD
  261. bl do_syscall_trace_enter
  262. lwz r0,GPR0(r1) /* Restore original registers */
  263. lwz r3,GPR3(r1)
  264. lwz r4,GPR4(r1)
  265. lwz r5,GPR5(r1)
  266. lwz r6,GPR6(r1)
  267. lwz r7,GPR7(r1)
  268. lwz r8,GPR8(r1)
  269. REST_NVGPRS(r1)
  270. b syscall_dotrace_cont
  271. syscall_exit_work:
  272. andi. r0,r9,_TIF_RESTOREALL
  273. beq+ 0f
  274. REST_NVGPRS(r1)
  275. b 2f
  276. 0: cmplw 0,r3,r8
  277. blt+ 1f
  278. andi. r0,r9,_TIF_NOERROR
  279. bne- 1f
  280. lwz r11,_CCR(r1) /* Load CR */
  281. neg r3,r3
  282. oris r11,r11,0x1000 /* Set SO bit in CR */
  283. stw r11,_CCR(r1)
  284. 1: stw r6,RESULT(r1) /* Save result */
  285. stw r3,GPR3(r1) /* Update return value */
  286. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  287. beq 4f
  288. /* Clear per-syscall TIF flags if any are set. */
  289. li r11,_TIF_PERSYSCALL_MASK
  290. addi r12,r12,TI_FLAGS
  291. 3: lwarx r8,0,r12
  292. andc r8,r8,r11
  293. #ifdef CONFIG_IBM405_ERR77
  294. dcbt 0,r12
  295. #endif
  296. stwcx. r8,0,r12
  297. bne- 3b
  298. subi r12,r12,TI_FLAGS
  299. 4: /* Anything which requires enabling interrupts? */
  300. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  301. beq ret_from_except
  302. /* Re-enable interrupts */
  303. ori r10,r10,MSR_EE
  304. SYNC
  305. MTMSRD(r10)
  306. /* Save NVGPRS if they're not saved already */
  307. lwz r4,_TRAP(r1)
  308. andi. r4,r4,1
  309. beq 5f
  310. SAVE_NVGPRS(r1)
  311. li r4,0xc00
  312. stw r4,_TRAP(r1)
  313. 5:
  314. addi r3,r1,STACK_FRAME_OVERHEAD
  315. bl do_syscall_trace_leave
  316. b ret_from_except_full
  317. #ifdef SHOW_SYSCALLS
  318. do_show_syscall:
  319. #ifdef SHOW_SYSCALLS_TASK
  320. lis r11,show_syscalls_task@ha
  321. lwz r11,show_syscalls_task@l(r11)
  322. cmp 0,r2,r11
  323. bnelr
  324. #endif
  325. stw r31,GPR31(r1)
  326. mflr r31
  327. lis r3,7f@ha
  328. addi r3,r3,7f@l
  329. lwz r4,GPR0(r1)
  330. lwz r5,GPR3(r1)
  331. lwz r6,GPR4(r1)
  332. lwz r7,GPR5(r1)
  333. lwz r8,GPR6(r1)
  334. lwz r9,GPR7(r1)
  335. bl printk
  336. lis r3,77f@ha
  337. addi r3,r3,77f@l
  338. lwz r4,GPR8(r1)
  339. mr r5,r2
  340. bl printk
  341. lwz r0,GPR0(r1)
  342. lwz r3,GPR3(r1)
  343. lwz r4,GPR4(r1)
  344. lwz r5,GPR5(r1)
  345. lwz r6,GPR6(r1)
  346. lwz r7,GPR7(r1)
  347. lwz r8,GPR8(r1)
  348. mtlr r31
  349. lwz r31,GPR31(r1)
  350. blr
  351. do_show_syscall_exit:
  352. #ifdef SHOW_SYSCALLS_TASK
  353. lis r11,show_syscalls_task@ha
  354. lwz r11,show_syscalls_task@l(r11)
  355. cmp 0,r2,r11
  356. bnelr
  357. #endif
  358. stw r31,GPR31(r1)
  359. mflr r31
  360. stw r3,RESULT(r1) /* Save result */
  361. mr r4,r3
  362. lis r3,79f@ha
  363. addi r3,r3,79f@l
  364. bl printk
  365. lwz r3,RESULT(r1)
  366. mtlr r31
  367. lwz r31,GPR31(r1)
  368. blr
  369. 7: .string "syscall %d(%x, %x, %x, %x, %x, "
  370. 77: .string "%x), current=%p\n"
  371. 79: .string " -> %x\n"
  372. .align 2,0
  373. #ifdef SHOW_SYSCALLS_TASK
  374. .data
  375. .globl show_syscalls_task
  376. show_syscalls_task:
  377. .long -1
  378. .text
  379. #endif
  380. #endif /* SHOW_SYSCALLS */
  381. /*
  382. * The fork/clone functions need to copy the full register set into
  383. * the child process. Therefore we need to save all the nonvolatile
  384. * registers (r13 - r31) before calling the C code.
  385. */
  386. .globl ppc_fork
  387. ppc_fork:
  388. SAVE_NVGPRS(r1)
  389. lwz r0,_TRAP(r1)
  390. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  391. stw r0,_TRAP(r1) /* register set saved */
  392. b sys_fork
  393. .globl ppc_vfork
  394. ppc_vfork:
  395. SAVE_NVGPRS(r1)
  396. lwz r0,_TRAP(r1)
  397. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  398. stw r0,_TRAP(r1) /* register set saved */
  399. b sys_vfork
  400. .globl ppc_clone
  401. ppc_clone:
  402. SAVE_NVGPRS(r1)
  403. lwz r0,_TRAP(r1)
  404. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  405. stw r0,_TRAP(r1) /* register set saved */
  406. b sys_clone
  407. .globl ppc_swapcontext
  408. ppc_swapcontext:
  409. SAVE_NVGPRS(r1)
  410. lwz r0,_TRAP(r1)
  411. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  412. stw r0,_TRAP(r1) /* register set saved */
  413. b sys_swapcontext
  414. /*
  415. * Top-level page fault handling.
  416. * This is in assembler because if do_page_fault tells us that
  417. * it is a bad kernel page fault, we want to save the non-volatile
  418. * registers before calling bad_page_fault.
  419. */
  420. .globl handle_page_fault
  421. handle_page_fault:
  422. stw r4,_DAR(r1)
  423. addi r3,r1,STACK_FRAME_OVERHEAD
  424. bl do_page_fault
  425. cmpwi r3,0
  426. beq+ ret_from_except
  427. SAVE_NVGPRS(r1)
  428. lwz r0,_TRAP(r1)
  429. clrrwi r0,r0,1
  430. stw r0,_TRAP(r1)
  431. mr r5,r3
  432. addi r3,r1,STACK_FRAME_OVERHEAD
  433. lwz r4,_DAR(r1)
  434. bl bad_page_fault
  435. b ret_from_except_full
  436. /*
  437. * This routine switches between two different tasks. The process
  438. * state of one is saved on its kernel stack. Then the state
  439. * of the other is restored from its kernel stack. The memory
  440. * management hardware is updated to the second process's state.
  441. * Finally, we can return to the second process.
  442. * On entry, r3 points to the THREAD for the current task, r4
  443. * points to the THREAD for the new task.
  444. *
  445. * This routine is always called with interrupts disabled.
  446. *
  447. * Note: there are two ways to get to the "going out" portion
  448. * of this code; either by coming in via the entry (_switch)
  449. * or via "fork" which must set up an environment equivalent
  450. * to the "_switch" path. If you change this , you'll have to
  451. * change the fork code also.
  452. *
  453. * The code which creates the new task context is in 'copy_thread'
  454. * in arch/ppc/kernel/process.c
  455. */
  456. _GLOBAL(_switch)
  457. stwu r1,-INT_FRAME_SIZE(r1)
  458. mflr r0
  459. stw r0,INT_FRAME_SIZE+4(r1)
  460. /* r3-r12 are caller saved -- Cort */
  461. SAVE_NVGPRS(r1)
  462. stw r0,_NIP(r1) /* Return to switch caller */
  463. mfmsr r11
  464. li r0,MSR_FP /* Disable floating-point */
  465. #ifdef CONFIG_ALTIVEC
  466. BEGIN_FTR_SECTION
  467. oris r0,r0,MSR_VEC@h /* Disable altivec */
  468. mfspr r12,SPRN_VRSAVE /* save vrsave register value */
  469. stw r12,THREAD+THREAD_VRSAVE(r2)
  470. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  471. #endif /* CONFIG_ALTIVEC */
  472. #ifdef CONFIG_SPE
  473. oris r0,r0,MSR_SPE@h /* Disable SPE */
  474. mfspr r12,SPRN_SPEFSCR /* save spefscr register value */
  475. stw r12,THREAD+THREAD_SPEFSCR(r2)
  476. #endif /* CONFIG_SPE */
  477. and. r0,r0,r11 /* FP or altivec or SPE enabled? */
  478. beq+ 1f
  479. andc r11,r11,r0
  480. MTMSRD(r11)
  481. isync
  482. 1: stw r11,_MSR(r1)
  483. mfcr r10
  484. stw r10,_CCR(r1)
  485. stw r1,KSP(r3) /* Set old stack pointer */
  486. #ifdef CONFIG_SMP
  487. /* We need a sync somewhere here to make sure that if the
  488. * previous task gets rescheduled on another CPU, it sees all
  489. * stores it has performed on this one.
  490. */
  491. sync
  492. #endif /* CONFIG_SMP */
  493. tophys(r0,r4)
  494. CLR_TOP32(r0)
  495. mtspr SPRN_SPRG3,r0 /* Update current THREAD phys addr */
  496. lwz r1,KSP(r4) /* Load new stack pointer */
  497. /* save the old current 'last' for return value */
  498. mr r3,r2
  499. addi r2,r4,-THREAD /* Update current */
  500. #ifdef CONFIG_ALTIVEC
  501. BEGIN_FTR_SECTION
  502. lwz r0,THREAD+THREAD_VRSAVE(r2)
  503. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  504. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  505. #endif /* CONFIG_ALTIVEC */
  506. #ifdef CONFIG_SPE
  507. lwz r0,THREAD+THREAD_SPEFSCR(r2)
  508. mtspr SPRN_SPEFSCR,r0 /* restore SPEFSCR reg */
  509. #endif /* CONFIG_SPE */
  510. lwz r0,_CCR(r1)
  511. mtcrf 0xFF,r0
  512. /* r3-r12 are destroyed -- Cort */
  513. REST_NVGPRS(r1)
  514. lwz r4,_NIP(r1) /* Return to _switch caller in new task */
  515. mtlr r4
  516. addi r1,r1,INT_FRAME_SIZE
  517. blr
  518. .globl fast_exception_return
  519. fast_exception_return:
  520. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  521. andi. r10,r9,MSR_RI /* check for recoverable interrupt */
  522. beq 1f /* if not, we've got problems */
  523. #endif
  524. 2: REST_4GPRS(3, r11)
  525. lwz r10,_CCR(r11)
  526. REST_GPR(1, r11)
  527. mtcr r10
  528. lwz r10,_LINK(r11)
  529. mtlr r10
  530. REST_GPR(10, r11)
  531. mtspr SPRN_SRR1,r9
  532. mtspr SPRN_SRR0,r12
  533. REST_GPR(9, r11)
  534. REST_GPR(12, r11)
  535. lwz r11,GPR11(r11)
  536. SYNC
  537. RFI
  538. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  539. /* check if the exception happened in a restartable section */
  540. 1: lis r3,exc_exit_restart_end@ha
  541. addi r3,r3,exc_exit_restart_end@l
  542. cmplw r12,r3
  543. bge 3f
  544. lis r4,exc_exit_restart@ha
  545. addi r4,r4,exc_exit_restart@l
  546. cmplw r12,r4
  547. blt 3f
  548. lis r3,fee_restarts@ha
  549. tophys(r3,r3)
  550. lwz r5,fee_restarts@l(r3)
  551. addi r5,r5,1
  552. stw r5,fee_restarts@l(r3)
  553. mr r12,r4 /* restart at exc_exit_restart */
  554. b 2b
  555. .comm fee_restarts,4
  556. /* aargh, a nonrecoverable interrupt, panic */
  557. /* aargh, we don't know which trap this is */
  558. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  559. 3:
  560. BEGIN_FTR_SECTION
  561. b 2b
  562. END_FTR_SECTION_IFSET(CPU_FTR_601)
  563. li r10,-1
  564. stw r10,_TRAP(r11)
  565. addi r3,r1,STACK_FRAME_OVERHEAD
  566. lis r10,MSR_KERNEL@h
  567. ori r10,r10,MSR_KERNEL@l
  568. bl transfer_to_handler_full
  569. .long nonrecoverable_exception
  570. .long ret_from_except
  571. #endif
  572. .globl ret_from_except_full
  573. ret_from_except_full:
  574. REST_NVGPRS(r1)
  575. /* fall through */
  576. .globl ret_from_except
  577. ret_from_except:
  578. /* Hard-disable interrupts so that current_thread_info()->flags
  579. * can't change between when we test it and when we return
  580. * from the interrupt. */
  581. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  582. SYNC /* Some chip revs have problems here... */
  583. MTMSRD(r10) /* disable interrupts */
  584. lwz r3,_MSR(r1) /* Returning to user mode? */
  585. andi. r0,r3,MSR_PR
  586. beq resume_kernel
  587. user_exc_return: /* r10 contains MSR_KERNEL here */
  588. /* Check current_thread_info()->flags */
  589. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  590. lwz r9,TI_FLAGS(r9)
  591. andi. r0,r9,(_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK|_TIF_NEED_RESCHED)
  592. bne do_work
  593. restore_user:
  594. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  595. /* Check whether this process has its own DBCR0 value. The single
  596. step bit tells us that dbcr0 should be loaded. */
  597. lwz r0,THREAD+THREAD_DBCR0(r2)
  598. andis. r10,r0,DBCR0_IC@h
  599. bnel- load_dbcr0
  600. #endif
  601. #ifdef CONFIG_PREEMPT
  602. b restore
  603. /* N.B. the only way to get here is from the beq following ret_from_except. */
  604. resume_kernel:
  605. /* check current_thread_info->preempt_count */
  606. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  607. lwz r0,TI_PREEMPT(r9)
  608. cmpwi 0,r0,0 /* if non-zero, just restore regs and return */
  609. bne restore
  610. lwz r0,TI_FLAGS(r9)
  611. andi. r0,r0,_TIF_NEED_RESCHED
  612. beq+ restore
  613. andi. r0,r3,MSR_EE /* interrupts off? */
  614. beq restore /* don't schedule if so */
  615. 1: bl preempt_schedule_irq
  616. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  617. lwz r3,TI_FLAGS(r9)
  618. andi. r0,r3,_TIF_NEED_RESCHED
  619. bne- 1b
  620. #else
  621. resume_kernel:
  622. #endif /* CONFIG_PREEMPT */
  623. /* interrupts are hard-disabled at this point */
  624. restore:
  625. lwz r0,GPR0(r1)
  626. lwz r2,GPR2(r1)
  627. REST_4GPRS(3, r1)
  628. REST_2GPRS(7, r1)
  629. lwz r10,_XER(r1)
  630. lwz r11,_CTR(r1)
  631. mtspr SPRN_XER,r10
  632. mtctr r11
  633. PPC405_ERR77(0,r1)
  634. stwcx. r0,0,r1 /* to clear the reservation */
  635. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  636. lwz r9,_MSR(r1)
  637. andi. r10,r9,MSR_RI /* check if this exception occurred */
  638. beql nonrecoverable /* at a bad place (MSR:RI = 0) */
  639. lwz r10,_CCR(r1)
  640. lwz r11,_LINK(r1)
  641. mtcrf 0xFF,r10
  642. mtlr r11
  643. /*
  644. * Once we put values in SRR0 and SRR1, we are in a state
  645. * where exceptions are not recoverable, since taking an
  646. * exception will trash SRR0 and SRR1. Therefore we clear the
  647. * MSR:RI bit to indicate this. If we do take an exception,
  648. * we can't return to the point of the exception but we
  649. * can restart the exception exit path at the label
  650. * exc_exit_restart below. -- paulus
  651. */
  652. LOAD_MSR_KERNEL(r10,MSR_KERNEL & ~MSR_RI)
  653. SYNC
  654. MTMSRD(r10) /* clear the RI bit */
  655. .globl exc_exit_restart
  656. exc_exit_restart:
  657. lwz r9,_MSR(r1)
  658. lwz r12,_NIP(r1)
  659. FIX_SRR1(r9,r10)
  660. mtspr SPRN_SRR0,r12
  661. mtspr SPRN_SRR1,r9
  662. REST_4GPRS(9, r1)
  663. lwz r1,GPR1(r1)
  664. .globl exc_exit_restart_end
  665. exc_exit_restart_end:
  666. SYNC
  667. RFI
  668. #else /* !(CONFIG_4xx || CONFIG_BOOKE) */
  669. /*
  670. * This is a bit different on 4xx/Book-E because it doesn't have
  671. * the RI bit in the MSR.
  672. * The TLB miss handler checks if we have interrupted
  673. * the exception exit path and restarts it if so
  674. * (well maybe one day it will... :).
  675. */
  676. lwz r11,_LINK(r1)
  677. mtlr r11
  678. lwz r10,_CCR(r1)
  679. mtcrf 0xff,r10
  680. REST_2GPRS(9, r1)
  681. .globl exc_exit_restart
  682. exc_exit_restart:
  683. lwz r11,_NIP(r1)
  684. lwz r12,_MSR(r1)
  685. exc_exit_start:
  686. mtspr SPRN_SRR0,r11
  687. mtspr SPRN_SRR1,r12
  688. REST_2GPRS(11, r1)
  689. lwz r1,GPR1(r1)
  690. .globl exc_exit_restart_end
  691. exc_exit_restart_end:
  692. PPC405_ERR77_SYNC
  693. rfi
  694. b . /* prevent prefetch past rfi */
  695. /*
  696. * Returning from a critical interrupt in user mode doesn't need
  697. * to be any different from a normal exception. For a critical
  698. * interrupt in the kernel, we just return (without checking for
  699. * preemption) since the interrupt may have happened at some crucial
  700. * place (e.g. inside the TLB miss handler), and because we will be
  701. * running with r1 pointing into critical_stack, not the current
  702. * process's kernel stack (and therefore current_thread_info() will
  703. * give the wrong answer).
  704. * We have to restore various SPRs that may have been in use at the
  705. * time of the critical interrupt.
  706. *
  707. */
  708. #ifdef CONFIG_40x
  709. #define PPC_40x_TURN_OFF_MSR_DR \
  710. /* avoid any possible TLB misses here by turning off MSR.DR, we \
  711. * assume the instructions here are mapped by a pinned TLB entry */ \
  712. li r10,MSR_IR; \
  713. mtmsr r10; \
  714. isync; \
  715. tophys(r1, r1);
  716. #else
  717. #define PPC_40x_TURN_OFF_MSR_DR
  718. #endif
  719. #define RET_FROM_EXC_LEVEL(exc_lvl_srr0, exc_lvl_srr1, exc_lvl_rfi) \
  720. REST_NVGPRS(r1); \
  721. lwz r3,_MSR(r1); \
  722. andi. r3,r3,MSR_PR; \
  723. LOAD_MSR_KERNEL(r10,MSR_KERNEL); \
  724. bne user_exc_return; \
  725. lwz r0,GPR0(r1); \
  726. lwz r2,GPR2(r1); \
  727. REST_4GPRS(3, r1); \
  728. REST_2GPRS(7, r1); \
  729. lwz r10,_XER(r1); \
  730. lwz r11,_CTR(r1); \
  731. mtspr SPRN_XER,r10; \
  732. mtctr r11; \
  733. PPC405_ERR77(0,r1); \
  734. stwcx. r0,0,r1; /* to clear the reservation */ \
  735. lwz r11,_LINK(r1); \
  736. mtlr r11; \
  737. lwz r10,_CCR(r1); \
  738. mtcrf 0xff,r10; \
  739. PPC_40x_TURN_OFF_MSR_DR; \
  740. lwz r9,_DEAR(r1); \
  741. lwz r10,_ESR(r1); \
  742. mtspr SPRN_DEAR,r9; \
  743. mtspr SPRN_ESR,r10; \
  744. lwz r11,_NIP(r1); \
  745. lwz r12,_MSR(r1); \
  746. mtspr exc_lvl_srr0,r11; \
  747. mtspr exc_lvl_srr1,r12; \
  748. lwz r9,GPR9(r1); \
  749. lwz r12,GPR12(r1); \
  750. lwz r10,GPR10(r1); \
  751. lwz r11,GPR11(r1); \
  752. lwz r1,GPR1(r1); \
  753. PPC405_ERR77_SYNC; \
  754. exc_lvl_rfi; \
  755. b .; /* prevent prefetch past exc_lvl_rfi */
  756. .globl ret_from_crit_exc
  757. ret_from_crit_exc:
  758. RET_FROM_EXC_LEVEL(SPRN_CSRR0, SPRN_CSRR1, RFCI)
  759. #ifdef CONFIG_BOOKE
  760. .globl ret_from_debug_exc
  761. ret_from_debug_exc:
  762. RET_FROM_EXC_LEVEL(SPRN_DSRR0, SPRN_DSRR1, RFDI)
  763. .globl ret_from_mcheck_exc
  764. ret_from_mcheck_exc:
  765. RET_FROM_EXC_LEVEL(SPRN_MCSRR0, SPRN_MCSRR1, RFMCI)
  766. #endif /* CONFIG_BOOKE */
  767. /*
  768. * Load the DBCR0 value for a task that is being ptraced,
  769. * having first saved away the global DBCR0. Note that r0
  770. * has the dbcr0 value to set upon entry to this.
  771. */
  772. load_dbcr0:
  773. mfmsr r10 /* first disable debug exceptions */
  774. rlwinm r10,r10,0,~MSR_DE
  775. mtmsr r10
  776. isync
  777. mfspr r10,SPRN_DBCR0
  778. lis r11,global_dbcr0@ha
  779. addi r11,r11,global_dbcr0@l
  780. stw r10,0(r11)
  781. mtspr SPRN_DBCR0,r0
  782. lwz r10,4(r11)
  783. addi r10,r10,1
  784. stw r10,4(r11)
  785. li r11,-1
  786. mtspr SPRN_DBSR,r11 /* clear all pending debug events */
  787. blr
  788. .comm global_dbcr0,8
  789. #endif /* !(CONFIG_4xx || CONFIG_BOOKE) */
  790. do_work: /* r10 contains MSR_KERNEL here */
  791. andi. r0,r9,_TIF_NEED_RESCHED
  792. beq do_user_signal
  793. do_resched: /* r10 contains MSR_KERNEL here */
  794. ori r10,r10,MSR_EE
  795. SYNC
  796. MTMSRD(r10) /* hard-enable interrupts */
  797. bl schedule
  798. recheck:
  799. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  800. SYNC
  801. MTMSRD(r10) /* disable interrupts */
  802. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  803. lwz r9,TI_FLAGS(r9)
  804. andi. r0,r9,_TIF_NEED_RESCHED
  805. bne- do_resched
  806. andi. r0,r9,_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK
  807. beq restore_user
  808. do_user_signal: /* r10 contains MSR_KERNEL here */
  809. ori r10,r10,MSR_EE
  810. SYNC
  811. MTMSRD(r10) /* hard-enable interrupts */
  812. /* save r13-r31 in the exception frame, if not already done */
  813. lwz r3,_TRAP(r1)
  814. andi. r0,r3,1
  815. beq 2f
  816. SAVE_NVGPRS(r1)
  817. rlwinm r3,r3,0,0,30
  818. stw r3,_TRAP(r1)
  819. 2: li r3,0
  820. addi r4,r1,STACK_FRAME_OVERHEAD
  821. bl do_signal
  822. REST_NVGPRS(r1)
  823. b recheck
  824. /*
  825. * We come here when we are at the end of handling an exception
  826. * that occurred at a place where taking an exception will lose
  827. * state information, such as the contents of SRR0 and SRR1.
  828. */
  829. nonrecoverable:
  830. lis r10,exc_exit_restart_end@ha
  831. addi r10,r10,exc_exit_restart_end@l
  832. cmplw r12,r10
  833. bge 3f
  834. lis r11,exc_exit_restart@ha
  835. addi r11,r11,exc_exit_restart@l
  836. cmplw r12,r11
  837. blt 3f
  838. lis r10,ee_restarts@ha
  839. lwz r12,ee_restarts@l(r10)
  840. addi r12,r12,1
  841. stw r12,ee_restarts@l(r10)
  842. mr r12,r11 /* restart at exc_exit_restart */
  843. blr
  844. 3: /* OK, we can't recover, kill this process */
  845. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  846. BEGIN_FTR_SECTION
  847. blr
  848. END_FTR_SECTION_IFSET(CPU_FTR_601)
  849. lwz r3,_TRAP(r1)
  850. andi. r0,r3,1
  851. beq 4f
  852. SAVE_NVGPRS(r1)
  853. rlwinm r3,r3,0,0,30
  854. stw r3,_TRAP(r1)
  855. 4: addi r3,r1,STACK_FRAME_OVERHEAD
  856. bl nonrecoverable_exception
  857. /* shouldn't return */
  858. b 4b
  859. .comm ee_restarts,4
  860. /*
  861. * PROM code for specific machines follows. Put it
  862. * here so it's easy to add arch-specific sections later.
  863. * -- Cort
  864. */
  865. #ifdef CONFIG_PPC_RTAS
  866. /*
  867. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  868. * called with the MMU off.
  869. */
  870. _GLOBAL(enter_rtas)
  871. stwu r1,-INT_FRAME_SIZE(r1)
  872. mflr r0
  873. stw r0,INT_FRAME_SIZE+4(r1)
  874. LOAD_REG_ADDR(r4, rtas)
  875. lis r6,1f@ha /* physical return address for rtas */
  876. addi r6,r6,1f@l
  877. tophys(r6,r6)
  878. tophys(r7,r1)
  879. lwz r8,RTASENTRY(r4)
  880. lwz r4,RTASBASE(r4)
  881. mfmsr r9
  882. stw r9,8(r1)
  883. LOAD_MSR_KERNEL(r0,MSR_KERNEL)
  884. SYNC /* disable interrupts so SRR0/1 */
  885. MTMSRD(r0) /* don't get trashed */
  886. li r9,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  887. mtlr r6
  888. mtspr SPRN_SPRG2,r7
  889. mtspr SPRN_SRR0,r8
  890. mtspr SPRN_SRR1,r9
  891. RFI
  892. 1: tophys(r9,r1)
  893. lwz r8,INT_FRAME_SIZE+4(r9) /* get return address */
  894. lwz r9,8(r9) /* original msr value */
  895. FIX_SRR1(r9,r0)
  896. addi r1,r1,INT_FRAME_SIZE
  897. li r0,0
  898. mtspr SPRN_SPRG2,r0
  899. mtspr SPRN_SRR0,r8
  900. mtspr SPRN_SRR1,r9
  901. RFI /* return to caller */
  902. .globl machine_check_in_rtas
  903. machine_check_in_rtas:
  904. twi 31,0,0
  905. /* XXX load up BATs and panic */
  906. #endif /* CONFIG_PPC_RTAS */