time.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. /*
  19. * These are routines to set up and handle interrupts from the
  20. * sb1250 general purpose timer 0. We're using the timer as a
  21. * system clock, so we set it up to run at 100 Hz. On every
  22. * interrupt, we update our idea of what the time of day is,
  23. * then call do_timer() in the architecture-independent kernel
  24. * code to do general bookkeeping (e.g. update jiffies, run
  25. * bottom halves, etc.)
  26. */
  27. #include <linux/interrupt.h>
  28. #include <linux/sched.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/kernel_stat.h>
  31. #include <asm/irq.h>
  32. #include <asm/addrspace.h>
  33. #include <asm/time.h>
  34. #include <asm/io.h>
  35. #include <asm/sibyte/sb1250.h>
  36. #include <asm/sibyte/sb1250_regs.h>
  37. #include <asm/sibyte/sb1250_int.h>
  38. #include <asm/sibyte/sb1250_scd.h>
  39. #define IMR_IP2_VAL K_INT_MAP_I0
  40. #define IMR_IP3_VAL K_INT_MAP_I1
  41. #define IMR_IP4_VAL K_INT_MAP_I2
  42. #define SB1250_HPT_NUM 3
  43. #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
  44. extern int sb1250_steal_irq(int irq);
  45. static cycle_t sb1250_hpt_read(void);
  46. void __init sb1250_hpt_setup(void)
  47. {
  48. int cpu = smp_processor_id();
  49. if (!cpu) {
  50. /* Setup hpt using timer #3 but do not enable irq for it */
  51. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  52. __raw_writeq(SB1250_HPT_VALUE,
  53. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_INIT)));
  54. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  55. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  56. mips_hpt_frequency = V_SCD_TIMER_FREQ;
  57. clocksource_mips.read = sb1250_hpt_read;
  58. clocksource_mips.mask = M_SCD_TIMER_INIT;
  59. }
  60. }
  61. void sb1250_time_init(void)
  62. {
  63. int cpu = smp_processor_id();
  64. int irq = K_INT_TIMER_0+cpu;
  65. /* Only have 4 general purpose timers, and we use last one as hpt */
  66. if (cpu > 2) {
  67. BUG();
  68. }
  69. sb1250_mask_irq(cpu, irq);
  70. /* Map the timer interrupt to ip[4] of this cpu */
  71. __raw_writeq(IMR_IP4_VAL,
  72. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  73. (irq << 3)));
  74. /* the general purpose timer ticks at 1 Mhz independent if the rest of the system */
  75. /* Disable the timer and set up the count */
  76. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  77. #ifdef CONFIG_SIMULATION
  78. __raw_writeq((50000 / HZ) - 1,
  79. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  80. #else
  81. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1,
  82. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  83. #endif
  84. /* Set the timer running */
  85. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  86. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  87. sb1250_unmask_irq(cpu, irq);
  88. sb1250_steal_irq(irq);
  89. /*
  90. * This interrupt is "special" in that it doesn't use the request_irq
  91. * way to hook the irq line. The timer interrupt is initialized early
  92. * enough to make this a major pain, and it's also firing enough to
  93. * warrant a bit of special case code. sb1250_timer_interrupt is
  94. * called directly from irq_handler.S when IP[4] is set during an
  95. * interrupt
  96. */
  97. }
  98. void sb1250_timer_interrupt(void)
  99. {
  100. int cpu = smp_processor_id();
  101. int irq = K_INT_TIMER_0 + cpu;
  102. /* ACK interrupt */
  103. ____raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  104. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  105. if (cpu == 0) {
  106. /*
  107. * CPU 0 handles the global timer interrupt job
  108. */
  109. ll_timer_interrupt(irq);
  110. }
  111. else {
  112. /*
  113. * other CPUs should just do profiling and process accounting
  114. */
  115. ll_local_timer_interrupt(irq);
  116. }
  117. }
  118. /*
  119. * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
  120. * again.
  121. */
  122. static cycle_t sb1250_hpt_read(void)
  123. {
  124. unsigned int count;
  125. count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
  126. return SB1250_HPT_VALUE - count;
  127. }