smp-mt.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * This program is free software; you can distribute it and/or modify it
  3. * under the terms of the GNU General Public License (Version 2) as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope it will be useful, but WITHOUT
  7. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  8. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  9. * for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License along
  12. * with this program; if not, write to the Free Software Foundation, Inc.,
  13. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  14. *
  15. * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
  16. * Elizabeth Clarke (beth@mips.com)
  17. * Ralf Baechle (ralf@linux-mips.org)
  18. * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/compiler.h>
  25. #include <asm/atomic.h>
  26. #include <asm/cacheflush.h>
  27. #include <asm/cpu.h>
  28. #include <asm/processor.h>
  29. #include <asm/system.h>
  30. #include <asm/hardirq.h>
  31. #include <asm/mmu_context.h>
  32. #include <asm/smp.h>
  33. #include <asm/time.h>
  34. #include <asm/mipsregs.h>
  35. #include <asm/mipsmtregs.h>
  36. #include <asm/mips_mt.h>
  37. #define MIPS_CPU_IPI_RESCHED_IRQ 0
  38. #define MIPS_CPU_IPI_CALL_IRQ 1
  39. static int cpu_ipi_resched_irq, cpu_ipi_call_irq;
  40. #if 0
  41. static void dump_mtregisters(int vpe, int tc)
  42. {
  43. printk("vpe %d tc %d\n", vpe, tc);
  44. settc(tc);
  45. printk(" c0 status 0x%lx\n", read_vpe_c0_status());
  46. printk(" vpecontrol 0x%lx\n", read_vpe_c0_vpecontrol());
  47. printk(" vpeconf0 0x%lx\n", read_vpe_c0_vpeconf0());
  48. printk(" tcstatus 0x%lx\n", read_tc_c0_tcstatus());
  49. printk(" tcrestart 0x%lx\n", read_tc_c0_tcrestart());
  50. printk(" tcbind 0x%lx\n", read_tc_c0_tcbind());
  51. printk(" tchalt 0x%lx\n", read_tc_c0_tchalt());
  52. }
  53. #endif
  54. void __init sanitize_tlb_entries(void)
  55. {
  56. int i, tlbsiz;
  57. unsigned long mvpconf0, ncpu;
  58. if (!cpu_has_mipsmt)
  59. return;
  60. /* Enable VPC */
  61. set_c0_mvpcontrol(MVPCONTROL_VPC);
  62. back_to_back_c0_hazard();
  63. /* Disable TLB sharing */
  64. clear_c0_mvpcontrol(MVPCONTROL_STLB);
  65. mvpconf0 = read_c0_mvpconf0();
  66. printk(KERN_INFO "MVPConf0 0x%lx TLBS %lx PTLBE %ld\n", mvpconf0,
  67. (mvpconf0 & MVPCONF0_TLBS) >> MVPCONF0_TLBS_SHIFT,
  68. (mvpconf0 & MVPCONF0_PTLBE) >> MVPCONF0_PTLBE_SHIFT);
  69. tlbsiz = (mvpconf0 & MVPCONF0_PTLBE) >> MVPCONF0_PTLBE_SHIFT;
  70. ncpu = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
  71. printk(" tlbsiz %d ncpu %ld\n", tlbsiz, ncpu);
  72. if (tlbsiz > 0) {
  73. /* share them out across the vpe's */
  74. tlbsiz /= ncpu;
  75. printk(KERN_INFO "setting Config1.MMU_size to %d\n", tlbsiz);
  76. for (i = 0; i < ncpu; i++) {
  77. settc(i);
  78. if (i == 0)
  79. write_c0_config1((read_c0_config1() & ~(0x3f << 25)) | (tlbsiz << 25));
  80. else
  81. write_vpe_c0_config1((read_vpe_c0_config1() & ~(0x3f << 25)) |
  82. (tlbsiz << 25));
  83. }
  84. }
  85. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  86. }
  87. static void ipi_resched_dispatch(void)
  88. {
  89. do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
  90. }
  91. static void ipi_call_dispatch(void)
  92. {
  93. do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
  94. }
  95. static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
  96. {
  97. return IRQ_HANDLED;
  98. }
  99. static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
  100. {
  101. smp_call_function_interrupt();
  102. return IRQ_HANDLED;
  103. }
  104. static struct irqaction irq_resched = {
  105. .handler = ipi_resched_interrupt,
  106. .flags = IRQF_DISABLED,
  107. .name = "IPI_resched"
  108. };
  109. static struct irqaction irq_call = {
  110. .handler = ipi_call_interrupt,
  111. .flags = IRQF_DISABLED,
  112. .name = "IPI_call"
  113. };
  114. static void __init smp_copy_vpe_config(void)
  115. {
  116. write_vpe_c0_status(
  117. (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
  118. /* set config to be the same as vpe0, particularly kseg0 coherency alg */
  119. write_vpe_c0_config( read_c0_config());
  120. /* make sure there are no software interrupts pending */
  121. write_vpe_c0_cause(0);
  122. /* Propagate Config7 */
  123. write_vpe_c0_config7(read_c0_config7());
  124. write_vpe_c0_count(read_c0_count());
  125. }
  126. static unsigned int __init smp_vpe_init(unsigned int tc, unsigned int mvpconf0,
  127. unsigned int ncpu)
  128. {
  129. if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
  130. return ncpu;
  131. /* Deactivate all but VPE 0 */
  132. if (tc != 0) {
  133. unsigned long tmp = read_vpe_c0_vpeconf0();
  134. tmp &= ~VPECONF0_VPA;
  135. /* master VPE */
  136. tmp |= VPECONF0_MVP;
  137. write_vpe_c0_vpeconf0(tmp);
  138. /* Record this as available CPU */
  139. cpu_set(tc, phys_cpu_present_map);
  140. __cpu_number_map[tc] = ++ncpu;
  141. __cpu_logical_map[ncpu] = tc;
  142. }
  143. /* Disable multi-threading with TC's */
  144. write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
  145. if (tc != 0)
  146. smp_copy_vpe_config();
  147. return ncpu;
  148. }
  149. static void __init smp_tc_init(unsigned int tc, unsigned int mvpconf0)
  150. {
  151. unsigned long tmp;
  152. if (!tc)
  153. return;
  154. /* bind a TC to each VPE, May as well put all excess TC's
  155. on the last VPE */
  156. if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
  157. write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
  158. else {
  159. write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
  160. /* and set XTC */
  161. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
  162. }
  163. tmp = read_tc_c0_tcstatus();
  164. /* mark not allocated and not dynamically allocatable */
  165. tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
  166. tmp |= TCSTATUS_IXMT; /* interrupt exempt */
  167. write_tc_c0_tcstatus(tmp);
  168. write_tc_c0_tchalt(TCHALT_H);
  169. }
  170. /*
  171. * Common setup before any secondaries are started
  172. * Make sure all CPU's are in a sensible state before we boot any of the
  173. * secondarys
  174. */
  175. void __init plat_smp_setup(void)
  176. {
  177. unsigned int mvpconf0, ntc, tc, ncpu = 0;
  178. #ifdef CONFIG_MIPS_MT_FPAFF
  179. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  180. if (cpu_has_fpu)
  181. cpu_set(0, mt_fpu_cpumask);
  182. #endif /* CONFIG_MIPS_MT_FPAFF */
  183. if (!cpu_has_mipsmt)
  184. return;
  185. /* disable MT so we can configure */
  186. dvpe();
  187. dmt();
  188. mips_mt_set_cpuoptions();
  189. /* Put MVPE's into 'configuration state' */
  190. set_c0_mvpcontrol(MVPCONTROL_VPC);
  191. mvpconf0 = read_c0_mvpconf0();
  192. ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
  193. /* we'll always have more TC's than VPE's, so loop setting everything
  194. to a sensible state */
  195. for (tc = 0; tc <= ntc; tc++) {
  196. settc(tc);
  197. smp_tc_init(tc, mvpconf0);
  198. ncpu = smp_vpe_init(tc, mvpconf0, ncpu);
  199. }
  200. /* Release config state */
  201. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  202. /* We'll wait until starting the secondaries before starting MVPE */
  203. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
  204. }
  205. void __init plat_prepare_cpus(unsigned int max_cpus)
  206. {
  207. /* set up ipi interrupts */
  208. if (cpu_has_vint) {
  209. set_vi_handler(MIPS_CPU_IPI_RESCHED_IRQ, ipi_resched_dispatch);
  210. set_vi_handler(MIPS_CPU_IPI_CALL_IRQ, ipi_call_dispatch);
  211. }
  212. cpu_ipi_resched_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ;
  213. cpu_ipi_call_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ;
  214. setup_irq(cpu_ipi_resched_irq, &irq_resched);
  215. setup_irq(cpu_ipi_call_irq, &irq_call);
  216. /* need to mark IPI's as IRQ_PER_CPU */
  217. irq_desc[cpu_ipi_resched_irq].status |= IRQ_PER_CPU;
  218. set_irq_handler(cpu_ipi_resched_irq, handle_percpu_irq);
  219. irq_desc[cpu_ipi_call_irq].status |= IRQ_PER_CPU;
  220. set_irq_handler(cpu_ipi_call_irq, handle_percpu_irq);
  221. }
  222. /*
  223. * Setup the PC, SP, and GP of a secondary processor and start it
  224. * running!
  225. * smp_bootstrap is the place to resume from
  226. * __KSTK_TOS(idle) is apparently the stack pointer
  227. * (unsigned long)idle->thread_info the gp
  228. * assumes a 1:1 mapping of TC => VPE
  229. */
  230. void prom_boot_secondary(int cpu, struct task_struct *idle)
  231. {
  232. struct thread_info *gp = task_thread_info(idle);
  233. dvpe();
  234. set_c0_mvpcontrol(MVPCONTROL_VPC);
  235. settc(cpu);
  236. /* restart */
  237. write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
  238. /* enable the tc this vpe/cpu will be running */
  239. write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
  240. write_tc_c0_tchalt(0);
  241. /* enable the VPE */
  242. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
  243. /* stack pointer */
  244. write_tc_gpr_sp( __KSTK_TOS(idle));
  245. /* global pointer */
  246. write_tc_gpr_gp((unsigned long)gp);
  247. flush_icache_range((unsigned long)gp,
  248. (unsigned long)(gp + sizeof(struct thread_info)));
  249. /* finally out of configuration and into chaos */
  250. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  251. evpe(EVPE_ENABLE);
  252. }
  253. void prom_init_secondary(void)
  254. {
  255. write_c0_status((read_c0_status() & ~ST0_IM ) |
  256. (STATUSF_IP0 | STATUSF_IP1 | STATUSF_IP7));
  257. }
  258. void prom_smp_finish(void)
  259. {
  260. write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
  261. #ifdef CONFIG_MIPS_MT_FPAFF
  262. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  263. if (cpu_has_fpu)
  264. cpu_set(smp_processor_id(), mt_fpu_cpumask);
  265. #endif /* CONFIG_MIPS_MT_FPAFF */
  266. local_irq_enable();
  267. }
  268. void prom_cpus_done(void)
  269. {
  270. }
  271. void core_send_ipi(int cpu, unsigned int action)
  272. {
  273. int i;
  274. unsigned long flags;
  275. int vpflags;
  276. local_irq_save (flags);
  277. vpflags = dvpe(); /* cant access the other CPU's registers whilst MVPE enabled */
  278. switch (action) {
  279. case SMP_CALL_FUNCTION:
  280. i = C_SW1;
  281. break;
  282. case SMP_RESCHEDULE_YOURSELF:
  283. default:
  284. i = C_SW0;
  285. break;
  286. }
  287. /* 1:1 mapping of vpe and tc... */
  288. settc(cpu);
  289. write_vpe_c0_cause(read_vpe_c0_cause() | i);
  290. evpe(vpflags);
  291. local_irq_restore(flags);
  292. }