head.S 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf Electronics
  7. * Written by Ralf Baechle and Andreas Busse
  8. * Copyright (C) 1994 - 99, 2003, 06 Ralf Baechle
  9. * Copyright (C) 1996 Paul M. Antoine
  10. * Modified for DECStation and hence R3000 support by Paul M. Antoine
  11. * Further modifications by David S. Miller and Harald Koerfgen
  12. * Copyright (C) 1999 Silicon Graphics, Inc.
  13. * Kevin Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  14. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/threads.h>
  18. #include <asm/asm.h>
  19. #include <asm/asmmacro.h>
  20. #include <asm/irqflags.h>
  21. #include <asm/regdef.h>
  22. #include <asm/page.h>
  23. #include <asm/mipsregs.h>
  24. #include <asm/stackframe.h>
  25. #include <kernel-entry-init.h>
  26. .macro ARC64_TWIDDLE_PC
  27. #if defined(CONFIG_ARC64) || defined(CONFIG_MAPPED_KERNEL)
  28. /* We get launched at a XKPHYS address but the kernel is linked to
  29. run at a KSEG0 address, so jump there. */
  30. PTR_LA t0, \@f
  31. jr t0
  32. \@:
  33. #endif
  34. .endm
  35. /*
  36. * inputs are the text nasid in t1, data nasid in t2.
  37. */
  38. .macro MAPPED_KERNEL_SETUP_TLB
  39. #ifdef CONFIG_MAPPED_KERNEL
  40. /*
  41. * This needs to read the nasid - assume 0 for now.
  42. * Drop in 0xffffffffc0000000 in tlbhi, 0+VG in tlblo_0,
  43. * 0+DVG in tlblo_1.
  44. */
  45. dli t0, 0xffffffffc0000000
  46. dmtc0 t0, CP0_ENTRYHI
  47. li t0, 0x1c000 # Offset of text into node memory
  48. dsll t1, NASID_SHFT # Shift text nasid into place
  49. dsll t2, NASID_SHFT # Same for data nasid
  50. or t1, t1, t0 # Physical load address of kernel text
  51. or t2, t2, t0 # Physical load address of kernel data
  52. dsrl t1, 12 # 4K pfn
  53. dsrl t2, 12 # 4K pfn
  54. dsll t1, 6 # Get pfn into place
  55. dsll t2, 6 # Get pfn into place
  56. li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _CACHE_CACHABLE_COW) >> 6)
  57. or t0, t0, t1
  58. mtc0 t0, CP0_ENTRYLO0 # physaddr, VG, cach exlwr
  59. li t0, ((_PAGE_GLOBAL|_PAGE_VALID| _PAGE_DIRTY|_CACHE_CACHABLE_COW) >> 6)
  60. or t0, t0, t2
  61. mtc0 t0, CP0_ENTRYLO1 # physaddr, DVG, cach exlwr
  62. li t0, 0x1ffe000 # MAPPED_KERN_TLBMASK, TLBPGMASK_16M
  63. mtc0 t0, CP0_PAGEMASK
  64. li t0, 0 # KMAP_INX
  65. mtc0 t0, CP0_INDEX
  66. li t0, 1
  67. mtc0 t0, CP0_WIRED
  68. tlbwi
  69. #else
  70. mtc0 zero, CP0_WIRED
  71. #endif
  72. .endm
  73. /*
  74. * For the moment disable interrupts, mark the kernel mode and
  75. * set ST0_KX so that the CPU does not spit fire when using
  76. * 64-bit addresses. A full initialization of the CPU's status
  77. * register is done later in per_cpu_trap_init().
  78. */
  79. .macro setup_c0_status set clr
  80. .set push
  81. #ifdef CONFIG_MIPS_MT_SMTC
  82. /*
  83. * For SMTC, we need to set privilege and disable interrupts only for
  84. * the current TC, using the TCStatus register.
  85. */
  86. mfc0 t0, CP0_TCSTATUS
  87. /* Fortunately CU 0 is in the same place in both registers */
  88. /* Set TCU0, TMX, TKSU (for later inversion) and IXMT */
  89. li t1, ST0_CU0 | 0x08001c00
  90. or t0, t1
  91. /* Clear TKSU, leave IXMT */
  92. xori t0, 0x00001800
  93. mtc0 t0, CP0_TCSTATUS
  94. _ehb
  95. /* We need to leave the global IE bit set, but clear EXL...*/
  96. mfc0 t0, CP0_STATUS
  97. or t0, ST0_CU0 | ST0_EXL | ST0_ERL | \set | \clr
  98. xor t0, ST0_EXL | ST0_ERL | \clr
  99. mtc0 t0, CP0_STATUS
  100. #else
  101. mfc0 t0, CP0_STATUS
  102. or t0, ST0_CU0|\set|0x1f|\clr
  103. xor t0, 0x1f|\clr
  104. mtc0 t0, CP0_STATUS
  105. .set noreorder
  106. sll zero,3 # ehb
  107. #endif
  108. .set pop
  109. .endm
  110. .macro setup_c0_status_pri
  111. #ifdef CONFIG_64BIT
  112. setup_c0_status ST0_KX 0
  113. #else
  114. setup_c0_status 0 0
  115. #endif
  116. .endm
  117. .macro setup_c0_status_sec
  118. #ifdef CONFIG_64BIT
  119. setup_c0_status ST0_KX ST0_BEV
  120. #else
  121. setup_c0_status 0 ST0_BEV
  122. #endif
  123. .endm
  124. /*
  125. * Reserved space for exception handlers.
  126. * Necessary for machines which link their kernels at KSEG0.
  127. */
  128. .fill 0x400
  129. EXPORT(stext) # used for profiling
  130. EXPORT(_stext)
  131. #ifdef CONFIG_MIPS_SIM
  132. /*
  133. * Give us a fighting chance of running if execution beings at the
  134. * kernel load address. This is needed because this platform does
  135. * not have a ELF loader yet.
  136. */
  137. j kernel_entry
  138. #endif
  139. __INIT
  140. NESTED(kernel_entry, 16, sp) # kernel entry point
  141. kernel_entry_setup # cpu specific setup
  142. setup_c0_status_pri
  143. ARC64_TWIDDLE_PC
  144. #ifdef CONFIG_MIPS_MT_SMTC
  145. /*
  146. * In SMTC kernel, "CLI" is thread-specific, in TCStatus.
  147. * We still need to enable interrupts globally in Status,
  148. * and clear EXL/ERL.
  149. *
  150. * TCContext is used to track interrupt levels under
  151. * service in SMTC kernel. Clear for boot TC before
  152. * allowing any interrupts.
  153. */
  154. mtc0 zero, CP0_TCCONTEXT
  155. mfc0 t0, CP0_STATUS
  156. ori t0, t0, 0xff1f
  157. xori t0, t0, 0x001e
  158. mtc0 t0, CP0_STATUS
  159. #endif /* CONFIG_MIPS_MT_SMTC */
  160. PTR_LA t0, __bss_start # clear .bss
  161. LONG_S zero, (t0)
  162. PTR_LA t1, __bss_stop - LONGSIZE
  163. 1:
  164. PTR_ADDIU t0, LONGSIZE
  165. LONG_S zero, (t0)
  166. bne t0, t1, 1b
  167. LONG_S a0, fw_arg0 # firmware arguments
  168. LONG_S a1, fw_arg1
  169. LONG_S a2, fw_arg2
  170. LONG_S a3, fw_arg3
  171. MTC0 zero, CP0_CONTEXT # clear context register
  172. PTR_LA $28, init_thread_union
  173. PTR_LI sp, _THREAD_SIZE - 32
  174. PTR_ADDU sp, $28
  175. set_saved_sp sp, t0, t1
  176. PTR_SUBU sp, 4 * SZREG # init stack pointer
  177. j start_kernel
  178. END(kernel_entry)
  179. #ifdef CONFIG_QEMU
  180. __INIT
  181. #endif
  182. #ifdef CONFIG_SMP
  183. /*
  184. * SMP slave cpus entry point. Board specific code for bootstrap calls this
  185. * function after setting up the stack and gp registers.
  186. */
  187. NESTED(smp_bootstrap, 16, sp)
  188. #ifdef CONFIG_MIPS_MT_SMTC
  189. /*
  190. * Read-modify-writes of Status must be atomic, and this
  191. * is one case where CLI is invoked without EXL being
  192. * necessarily set. The CLI and setup_c0_status will
  193. * in fact be redundant for all but the first TC of
  194. * each VPE being booted.
  195. */
  196. DMT 10 # dmt t2 /* t0, t1 are used by CLI and setup_c0_status() */
  197. jal mips_ihb
  198. #endif /* CONFIG_MIPS_MT_SMTC */
  199. setup_c0_status_sec
  200. smp_slave_setup
  201. #ifdef CONFIG_MIPS_MT_SMTC
  202. andi t2, t2, VPECONTROL_TE
  203. beqz t2, 2f
  204. EMT # emt
  205. 2:
  206. #endif /* CONFIG_MIPS_MT_SMTC */
  207. j start_secondary
  208. END(smp_bootstrap)
  209. #endif /* CONFIG_SMP */
  210. __FINIT