irq.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * IRQ vector handles
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995, 1996, 1997, 2003 by Ralf Baechle
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/irq.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci.h>
  15. #include <asm/i8259.h>
  16. #include <asm/irq_cpu.h>
  17. #include <asm/gt64120.h>
  18. #include <asm/mach-cobalt/cobalt.h>
  19. /*
  20. * We have two types of interrupts that we handle, ones that come in through
  21. * the CPU interrupt lines, and ones that come in on the via chip. The CPU
  22. * mappings are:
  23. *
  24. * 16 - Software interrupt 0 (unused) IE_SW0
  25. * 17 - Software interrupt 1 (unused) IE_SW1
  26. * 18 - Galileo chip (timer) IE_IRQ0
  27. * 19 - Tulip 0 + NCR SCSI IE_IRQ1
  28. * 20 - Tulip 1 IE_IRQ2
  29. * 21 - 16550 UART IE_IRQ3
  30. * 22 - VIA southbridge PIC IE_IRQ4
  31. * 23 - unused IE_IRQ5
  32. *
  33. * The VIA chip is a master/slave 8259 setup and has the following interrupts:
  34. *
  35. * 8 - RTC
  36. * 9 - PCI
  37. * 14 - IDE0
  38. * 15 - IDE1
  39. */
  40. static inline void galileo_irq(void)
  41. {
  42. unsigned int mask, pending, devfn;
  43. mask = GT_READ(GT_INTRMASK_OFS);
  44. pending = GT_READ(GT_INTRCAUSE_OFS) & mask;
  45. if (pending & GT_INTR_T0EXP_MSK) {
  46. GT_WRITE(GT_INTRCAUSE_OFS, ~GT_INTR_T0EXP_MSK);
  47. do_IRQ(COBALT_GALILEO_IRQ);
  48. } else if (pending & GT_INTR_RETRYCTR0_MSK) {
  49. devfn = GT_READ(GT_PCI0_CFGADDR_OFS) >> 8;
  50. GT_WRITE(GT_INTRCAUSE_OFS, ~GT_INTR_RETRYCTR0_MSK);
  51. printk(KERN_WARNING
  52. "Galileo: PCI retry count exceeded (%02x.%u)\n",
  53. PCI_SLOT(devfn), PCI_FUNC(devfn));
  54. } else {
  55. GT_WRITE(GT_INTRMASK_OFS, mask & ~pending);
  56. printk(KERN_WARNING
  57. "Galileo: masking unexpected interrupt %08x\n", pending);
  58. }
  59. }
  60. static inline void via_pic_irq(void)
  61. {
  62. int irq;
  63. irq = i8259_irq();
  64. if (irq >= 0)
  65. do_IRQ(irq);
  66. }
  67. asmlinkage void plat_irq_dispatch(void)
  68. {
  69. unsigned pending = read_c0_status() & read_c0_cause();
  70. if (pending & CAUSEF_IP2) /* COBALT_GALILEO_IRQ (18) */
  71. galileo_irq();
  72. else if (pending & CAUSEF_IP6) /* COBALT_VIA_IRQ (22) */
  73. via_pic_irq();
  74. else if (pending & CAUSEF_IP3) /* COBALT_ETH0_IRQ (19) */
  75. do_IRQ(COBALT_CPU_IRQ + 3);
  76. else if (pending & CAUSEF_IP4) /* COBALT_ETH1_IRQ (20) */
  77. do_IRQ(COBALT_CPU_IRQ + 4);
  78. else if (pending & CAUSEF_IP5) /* COBALT_SERIAL_IRQ (21) */
  79. do_IRQ(COBALT_CPU_IRQ + 5);
  80. else if (pending & CAUSEF_IP7) /* IRQ 23 */
  81. do_IRQ(COBALT_CPU_IRQ + 7);
  82. }
  83. static struct irqaction irq_via = {
  84. no_action, 0, { { 0, } }, "cascade", NULL, NULL
  85. };
  86. void __init arch_init_irq(void)
  87. {
  88. /*
  89. * Mask all Galileo interrupts. The Galileo
  90. * handler is set in cobalt_timer_setup()
  91. */
  92. GT_WRITE(GT_INTRMASK_OFS, 0);
  93. init_i8259_irqs(); /* 0 ... 15 */
  94. mips_cpu_irq_init(); /* 16 ... 23 */
  95. /*
  96. * Mask all cpu interrupts
  97. * (except IE4, we already masked those at VIA level)
  98. */
  99. change_c0_status(ST0_IM, IE_IRQ4);
  100. setup_irq(COBALT_VIA_IRQ, &irq_via);
  101. }