irq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Au1000 interrupt routines.
  4. *
  5. * Copyright 2001 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc.
  7. * ppopov@mvista.com or source@mvista.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  15. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  16. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  17. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  18. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  19. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  20. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  21. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  22. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  23. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  24. *
  25. * You should have received a copy of the GNU General Public License along
  26. * with this program; if not, write to the Free Software Foundation, Inc.,
  27. * 675 Mass Ave, Cambridge, MA 02139, USA.
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/init.h>
  31. #include <linux/irq.h>
  32. #include <linux/kernel_stat.h>
  33. #include <linux/module.h>
  34. #include <linux/signal.h>
  35. #include <linux/sched.h>
  36. #include <linux/types.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/ioport.h>
  39. #include <linux/timex.h>
  40. #include <linux/slab.h>
  41. #include <linux/random.h>
  42. #include <linux/delay.h>
  43. #include <linux/bitops.h>
  44. #include <asm/bootinfo.h>
  45. #include <asm/io.h>
  46. #include <asm/mipsregs.h>
  47. #include <asm/system.h>
  48. #include <asm/mach-au1x00/au1000.h>
  49. #ifdef CONFIG_MIPS_PB1000
  50. #include <asm/mach-pb1x00/pb1000.h>
  51. #endif
  52. #undef DEBUG_IRQ
  53. #ifdef DEBUG_IRQ
  54. /* note: prints function name for you */
  55. #define DPRINTK(fmt, args...) printk("%s: " fmt, __FUNCTION__ , ## args)
  56. #else
  57. #define DPRINTK(fmt, args...)
  58. #endif
  59. #define EXT_INTC0_REQ0 2 /* IP 2 */
  60. #define EXT_INTC0_REQ1 3 /* IP 3 */
  61. #define EXT_INTC1_REQ0 4 /* IP 4 */
  62. #define EXT_INTC1_REQ1 5 /* IP 5 */
  63. #define MIPS_TIMER_IP 7 /* IP 7 */
  64. extern void set_debug_traps(void);
  65. extern irq_cpustat_t irq_stat [NR_CPUS];
  66. extern void mips_timer_interrupt(void);
  67. static void setup_local_irq(unsigned int irq, int type, int int_req);
  68. static void end_irq(unsigned int irq_nr);
  69. static inline void mask_and_ack_level_irq(unsigned int irq_nr);
  70. static inline void mask_and_ack_rise_edge_irq(unsigned int irq_nr);
  71. static inline void mask_and_ack_fall_edge_irq(unsigned int irq_nr);
  72. static inline void mask_and_ack_either_edge_irq(unsigned int irq_nr);
  73. inline void local_enable_irq(unsigned int irq_nr);
  74. inline void local_disable_irq(unsigned int irq_nr);
  75. void (*board_init_irq)(void);
  76. static DEFINE_SPINLOCK(irq_lock);
  77. inline void local_enable_irq(unsigned int irq_nr)
  78. {
  79. if (irq_nr > AU1000_LAST_INTC0_INT) {
  80. au_writel(1<<(irq_nr-32), IC1_MASKSET);
  81. au_writel(1<<(irq_nr-32), IC1_WAKESET);
  82. }
  83. else {
  84. au_writel(1<<irq_nr, IC0_MASKSET);
  85. au_writel(1<<irq_nr, IC0_WAKESET);
  86. }
  87. au_sync();
  88. }
  89. inline void local_disable_irq(unsigned int irq_nr)
  90. {
  91. if (irq_nr > AU1000_LAST_INTC0_INT) {
  92. au_writel(1<<(irq_nr-32), IC1_MASKCLR);
  93. au_writel(1<<(irq_nr-32), IC1_WAKECLR);
  94. }
  95. else {
  96. au_writel(1<<irq_nr, IC0_MASKCLR);
  97. au_writel(1<<irq_nr, IC0_WAKECLR);
  98. }
  99. au_sync();
  100. }
  101. static inline void mask_and_ack_rise_edge_irq(unsigned int irq_nr)
  102. {
  103. if (irq_nr > AU1000_LAST_INTC0_INT) {
  104. au_writel(1<<(irq_nr-32), IC1_RISINGCLR);
  105. au_writel(1<<(irq_nr-32), IC1_MASKCLR);
  106. }
  107. else {
  108. au_writel(1<<irq_nr, IC0_RISINGCLR);
  109. au_writel(1<<irq_nr, IC0_MASKCLR);
  110. }
  111. au_sync();
  112. }
  113. static inline void mask_and_ack_fall_edge_irq(unsigned int irq_nr)
  114. {
  115. if (irq_nr > AU1000_LAST_INTC0_INT) {
  116. au_writel(1<<(irq_nr-32), IC1_FALLINGCLR);
  117. au_writel(1<<(irq_nr-32), IC1_MASKCLR);
  118. }
  119. else {
  120. au_writel(1<<irq_nr, IC0_FALLINGCLR);
  121. au_writel(1<<irq_nr, IC0_MASKCLR);
  122. }
  123. au_sync();
  124. }
  125. static inline void mask_and_ack_either_edge_irq(unsigned int irq_nr)
  126. {
  127. /* This may assume that we don't get interrupts from
  128. * both edges at once, or if we do, that we don't care.
  129. */
  130. if (irq_nr > AU1000_LAST_INTC0_INT) {
  131. au_writel(1<<(irq_nr-32), IC1_FALLINGCLR);
  132. au_writel(1<<(irq_nr-32), IC1_RISINGCLR);
  133. au_writel(1<<(irq_nr-32), IC1_MASKCLR);
  134. }
  135. else {
  136. au_writel(1<<irq_nr, IC0_FALLINGCLR);
  137. au_writel(1<<irq_nr, IC0_RISINGCLR);
  138. au_writel(1<<irq_nr, IC0_MASKCLR);
  139. }
  140. au_sync();
  141. }
  142. static inline void mask_and_ack_level_irq(unsigned int irq_nr)
  143. {
  144. local_disable_irq(irq_nr);
  145. au_sync();
  146. #if defined(CONFIG_MIPS_PB1000)
  147. if (irq_nr == AU1000_GPIO_15) {
  148. au_writel(0x8000, PB1000_MDR); /* ack int */
  149. au_sync();
  150. }
  151. #endif
  152. return;
  153. }
  154. static void end_irq(unsigned int irq_nr)
  155. {
  156. if (!(irq_desc[irq_nr].status & (IRQ_DISABLED|IRQ_INPROGRESS))) {
  157. local_enable_irq(irq_nr);
  158. }
  159. #if defined(CONFIG_MIPS_PB1000)
  160. if (irq_nr == AU1000_GPIO_15) {
  161. au_writel(0x4000, PB1000_MDR); /* enable int */
  162. au_sync();
  163. }
  164. #endif
  165. }
  166. unsigned long save_local_and_disable(int controller)
  167. {
  168. int i;
  169. unsigned long flags, mask;
  170. spin_lock_irqsave(&irq_lock, flags);
  171. if (controller) {
  172. mask = au_readl(IC1_MASKSET);
  173. for (i=32; i<64; i++) {
  174. local_disable_irq(i);
  175. }
  176. }
  177. else {
  178. mask = au_readl(IC0_MASKSET);
  179. for (i=0; i<32; i++) {
  180. local_disable_irq(i);
  181. }
  182. }
  183. spin_unlock_irqrestore(&irq_lock, flags);
  184. return mask;
  185. }
  186. void restore_local_and_enable(int controller, unsigned long mask)
  187. {
  188. int i;
  189. unsigned long flags, new_mask;
  190. spin_lock_irqsave(&irq_lock, flags);
  191. for (i=0; i<32; i++) {
  192. if (mask & (1<<i)) {
  193. if (controller)
  194. local_enable_irq(i+32);
  195. else
  196. local_enable_irq(i);
  197. }
  198. }
  199. if (controller)
  200. new_mask = au_readl(IC1_MASKSET);
  201. else
  202. new_mask = au_readl(IC0_MASKSET);
  203. spin_unlock_irqrestore(&irq_lock, flags);
  204. }
  205. static struct irq_chip rise_edge_irq_type = {
  206. .name = "Au1000 Rise Edge",
  207. .ack = mask_and_ack_rise_edge_irq,
  208. .mask = local_disable_irq,
  209. .mask_ack = mask_and_ack_rise_edge_irq,
  210. .unmask = local_enable_irq,
  211. .end = end_irq,
  212. };
  213. static struct irq_chip fall_edge_irq_type = {
  214. .name = "Au1000 Fall Edge",
  215. .ack = mask_and_ack_fall_edge_irq,
  216. .mask = local_disable_irq,
  217. .mask_ack = mask_and_ack_fall_edge_irq,
  218. .unmask = local_enable_irq,
  219. .end = end_irq,
  220. };
  221. static struct irq_chip either_edge_irq_type = {
  222. .name = "Au1000 Rise or Fall Edge",
  223. .ack = mask_and_ack_either_edge_irq,
  224. .mask = local_disable_irq,
  225. .mask_ack = mask_and_ack_either_edge_irq,
  226. .unmask = local_enable_irq,
  227. .end = end_irq,
  228. };
  229. static struct irq_chip level_irq_type = {
  230. .name = "Au1000 Level",
  231. .ack = mask_and_ack_level_irq,
  232. .mask = local_disable_irq,
  233. .mask_ack = mask_and_ack_level_irq,
  234. .unmask = local_enable_irq,
  235. .end = end_irq,
  236. };
  237. #ifdef CONFIG_PM
  238. void startup_match20_interrupt(irq_handler_t handler)
  239. {
  240. struct irq_desc *desc = &irq_desc[AU1000_TOY_MATCH2_INT];
  241. static struct irqaction action;
  242. memset(&action, 0, sizeof(struct irqaction));
  243. /* This is a big problem.... since we didn't use request_irq
  244. * when kernel/irq.c calls probe_irq_xxx this interrupt will
  245. * be probed for usage. This will end up disabling the device :(
  246. * Give it a bogus "action" pointer -- this will keep it from
  247. * getting auto-probed!
  248. *
  249. * By setting the status to match that of request_irq() we
  250. * can avoid it. --cgray
  251. */
  252. action.dev_id = handler;
  253. action.flags = IRQF_DISABLED;
  254. cpus_clear(action.mask);
  255. action.name = "Au1xxx TOY";
  256. action.handler = handler;
  257. action.next = NULL;
  258. desc->action = &action;
  259. desc->status &= ~(IRQ_DISABLED | IRQ_AUTODETECT | IRQ_WAITING | IRQ_INPROGRESS);
  260. local_enable_irq(AU1000_TOY_MATCH2_INT);
  261. }
  262. #endif
  263. static void setup_local_irq(unsigned int irq_nr, int type, int int_req)
  264. {
  265. if (irq_nr > AU1000_MAX_INTR) return;
  266. /* Config2[n], Config1[n], Config0[n] */
  267. if (irq_nr > AU1000_LAST_INTC0_INT) {
  268. switch (type) {
  269. case INTC_INT_RISE_EDGE: /* 0:0:1 */
  270. au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
  271. au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
  272. au_writel(1<<(irq_nr-32), IC1_CFG0SET);
  273. set_irq_chip(irq_nr, &rise_edge_irq_type);
  274. break;
  275. case INTC_INT_FALL_EDGE: /* 0:1:0 */
  276. au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
  277. au_writel(1<<(irq_nr-32), IC1_CFG1SET);
  278. au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
  279. set_irq_chip(irq_nr, &fall_edge_irq_type);
  280. break;
  281. case INTC_INT_RISE_AND_FALL_EDGE: /* 0:1:1 */
  282. au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
  283. au_writel(1<<(irq_nr-32), IC1_CFG1SET);
  284. au_writel(1<<(irq_nr-32), IC1_CFG0SET);
  285. set_irq_chip(irq_nr, &either_edge_irq_type);
  286. break;
  287. case INTC_INT_HIGH_LEVEL: /* 1:0:1 */
  288. au_writel(1<<(irq_nr-32), IC1_CFG2SET);
  289. au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
  290. au_writel(1<<(irq_nr-32), IC1_CFG0SET);
  291. set_irq_chip(irq_nr, &level_irq_type);
  292. break;
  293. case INTC_INT_LOW_LEVEL: /* 1:1:0 */
  294. au_writel(1<<(irq_nr-32), IC1_CFG2SET);
  295. au_writel(1<<(irq_nr-32), IC1_CFG1SET);
  296. au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
  297. set_irq_chip(irq_nr, &level_irq_type);
  298. break;
  299. case INTC_INT_DISABLED: /* 0:0:0 */
  300. au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
  301. au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
  302. au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
  303. break;
  304. default: /* disable the interrupt */
  305. printk("unexpected int type %d (irq %d)\n", type, irq_nr);
  306. au_writel(1<<(irq_nr-32), IC1_CFG0CLR);
  307. au_writel(1<<(irq_nr-32), IC1_CFG1CLR);
  308. au_writel(1<<(irq_nr-32), IC1_CFG2CLR);
  309. return;
  310. }
  311. if (int_req) /* assign to interrupt request 1 */
  312. au_writel(1<<(irq_nr-32), IC1_ASSIGNCLR);
  313. else /* assign to interrupt request 0 */
  314. au_writel(1<<(irq_nr-32), IC1_ASSIGNSET);
  315. au_writel(1<<(irq_nr-32), IC1_SRCSET);
  316. au_writel(1<<(irq_nr-32), IC1_MASKCLR);
  317. au_writel(1<<(irq_nr-32), IC1_WAKECLR);
  318. }
  319. else {
  320. switch (type) {
  321. case INTC_INT_RISE_EDGE: /* 0:0:1 */
  322. au_writel(1<<irq_nr, IC0_CFG2CLR);
  323. au_writel(1<<irq_nr, IC0_CFG1CLR);
  324. au_writel(1<<irq_nr, IC0_CFG0SET);
  325. set_irq_chip(irq_nr, &rise_edge_irq_type);
  326. break;
  327. case INTC_INT_FALL_EDGE: /* 0:1:0 */
  328. au_writel(1<<irq_nr, IC0_CFG2CLR);
  329. au_writel(1<<irq_nr, IC0_CFG1SET);
  330. au_writel(1<<irq_nr, IC0_CFG0CLR);
  331. set_irq_chip(irq_nr, &fall_edge_irq_type);
  332. break;
  333. case INTC_INT_RISE_AND_FALL_EDGE: /* 0:1:1 */
  334. au_writel(1<<irq_nr, IC0_CFG2CLR);
  335. au_writel(1<<irq_nr, IC0_CFG1SET);
  336. au_writel(1<<irq_nr, IC0_CFG0SET);
  337. set_irq_chip(irq_nr, &either_edge_irq_type);
  338. break;
  339. case INTC_INT_HIGH_LEVEL: /* 1:0:1 */
  340. au_writel(1<<irq_nr, IC0_CFG2SET);
  341. au_writel(1<<irq_nr, IC0_CFG1CLR);
  342. au_writel(1<<irq_nr, IC0_CFG0SET);
  343. set_irq_chip(irq_nr, &level_irq_type);
  344. break;
  345. case INTC_INT_LOW_LEVEL: /* 1:1:0 */
  346. au_writel(1<<irq_nr, IC0_CFG2SET);
  347. au_writel(1<<irq_nr, IC0_CFG1SET);
  348. au_writel(1<<irq_nr, IC0_CFG0CLR);
  349. set_irq_chip(irq_nr, &level_irq_type);
  350. break;
  351. case INTC_INT_DISABLED: /* 0:0:0 */
  352. au_writel(1<<irq_nr, IC0_CFG0CLR);
  353. au_writel(1<<irq_nr, IC0_CFG1CLR);
  354. au_writel(1<<irq_nr, IC0_CFG2CLR);
  355. break;
  356. default: /* disable the interrupt */
  357. printk("unexpected int type %d (irq %d)\n", type, irq_nr);
  358. au_writel(1<<irq_nr, IC0_CFG0CLR);
  359. au_writel(1<<irq_nr, IC0_CFG1CLR);
  360. au_writel(1<<irq_nr, IC0_CFG2CLR);
  361. return;
  362. }
  363. if (int_req) /* assign to interrupt request 1 */
  364. au_writel(1<<irq_nr, IC0_ASSIGNCLR);
  365. else /* assign to interrupt request 0 */
  366. au_writel(1<<irq_nr, IC0_ASSIGNSET);
  367. au_writel(1<<irq_nr, IC0_SRCSET);
  368. au_writel(1<<irq_nr, IC0_MASKCLR);
  369. au_writel(1<<irq_nr, IC0_WAKECLR);
  370. }
  371. au_sync();
  372. }
  373. void __init arch_init_irq(void)
  374. {
  375. int i;
  376. unsigned long cp0_status;
  377. au1xxx_irq_map_t *imp;
  378. extern au1xxx_irq_map_t au1xxx_irq_map[];
  379. extern au1xxx_irq_map_t au1xxx_ic0_map[];
  380. extern int au1xxx_nr_irqs;
  381. extern int au1xxx_ic0_nr_irqs;
  382. cp0_status = read_c0_status();
  383. /* Initialize interrupt controllers to a safe state.
  384. */
  385. au_writel(0xffffffff, IC0_CFG0CLR);
  386. au_writel(0xffffffff, IC0_CFG1CLR);
  387. au_writel(0xffffffff, IC0_CFG2CLR);
  388. au_writel(0xffffffff, IC0_MASKCLR);
  389. au_writel(0xffffffff, IC0_ASSIGNSET);
  390. au_writel(0xffffffff, IC0_WAKECLR);
  391. au_writel(0xffffffff, IC0_SRCSET);
  392. au_writel(0xffffffff, IC0_FALLINGCLR);
  393. au_writel(0xffffffff, IC0_RISINGCLR);
  394. au_writel(0x00000000, IC0_TESTBIT);
  395. au_writel(0xffffffff, IC1_CFG0CLR);
  396. au_writel(0xffffffff, IC1_CFG1CLR);
  397. au_writel(0xffffffff, IC1_CFG2CLR);
  398. au_writel(0xffffffff, IC1_MASKCLR);
  399. au_writel(0xffffffff, IC1_ASSIGNSET);
  400. au_writel(0xffffffff, IC1_WAKECLR);
  401. au_writel(0xffffffff, IC1_SRCSET);
  402. au_writel(0xffffffff, IC1_FALLINGCLR);
  403. au_writel(0xffffffff, IC1_RISINGCLR);
  404. au_writel(0x00000000, IC1_TESTBIT);
  405. /* Initialize IC0, which is fixed per processor.
  406. */
  407. imp = au1xxx_ic0_map;
  408. for (i=0; i<au1xxx_ic0_nr_irqs; i++) {
  409. setup_local_irq(imp->im_irq, imp->im_type, imp->im_request);
  410. imp++;
  411. }
  412. /* Now set up the irq mapping for the board.
  413. */
  414. imp = au1xxx_irq_map;
  415. for (i=0; i<au1xxx_nr_irqs; i++) {
  416. setup_local_irq(imp->im_irq, imp->im_type, imp->im_request);
  417. imp++;
  418. }
  419. set_c0_status(ALLINTS);
  420. /* Board specific IRQ initialization.
  421. */
  422. if (board_init_irq)
  423. (*board_init_irq)();
  424. }
  425. /*
  426. * Interrupts are nested. Even if an interrupt handler is registered
  427. * as "fast", we might get another interrupt before we return from
  428. * intcX_reqX_irqdispatch().
  429. */
  430. static void intc0_req0_irqdispatch(void)
  431. {
  432. int irq = 0;
  433. static unsigned long intc0_req0 = 0;
  434. intc0_req0 |= au_readl(IC0_REQ0INT);
  435. if (!intc0_req0)
  436. return;
  437. #ifdef AU1000_USB_DEV_REQ_INT
  438. /*
  439. * Because of the tight timing of SETUP token to reply
  440. * transactions, the USB devices-side packet complete
  441. * interrupt needs the highest priority.
  442. */
  443. if ((intc0_req0 & (1<<AU1000_USB_DEV_REQ_INT))) {
  444. intc0_req0 &= ~(1<<AU1000_USB_DEV_REQ_INT);
  445. do_IRQ(AU1000_USB_DEV_REQ_INT);
  446. return;
  447. }
  448. #endif
  449. irq = au_ffs(intc0_req0) - 1;
  450. intc0_req0 &= ~(1<<irq);
  451. do_IRQ(irq);
  452. }
  453. static void intc0_req1_irqdispatch(void)
  454. {
  455. int irq = 0;
  456. static unsigned long intc0_req1 = 0;
  457. intc0_req1 |= au_readl(IC0_REQ1INT);
  458. if (!intc0_req1)
  459. return;
  460. irq = au_ffs(intc0_req1) - 1;
  461. intc0_req1 &= ~(1<<irq);
  462. do_IRQ(irq);
  463. }
  464. /*
  465. * Interrupt Controller 1:
  466. * interrupts 32 - 63
  467. */
  468. static void intc1_req0_irqdispatch(void)
  469. {
  470. int irq = 0;
  471. static unsigned long intc1_req0 = 0;
  472. intc1_req0 |= au_readl(IC1_REQ0INT);
  473. if (!intc1_req0)
  474. return;
  475. irq = au_ffs(intc1_req0) - 1;
  476. intc1_req0 &= ~(1<<irq);
  477. irq += 32;
  478. do_IRQ(irq);
  479. }
  480. static void intc1_req1_irqdispatch(void)
  481. {
  482. int irq = 0;
  483. static unsigned long intc1_req1 = 0;
  484. intc1_req1 |= au_readl(IC1_REQ1INT);
  485. if (!intc1_req1)
  486. return;
  487. irq = au_ffs(intc1_req1) - 1;
  488. intc1_req1 &= ~(1<<irq);
  489. irq += 32;
  490. do_IRQ(irq);
  491. }
  492. #ifdef CONFIG_PM
  493. /* Save/restore the interrupt controller state.
  494. * Called from the save/restore core registers as part of the
  495. * au_sleep function in power.c.....maybe I should just pm_register()
  496. * them instead?
  497. */
  498. static unsigned int sleep_intctl_config0[2];
  499. static unsigned int sleep_intctl_config1[2];
  500. static unsigned int sleep_intctl_config2[2];
  501. static unsigned int sleep_intctl_src[2];
  502. static unsigned int sleep_intctl_assign[2];
  503. static unsigned int sleep_intctl_wake[2];
  504. static unsigned int sleep_intctl_mask[2];
  505. void
  506. save_au1xxx_intctl(void)
  507. {
  508. sleep_intctl_config0[0] = au_readl(IC0_CFG0RD);
  509. sleep_intctl_config1[0] = au_readl(IC0_CFG1RD);
  510. sleep_intctl_config2[0] = au_readl(IC0_CFG2RD);
  511. sleep_intctl_src[0] = au_readl(IC0_SRCRD);
  512. sleep_intctl_assign[0] = au_readl(IC0_ASSIGNRD);
  513. sleep_intctl_wake[0] = au_readl(IC0_WAKERD);
  514. sleep_intctl_mask[0] = au_readl(IC0_MASKRD);
  515. sleep_intctl_config0[1] = au_readl(IC1_CFG0RD);
  516. sleep_intctl_config1[1] = au_readl(IC1_CFG1RD);
  517. sleep_intctl_config2[1] = au_readl(IC1_CFG2RD);
  518. sleep_intctl_src[1] = au_readl(IC1_SRCRD);
  519. sleep_intctl_assign[1] = au_readl(IC1_ASSIGNRD);
  520. sleep_intctl_wake[1] = au_readl(IC1_WAKERD);
  521. sleep_intctl_mask[1] = au_readl(IC1_MASKRD);
  522. }
  523. /* For most restore operations, we clear the entire register and
  524. * then set the bits we found during the save.
  525. */
  526. void
  527. restore_au1xxx_intctl(void)
  528. {
  529. au_writel(0xffffffff, IC0_MASKCLR); au_sync();
  530. au_writel(0xffffffff, IC0_CFG0CLR); au_sync();
  531. au_writel(sleep_intctl_config0[0], IC0_CFG0SET); au_sync();
  532. au_writel(0xffffffff, IC0_CFG1CLR); au_sync();
  533. au_writel(sleep_intctl_config1[0], IC0_CFG1SET); au_sync();
  534. au_writel(0xffffffff, IC0_CFG2CLR); au_sync();
  535. au_writel(sleep_intctl_config2[0], IC0_CFG2SET); au_sync();
  536. au_writel(0xffffffff, IC0_SRCCLR); au_sync();
  537. au_writel(sleep_intctl_src[0], IC0_SRCSET); au_sync();
  538. au_writel(0xffffffff, IC0_ASSIGNCLR); au_sync();
  539. au_writel(sleep_intctl_assign[0], IC0_ASSIGNSET); au_sync();
  540. au_writel(0xffffffff, IC0_WAKECLR); au_sync();
  541. au_writel(sleep_intctl_wake[0], IC0_WAKESET); au_sync();
  542. au_writel(0xffffffff, IC0_RISINGCLR); au_sync();
  543. au_writel(0xffffffff, IC0_FALLINGCLR); au_sync();
  544. au_writel(0x00000000, IC0_TESTBIT); au_sync();
  545. au_writel(0xffffffff, IC1_MASKCLR); au_sync();
  546. au_writel(0xffffffff, IC1_CFG0CLR); au_sync();
  547. au_writel(sleep_intctl_config0[1], IC1_CFG0SET); au_sync();
  548. au_writel(0xffffffff, IC1_CFG1CLR); au_sync();
  549. au_writel(sleep_intctl_config1[1], IC1_CFG1SET); au_sync();
  550. au_writel(0xffffffff, IC1_CFG2CLR); au_sync();
  551. au_writel(sleep_intctl_config2[1], IC1_CFG2SET); au_sync();
  552. au_writel(0xffffffff, IC1_SRCCLR); au_sync();
  553. au_writel(sleep_intctl_src[1], IC1_SRCSET); au_sync();
  554. au_writel(0xffffffff, IC1_ASSIGNCLR); au_sync();
  555. au_writel(sleep_intctl_assign[1], IC1_ASSIGNSET); au_sync();
  556. au_writel(0xffffffff, IC1_WAKECLR); au_sync();
  557. au_writel(sleep_intctl_wake[1], IC1_WAKESET); au_sync();
  558. au_writel(0xffffffff, IC1_RISINGCLR); au_sync();
  559. au_writel(0xffffffff, IC1_FALLINGCLR); au_sync();
  560. au_writel(0x00000000, IC1_TESTBIT); au_sync();
  561. au_writel(sleep_intctl_mask[1], IC1_MASKSET); au_sync();
  562. au_writel(sleep_intctl_mask[0], IC0_MASKSET); au_sync();
  563. }
  564. #endif /* CONFIG_PM */
  565. asmlinkage void plat_irq_dispatch(void)
  566. {
  567. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  568. if (pending & CAUSEF_IP7)
  569. mips_timer_interrupt();
  570. else if (pending & CAUSEF_IP2)
  571. intc0_req0_irqdispatch();
  572. else if (pending & CAUSEF_IP3)
  573. intc0_req1_irqdispatch();
  574. else if (pending & CAUSEF_IP4)
  575. intc1_req0_irqdispatch();
  576. else if (pending & CAUSEF_IP5)
  577. intc1_req1_irqdispatch();
  578. else
  579. spurious_interrupt();
  580. }