dma.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. *
  3. * BRIEF MODULE DESCRIPTION
  4. * A DMA channel allocator for Au1000. API is modeled loosely off of
  5. * linux/kernel/dma.c.
  6. *
  7. * Copyright 2000 MontaVista Software Inc.
  8. * Author: MontaVista Software, Inc.
  9. * stevel@mvista.com or source@mvista.com
  10. * Copyright (C) 2005 Ralf Baechle (ralf@linux-mips.org)
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. *
  32. */
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/errno.h>
  36. #include <linux/sched.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <asm/system.h>
  42. #include <asm/mach-au1x00/au1000.h>
  43. #include <asm/mach-au1x00/au1000_dma.h>
  44. #if defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1100)
  45. /*
  46. * A note on resource allocation:
  47. *
  48. * All drivers needing DMA channels, should allocate and release them
  49. * through the public routines `request_dma()' and `free_dma()'.
  50. *
  51. * In order to avoid problems, all processes should allocate resources in
  52. * the same sequence and release them in the reverse order.
  53. *
  54. * So, when allocating DMAs and IRQs, first allocate the DMA, then the IRQ.
  55. * When releasing them, first release the IRQ, then release the DMA. The
  56. * main reason for this order is that, if you are requesting the DMA buffer
  57. * done interrupt, you won't know the irq number until the DMA channel is
  58. * returned from request_dma.
  59. */
  60. DEFINE_SPINLOCK(au1000_dma_spin_lock);
  61. struct dma_chan au1000_dma_table[NUM_AU1000_DMA_CHANNELS] = {
  62. {.dev_id = -1,},
  63. {.dev_id = -1,},
  64. {.dev_id = -1,},
  65. {.dev_id = -1,},
  66. {.dev_id = -1,},
  67. {.dev_id = -1,},
  68. {.dev_id = -1,},
  69. {.dev_id = -1,}
  70. };
  71. EXPORT_SYMBOL(au1000_dma_table);
  72. // Device FIFO addresses and default DMA modes
  73. static const struct dma_dev {
  74. unsigned int fifo_addr;
  75. unsigned int dma_mode;
  76. } dma_dev_table[DMA_NUM_DEV] = {
  77. {UART0_ADDR + UART_TX, 0},
  78. {UART0_ADDR + UART_RX, 0},
  79. {0, 0},
  80. {0, 0},
  81. {AC97C_DATA, DMA_DW16 }, // coherent
  82. {AC97C_DATA, DMA_DR | DMA_DW16 }, // coherent
  83. {UART3_ADDR + UART_TX, DMA_DW8 | DMA_NC},
  84. {UART3_ADDR + UART_RX, DMA_DR | DMA_DW8 | DMA_NC},
  85. {USBD_EP0RD, DMA_DR | DMA_DW8 | DMA_NC},
  86. {USBD_EP0WR, DMA_DW8 | DMA_NC},
  87. {USBD_EP2WR, DMA_DW8 | DMA_NC},
  88. {USBD_EP3WR, DMA_DW8 | DMA_NC},
  89. {USBD_EP4RD, DMA_DR | DMA_DW8 | DMA_NC},
  90. {USBD_EP5RD, DMA_DR | DMA_DW8 | DMA_NC},
  91. {I2S_DATA, DMA_DW32 | DMA_NC},
  92. {I2S_DATA, DMA_DR | DMA_DW32 | DMA_NC}
  93. };
  94. int au1000_dma_read_proc(char *buf, char **start, off_t fpos,
  95. int length, int *eof, void *data)
  96. {
  97. int i, len = 0;
  98. struct dma_chan *chan;
  99. for (i = 0; i < NUM_AU1000_DMA_CHANNELS; i++) {
  100. if ((chan = get_dma_chan(i)) != NULL) {
  101. len += sprintf(buf + len, "%2d: %s\n",
  102. i, chan->dev_str);
  103. }
  104. }
  105. if (fpos >= len) {
  106. *start = buf;
  107. *eof = 1;
  108. return 0;
  109. }
  110. *start = buf + fpos;
  111. if ((len -= fpos) > length)
  112. return length;
  113. *eof = 1;
  114. return len;
  115. }
  116. // Device FIFO addresses and default DMA modes - 2nd bank
  117. static const struct dma_dev dma_dev_table_bank2[DMA_NUM_DEV_BANK2] = {
  118. {SD0_XMIT_FIFO, DMA_DS | DMA_DW8}, // coherent
  119. {SD0_RECV_FIFO, DMA_DS | DMA_DR | DMA_DW8}, // coherent
  120. {SD1_XMIT_FIFO, DMA_DS | DMA_DW8}, // coherent
  121. {SD1_RECV_FIFO, DMA_DS | DMA_DR | DMA_DW8} // coherent
  122. };
  123. void dump_au1000_dma_channel(unsigned int dmanr)
  124. {
  125. struct dma_chan *chan;
  126. if (dmanr >= NUM_AU1000_DMA_CHANNELS)
  127. return;
  128. chan = &au1000_dma_table[dmanr];
  129. printk(KERN_INFO "Au1000 DMA%d Register Dump:\n", dmanr);
  130. printk(KERN_INFO " mode = 0x%08x\n",
  131. au_readl(chan->io + DMA_MODE_SET));
  132. printk(KERN_INFO " addr = 0x%08x\n",
  133. au_readl(chan->io + DMA_PERIPHERAL_ADDR));
  134. printk(KERN_INFO " start0 = 0x%08x\n",
  135. au_readl(chan->io + DMA_BUFFER0_START));
  136. printk(KERN_INFO " start1 = 0x%08x\n",
  137. au_readl(chan->io + DMA_BUFFER1_START));
  138. printk(KERN_INFO " count0 = 0x%08x\n",
  139. au_readl(chan->io + DMA_BUFFER0_COUNT));
  140. printk(KERN_INFO " count1 = 0x%08x\n",
  141. au_readl(chan->io + DMA_BUFFER1_COUNT));
  142. }
  143. /*
  144. * Finds a free channel, and binds the requested device to it.
  145. * Returns the allocated channel number, or negative on error.
  146. * Requests the DMA done IRQ if irqhandler != NULL.
  147. */
  148. int request_au1000_dma(int dev_id, const char *dev_str,
  149. irq_handler_t irqhandler,
  150. unsigned long irqflags,
  151. void *irq_dev_id)
  152. {
  153. struct dma_chan *chan;
  154. const struct dma_dev *dev;
  155. int i, ret;
  156. #if defined(CONFIG_SOC_AU1100)
  157. if (dev_id < 0 || dev_id >= (DMA_NUM_DEV + DMA_NUM_DEV_BANK2))
  158. return -EINVAL;
  159. #else
  160. if (dev_id < 0 || dev_id >= DMA_NUM_DEV)
  161. return -EINVAL;
  162. #endif
  163. for (i = 0; i < NUM_AU1000_DMA_CHANNELS; i++) {
  164. if (au1000_dma_table[i].dev_id < 0)
  165. break;
  166. }
  167. if (i == NUM_AU1000_DMA_CHANNELS)
  168. return -ENODEV;
  169. chan = &au1000_dma_table[i];
  170. if (dev_id >= DMA_NUM_DEV) {
  171. dev_id -= DMA_NUM_DEV;
  172. dev = &dma_dev_table_bank2[dev_id];
  173. } else {
  174. dev = &dma_dev_table[dev_id];
  175. }
  176. if (irqhandler) {
  177. chan->irq = AU1000_DMA_INT_BASE + i;
  178. chan->irq_dev = irq_dev_id;
  179. if ((ret = request_irq(chan->irq, irqhandler, irqflags,
  180. dev_str, chan->irq_dev))) {
  181. chan->irq = 0;
  182. chan->irq_dev = NULL;
  183. return ret;
  184. }
  185. } else {
  186. chan->irq = 0;
  187. chan->irq_dev = NULL;
  188. }
  189. // fill it in
  190. chan->io = DMA_CHANNEL_BASE + i * DMA_CHANNEL_LEN;
  191. chan->dev_id = dev_id;
  192. chan->dev_str = dev_str;
  193. chan->fifo_addr = dev->fifo_addr;
  194. chan->mode = dev->dma_mode;
  195. /* initialize the channel before returning */
  196. init_dma(i);
  197. return i;
  198. }
  199. EXPORT_SYMBOL(request_au1000_dma);
  200. void free_au1000_dma(unsigned int dmanr)
  201. {
  202. struct dma_chan *chan = get_dma_chan(dmanr);
  203. if (!chan) {
  204. printk("Trying to free DMA%d\n", dmanr);
  205. return;
  206. }
  207. disable_dma(dmanr);
  208. if (chan->irq)
  209. free_irq(chan->irq, chan->irq_dev);
  210. chan->irq = 0;
  211. chan->irq_dev = NULL;
  212. chan->dev_id = -1;
  213. }
  214. EXPORT_SYMBOL(free_au1000_dma);
  215. #endif // AU1000 AU1500 AU1100