cpu.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /* linux/arch/arm/mach-s3c2410/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C24XX CPU Support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/platform_device.h>
  29. #include <asm/hardware.h>
  30. #include <asm/irq.h>
  31. #include <asm/io.h>
  32. #include <asm/delay.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/map.h>
  35. #include <asm/arch/regs-gpio.h>
  36. #include <asm/arch/regs-serial.h>
  37. #include "cpu.h"
  38. #include "devs.h"
  39. #include "clock.h"
  40. #include "s3c2400.h"
  41. #include "s3c2410.h"
  42. #include "s3c2412.h"
  43. #include "s3c244x.h"
  44. #include "s3c2440.h"
  45. #include "s3c2442.h"
  46. struct cpu_table {
  47. unsigned long idcode;
  48. unsigned long idmask;
  49. void (*map_io)(struct map_desc *mach_desc, int size);
  50. void (*init_uarts)(struct s3c2410_uartcfg *cfg, int no);
  51. void (*init_clocks)(int xtal);
  52. int (*init)(void);
  53. const char *name;
  54. };
  55. /* table of supported CPUs */
  56. static const char name_s3c2400[] = "S3C2400";
  57. static const char name_s3c2410[] = "S3C2410";
  58. static const char name_s3c2412[] = "S3C2412";
  59. static const char name_s3c2440[] = "S3C2440";
  60. static const char name_s3c2442[] = "S3C2442";
  61. static const char name_s3c2410a[] = "S3C2410A";
  62. static const char name_s3c2440a[] = "S3C2440A";
  63. static struct cpu_table cpu_ids[] __initdata = {
  64. {
  65. .idcode = 0x32410000,
  66. .idmask = 0xffffffff,
  67. .map_io = s3c2410_map_io,
  68. .init_clocks = s3c2410_init_clocks,
  69. .init_uarts = s3c2410_init_uarts,
  70. .init = s3c2410_init,
  71. .name = name_s3c2410
  72. },
  73. {
  74. .idcode = 0x32410002,
  75. .idmask = 0xffffffff,
  76. .map_io = s3c2410_map_io,
  77. .init_clocks = s3c2410_init_clocks,
  78. .init_uarts = s3c2410_init_uarts,
  79. .init = s3c2410_init,
  80. .name = name_s3c2410a
  81. },
  82. {
  83. .idcode = 0x32440000,
  84. .idmask = 0xffffffff,
  85. .map_io = s3c244x_map_io,
  86. .init_clocks = s3c244x_init_clocks,
  87. .init_uarts = s3c244x_init_uarts,
  88. .init = s3c2440_init,
  89. .name = name_s3c2440
  90. },
  91. {
  92. .idcode = 0x32440001,
  93. .idmask = 0xffffffff,
  94. .map_io = s3c244x_map_io,
  95. .init_clocks = s3c244x_init_clocks,
  96. .init_uarts = s3c244x_init_uarts,
  97. .init = s3c2440_init,
  98. .name = name_s3c2440a
  99. },
  100. {
  101. .idcode = 0x32440aaa,
  102. .idmask = 0xffffffff,
  103. .map_io = s3c244x_map_io,
  104. .init_clocks = s3c244x_init_clocks,
  105. .init_uarts = s3c244x_init_uarts,
  106. .init = s3c2442_init,
  107. .name = name_s3c2442
  108. },
  109. {
  110. .idcode = 0x32412001,
  111. .idmask = 0xffffffff,
  112. .map_io = s3c2412_map_io,
  113. .init_clocks = s3c2412_init_clocks,
  114. .init_uarts = s3c2412_init_uarts,
  115. .init = s3c2412_init,
  116. .name = name_s3c2412,
  117. },
  118. { /* a newer version of the s3c2412 */
  119. .idcode = 0x32412003,
  120. .idmask = 0xffffffff,
  121. .map_io = s3c2412_map_io,
  122. .init_clocks = s3c2412_init_clocks,
  123. .init_uarts = s3c2412_init_uarts,
  124. .init = s3c2412_init,
  125. .name = name_s3c2412,
  126. },
  127. {
  128. .idcode = 0x0, /* S3C2400 doesn't have an idcode */
  129. .idmask = 0xffffffff,
  130. .map_io = s3c2400_map_io,
  131. .init_clocks = s3c2400_init_clocks,
  132. .init_uarts = s3c2400_init_uarts,
  133. .init = s3c2400_init,
  134. .name = name_s3c2400
  135. },
  136. };
  137. /* minimal IO mapping */
  138. static struct map_desc s3c_iodesc[] __initdata = {
  139. IODESC_ENT(GPIO),
  140. IODESC_ENT(IRQ),
  141. IODESC_ENT(MEMCTRL),
  142. IODESC_ENT(UART)
  143. };
  144. static struct cpu_table *
  145. s3c_lookup_cpu(unsigned long idcode)
  146. {
  147. struct cpu_table *tab;
  148. int count;
  149. tab = cpu_ids;
  150. for (count = 0; count < ARRAY_SIZE(cpu_ids); count++, tab++) {
  151. if ((idcode & tab->idmask) == tab->idcode)
  152. return tab;
  153. }
  154. return NULL;
  155. }
  156. /* board information */
  157. static struct s3c24xx_board *board;
  158. void s3c24xx_set_board(struct s3c24xx_board *b)
  159. {
  160. int i;
  161. board = b;
  162. if (b->clocks_count != 0) {
  163. struct clk **ptr = b->clocks;
  164. for (i = b->clocks_count; i > 0; i--, ptr++)
  165. s3c24xx_register_clock(*ptr);
  166. }
  167. }
  168. /* cpu information */
  169. static struct cpu_table *cpu;
  170. static unsigned long s3c24xx_read_idcode_v5(void)
  171. {
  172. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  173. return __raw_readl(S3C2412_GSTATUS1);
  174. #else
  175. return 1UL; /* don't look like an 2400 */
  176. #endif
  177. }
  178. static unsigned long s3c24xx_read_idcode_v4(void)
  179. {
  180. #ifndef CONFIG_CPU_S3C2400
  181. return __raw_readl(S3C2410_GSTATUS1);
  182. #else
  183. return 0UL;
  184. #endif
  185. }
  186. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  187. {
  188. unsigned long idcode = 0x0;
  189. /* initialise the io descriptors we need for initialisation */
  190. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  191. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  192. idcode = s3c24xx_read_idcode_v5();
  193. } else {
  194. idcode = s3c24xx_read_idcode_v4();
  195. }
  196. cpu = s3c_lookup_cpu(idcode);
  197. if (cpu == NULL) {
  198. printk(KERN_ERR "Unknown CPU type 0x%08lx\n", idcode);
  199. panic("Unknown S3C24XX CPU");
  200. }
  201. printk("CPU %s (id 0x%08lx)\n", cpu->name, idcode);
  202. if (cpu->map_io == NULL || cpu->init == NULL) {
  203. printk(KERN_ERR "CPU %s support not enabled\n", cpu->name);
  204. panic("Unsupported S3C24XX CPU");
  205. }
  206. (cpu->map_io)(mach_desc, size);
  207. }
  208. /* s3c24xx_init_clocks
  209. *
  210. * Initialise the clock subsystem and associated information from the
  211. * given master crystal value.
  212. *
  213. * xtal = 0 -> use default PLL crystal value (normally 12MHz)
  214. * != 0 -> PLL crystal value in Hz
  215. */
  216. void __init s3c24xx_init_clocks(int xtal)
  217. {
  218. if (xtal == 0)
  219. xtal = 12*1000*1000;
  220. if (cpu == NULL)
  221. panic("s3c24xx_init_clocks: no cpu setup?\n");
  222. if (cpu->init_clocks == NULL)
  223. panic("s3c24xx_init_clocks: cpu has no clock init\n");
  224. else
  225. (cpu->init_clocks)(xtal);
  226. }
  227. /* uart management */
  228. static int nr_uarts __initdata = 0;
  229. static struct s3c2410_uartcfg uart_cfgs[3];
  230. /* s3c24xx_init_uartdevs
  231. *
  232. * copy the specified platform data and configuration into our central
  233. * set of devices, before the data is thrown away after the init process.
  234. *
  235. * This also fills in the array passed to the serial driver for the
  236. * early initialisation of the console.
  237. */
  238. void __init s3c24xx_init_uartdevs(char *name,
  239. struct s3c24xx_uart_resources *res,
  240. struct s3c2410_uartcfg *cfg, int no)
  241. {
  242. struct platform_device *platdev;
  243. struct s3c2410_uartcfg *cfgptr = uart_cfgs;
  244. struct s3c24xx_uart_resources *resp;
  245. int uart;
  246. memcpy(cfgptr, cfg, sizeof(struct s3c2410_uartcfg) * no);
  247. for (uart = 0; uart < no; uart++, cfg++, cfgptr++) {
  248. platdev = s3c24xx_uart_src[cfgptr->hwport];
  249. resp = res + cfgptr->hwport;
  250. s3c24xx_uart_devs[uart] = platdev;
  251. platdev->name = name;
  252. platdev->resource = resp->resources;
  253. platdev->num_resources = resp->nr_resources;
  254. platdev->dev.platform_data = cfgptr;
  255. }
  256. nr_uarts = no;
  257. }
  258. void __init s3c24xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  259. {
  260. if (cpu == NULL)
  261. return;
  262. if (cpu->init_uarts == NULL) {
  263. printk(KERN_ERR "s3c24xx_init_uarts: cpu has no uart init\n");
  264. } else
  265. (cpu->init_uarts)(cfg, no);
  266. }
  267. static int __init s3c_arch_init(void)
  268. {
  269. int ret;
  270. // do the correct init for cpu
  271. if (cpu == NULL)
  272. panic("s3c_arch_init: NULL cpu\n");
  273. ret = (cpu->init)();
  274. if (ret != 0)
  275. return ret;
  276. ret = platform_add_devices(s3c24xx_uart_devs, nr_uarts);
  277. if (ret != 0)
  278. return ret;
  279. if (board != NULL) {
  280. struct platform_device **ptr = board->devices;
  281. int i;
  282. for (i = 0; i < board->devices_count; i++, ptr++) {
  283. ret = platform_device_register(*ptr);
  284. if (ret) {
  285. printk(KERN_ERR "s3c24xx: failed to add board device %s (%d) @%p\n", (*ptr)->name, ret, *ptr);
  286. }
  287. }
  288. /* mask any error, we may not need all these board
  289. * devices */
  290. ret = 0;
  291. }
  292. return ret;
  293. }
  294. arch_initcall(s3c_arch_init);