sleep.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * linux/arch/arm/mach-omap2/sleep.S
  3. *
  4. * (C) Copyright 2004
  5. * Texas Instruments, <www.ti.com>
  6. * Richard Woodruff <r-woodruff2@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <linux/linkage.h>
  24. #include <asm/assembler.h>
  25. #include <asm/arch/io.h>
  26. #include <asm/arch/pm.h>
  27. #define A_32KSYNC_CR_V IO_ADDRESS(OMAP_TIMER32K_BASE+0x10)
  28. #define A_PRCM_VOLTCTRL_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x50)
  29. #define A_PRCM_CLKCFG_CTRL_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x80)
  30. #define A_CM_CLKEN_PLL_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x500)
  31. #define A_CM_IDLEST_CKGEN_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x520)
  32. #define A_CM_CLKSEL1_PLL_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x540)
  33. #define A_CM_CLKSEL2_PLL_V IO_ADDRESS(OMAP24XX_PRCM_BASE+0x544)
  34. #define A_SDRC_DLLA_CTRL_V IO_ADDRESS(OMAP24XX_SDRC_BASE+0x60)
  35. #define A_SDRC_POWER_V IO_ADDRESS(OMAP24XX_SDRC_BASE+0x70)
  36. #define A_SDRC_RFR_CTRL_V IO_ADDRESS(OMAP24XX_SDRC_BASE+0xA4)
  37. #define A_SDRC0_V (0xC0000000)
  38. #define A_SDRC_MANUAL_V IO_ADDRESS(OMAP24XX_SDRC_BASE+0xA8)
  39. .text
  40. /*
  41. * Forces OMAP into idle state
  42. *
  43. * omap24xx_idle_loop_suspend() - This bit of code just executes the WFI
  44. * for normal idles.
  45. *
  46. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  47. * wakes up it continues execution at the point it went to sleep.
  48. */
  49. ENTRY(omap24xx_idle_loop_suspend)
  50. stmfd sp!, {r0, lr} @ save registers on stack
  51. mov r0, #0 @ clear for mcr setup
  52. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  53. ldmfd sp!, {r0, pc} @ restore regs and return
  54. ENTRY(omap24xx_idle_loop_suspend_sz)
  55. .word . - omap24xx_idle_loop_suspend
  56. /*
  57. * omap242x_cpu_suspend() - Forces OMAP into deep sleep state by completing
  58. * SDRC shutdown then ARM shutdown. Upon wake MPU is back on so just restore
  59. * SDRC.
  60. *
  61. * Input:
  62. * R0 : DLL ctrl value pre-Sleep
  63. * R1 : Processor+Revision
  64. * 2420: 0x21 = 242xES1, 0x26 = 242xES2.2
  65. * 2430: 0x31 = 2430ES1, 0x32 = 2430ES2
  66. *
  67. * The if the DPLL is going to AutoIdle. It seems like the DPLL may be back on
  68. * when we get called, but the DLL probably isn't. We will wait a bit more in
  69. * case the DPLL isn't quite there yet. The code will wait on DLL for DDR even
  70. * if in unlocked mode.
  71. *
  72. * For less than 242x-ES2.2 upon wake from a sleep mode where the external
  73. * oscillator was stopped, a timing bug exists where a non-stabilized 12MHz
  74. * clock can pass into the PRCM can cause problems at DSP and IVA.
  75. * To work around this the code will switch to the 32kHz source prior to sleep.
  76. * Post sleep we will shift back to using the DPLL. Apparently,
  77. * CM_IDLEST_CLKGEN does not reflect the full clock change so you need to wait
  78. * 3x12MHz + 3x32kHz clocks for a full switch.
  79. *
  80. * The DLL load value is not kept in RETENTION or OFF. It needs to be restored
  81. * at wake
  82. */
  83. ENTRY(omap24xx_cpu_suspend)
  84. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  85. mov r3, #0x0 @ clear for mrc call
  86. mcr p15, 0, r3, c7, c10, 4 @ memory barrier, hope SDR/DDR finished
  87. nop
  88. nop
  89. ldr r3, A_SDRC_POWER @ addr of sdrc power
  90. ldr r4, [r3] @ value of sdrc power
  91. orr r4, r4, #0x40 @ enable self refresh on idle req
  92. mov r5, #0x2000 @ set delay (DPLL relock + DLL relock)
  93. str r4, [r3] @ make it so
  94. mov r2, #0
  95. nop
  96. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  97. nop
  98. loop:
  99. subs r5, r5, #0x1 @ awake, wait just a bit
  100. bne loop
  101. /* The DPLL has on before we take the DDR out of self refresh */
  102. bic r4, r4, #0x40 @ now clear self refresh bit.
  103. str r4, [r3] @ put vlaue back.
  104. ldr r4, A_SDRC0 @ make a clock happen
  105. ldr r4, [r4]
  106. nop @ start auto refresh only after clk ok
  107. movs r0, r0 @ see if DDR or SDR
  108. ldrne r1, A_SDRC_DLLA_CTRL_S @ get addr of DLL ctrl
  109. strne r0, [r1] @ rewrite DLLA to force DLL reload
  110. addne r1, r1, #0x8 @ move to DLLB
  111. strne r0, [r1] @ rewrite DLLB to force DLL reload
  112. mov r5, #0x1000
  113. loop2:
  114. subs r5, r5, #0x1
  115. bne loop2
  116. /* resume*/
  117. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  118. A_SDRC_POWER:
  119. .word A_SDRC_POWER_V
  120. A_SDRC0:
  121. .word A_SDRC0_V
  122. A_CM_CLKSEL2_PLL_S:
  123. .word A_CM_CLKSEL2_PLL_V
  124. A_CM_CLKEN_PLL:
  125. .word A_CM_CLKEN_PLL_V
  126. A_SDRC_DLLA_CTRL_S:
  127. .word A_SDRC_DLLA_CTRL_V
  128. A_SDRC_MANUAL_S:
  129. .word A_SDRC_MANUAL_V
  130. ENTRY(omap24xx_cpu_suspend_sz)
  131. .word . - omap24xx_cpu_suspend