at91rm9200.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * arch/arm/mach-at91rm9200/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/arch/at91rm9200.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_st.h>
  18. #include "generic.h"
  19. #include "clock.h"
  20. static struct map_desc at91rm9200_io_desc[] __initdata = {
  21. {
  22. .virtual = AT91_VA_BASE_SYS,
  23. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  24. .length = SZ_4K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = AT91_VA_BASE_EMAC,
  28. .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
  29. .length = SZ_16K,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = AT91_IO_VIRT_BASE - AT91RM9200_SRAM_SIZE,
  33. .pfn = __phys_to_pfn(AT91RM9200_SRAM_BASE),
  34. .length = AT91RM9200_SRAM_SIZE,
  35. .type = MT_DEVICE,
  36. },
  37. };
  38. /* --------------------------------------------------------------------
  39. * Clocks
  40. * -------------------------------------------------------------------- */
  41. /*
  42. * The peripheral clocks.
  43. */
  44. static struct clk udc_clk = {
  45. .name = "udc_clk",
  46. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk ohci_clk = {
  50. .name = "ohci_clk",
  51. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk ether_clk = {
  55. .name = "ether_clk",
  56. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk mmc_clk = {
  60. .name = "mci_clk",
  61. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk twi_clk = {
  65. .name = "twi_clk",
  66. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart0_clk = {
  70. .name = "usart0_clk",
  71. .pmc_mask = 1 << AT91RM9200_ID_US0,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart1_clk = {
  75. .name = "usart1_clk",
  76. .pmc_mask = 1 << AT91RM9200_ID_US1,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk usart2_clk = {
  80. .name = "usart2_clk",
  81. .pmc_mask = 1 << AT91RM9200_ID_US2,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk usart3_clk = {
  85. .name = "usart3_clk",
  86. .pmc_mask = 1 << AT91RM9200_ID_US3,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk spi_clk = {
  90. .name = "spi_clk",
  91. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk pioA_clk = {
  95. .name = "pioA_clk",
  96. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk pioB_clk = {
  100. .name = "pioB_clk",
  101. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk pioC_clk = {
  105. .name = "pioC_clk",
  106. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk pioD_clk = {
  110. .name = "pioD_clk",
  111. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk *periph_clocks[] __initdata = {
  115. &pioA_clk,
  116. &pioB_clk,
  117. &pioC_clk,
  118. &pioD_clk,
  119. &usart0_clk,
  120. &usart1_clk,
  121. &usart2_clk,
  122. &usart3_clk,
  123. &mmc_clk,
  124. &udc_clk,
  125. &twi_clk,
  126. &spi_clk,
  127. // ssc 0 .. ssc2
  128. // tc0 .. tc5
  129. &ohci_clk,
  130. &ether_clk,
  131. // irq0 .. irq6
  132. };
  133. /*
  134. * The four programmable clocks.
  135. * You must configure pin multiplexing to bring these signals out.
  136. */
  137. static struct clk pck0 = {
  138. .name = "pck0",
  139. .pmc_mask = AT91_PMC_PCK0,
  140. .type = CLK_TYPE_PROGRAMMABLE,
  141. .id = 0,
  142. };
  143. static struct clk pck1 = {
  144. .name = "pck1",
  145. .pmc_mask = AT91_PMC_PCK1,
  146. .type = CLK_TYPE_PROGRAMMABLE,
  147. .id = 1,
  148. };
  149. static struct clk pck2 = {
  150. .name = "pck2",
  151. .pmc_mask = AT91_PMC_PCK2,
  152. .type = CLK_TYPE_PROGRAMMABLE,
  153. .id = 2,
  154. };
  155. static struct clk pck3 = {
  156. .name = "pck3",
  157. .pmc_mask = AT91_PMC_PCK3,
  158. .type = CLK_TYPE_PROGRAMMABLE,
  159. .id = 3,
  160. };
  161. static void __init at91rm9200_register_clocks(void)
  162. {
  163. int i;
  164. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  165. clk_register(periph_clocks[i]);
  166. clk_register(&pck0);
  167. clk_register(&pck1);
  168. clk_register(&pck2);
  169. clk_register(&pck3);
  170. }
  171. /* --------------------------------------------------------------------
  172. * GPIO
  173. * -------------------------------------------------------------------- */
  174. static struct at91_gpio_bank at91rm9200_gpio[] = {
  175. {
  176. .id = AT91RM9200_ID_PIOA,
  177. .offset = AT91_PIOA,
  178. .clock = &pioA_clk,
  179. }, {
  180. .id = AT91RM9200_ID_PIOB,
  181. .offset = AT91_PIOB,
  182. .clock = &pioB_clk,
  183. }, {
  184. .id = AT91RM9200_ID_PIOC,
  185. .offset = AT91_PIOC,
  186. .clock = &pioC_clk,
  187. }, {
  188. .id = AT91RM9200_ID_PIOD,
  189. .offset = AT91_PIOD,
  190. .clock = &pioD_clk,
  191. }
  192. };
  193. static void at91rm9200_reset(void)
  194. {
  195. /*
  196. * Perform a hardware reset with the use of the Watchdog timer.
  197. */
  198. at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  199. at91_sys_write(AT91_ST_CR, AT91_ST_WDRST);
  200. }
  201. /* --------------------------------------------------------------------
  202. * AT91RM9200 processor initialization
  203. * -------------------------------------------------------------------- */
  204. void __init at91rm9200_initialize(unsigned long main_clock, unsigned short banks)
  205. {
  206. /* Map peripherals */
  207. iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
  208. at91_arch_reset = at91rm9200_reset;
  209. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  210. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  211. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  212. | (1 << AT91RM9200_ID_IRQ6);
  213. /* Init clock subsystem */
  214. at91_clock_init(main_clock);
  215. /* Register the processor-specific clocks */
  216. at91rm9200_register_clocks();
  217. /* Initialize GPIO subsystem */
  218. at91_gpio_init(at91rm9200_gpio, banks);
  219. }
  220. /* --------------------------------------------------------------------
  221. * Interrupt initialization
  222. * -------------------------------------------------------------------- */
  223. /*
  224. * The default interrupt priority levels (0 = lowest, 7 = highest).
  225. */
  226. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  227. 7, /* Advanced Interrupt Controller (FIQ) */
  228. 7, /* System Peripherals */
  229. 0, /* Parallel IO Controller A */
  230. 0, /* Parallel IO Controller B */
  231. 0, /* Parallel IO Controller C */
  232. 0, /* Parallel IO Controller D */
  233. 6, /* USART 0 */
  234. 6, /* USART 1 */
  235. 6, /* USART 2 */
  236. 6, /* USART 3 */
  237. 0, /* Multimedia Card Interface */
  238. 4, /* USB Device Port */
  239. 0, /* Two-Wire Interface */
  240. 6, /* Serial Peripheral Interface */
  241. 5, /* Serial Synchronous Controller 0 */
  242. 5, /* Serial Synchronous Controller 1 */
  243. 5, /* Serial Synchronous Controller 2 */
  244. 0, /* Timer Counter 0 */
  245. 0, /* Timer Counter 1 */
  246. 0, /* Timer Counter 2 */
  247. 0, /* Timer Counter 3 */
  248. 0, /* Timer Counter 4 */
  249. 0, /* Timer Counter 5 */
  250. 3, /* USB Host port */
  251. 3, /* Ethernet MAC */
  252. 0, /* Advanced Interrupt Controller (IRQ0) */
  253. 0, /* Advanced Interrupt Controller (IRQ1) */
  254. 0, /* Advanced Interrupt Controller (IRQ2) */
  255. 0, /* Advanced Interrupt Controller (IRQ3) */
  256. 0, /* Advanced Interrupt Controller (IRQ4) */
  257. 0, /* Advanced Interrupt Controller (IRQ5) */
  258. 0 /* Advanced Interrupt Controller (IRQ6) */
  259. };
  260. void __init at91rm9200_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  261. {
  262. if (!priority)
  263. priority = at91rm9200_default_irq_priority;
  264. /* Initialize the AIC interrupt controller */
  265. at91_aic_init(priority);
  266. /* Enable GPIO interrupts */
  267. at91_gpio_irq_setup();
  268. }