gic.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU.
  18. *
  19. * Note that IRQs 0-31 are special - they are local to each CPU.
  20. * As such, the enable set/clear, pending set/clear and active bit
  21. * registers are banked per-cpu for these sources.
  22. */
  23. #include <linux/init.h>
  24. #include <linux/kernel.h>
  25. #include <linux/list.h>
  26. #include <linux/smp.h>
  27. #include <linux/cpumask.h>
  28. #include <asm/irq.h>
  29. #include <asm/io.h>
  30. #include <asm/mach/irq.h>
  31. #include <asm/hardware/gic.h>
  32. static void __iomem *gic_dist_base;
  33. static void __iomem *gic_cpu_base;
  34. static DEFINE_SPINLOCK(irq_controller_lock);
  35. /*
  36. * Routines to acknowledge, disable and enable interrupts
  37. *
  38. * Linux assumes that when we're done with an interrupt we need to
  39. * unmask it, in the same way we need to unmask an interrupt when
  40. * we first enable it.
  41. *
  42. * The GIC has a seperate notion of "end of interrupt" to re-enable
  43. * an interrupt after handling, in order to support hardware
  44. * prioritisation.
  45. *
  46. * We can make the GIC behave in the way that Linux expects by making
  47. * our "acknowledge" routine disable the interrupt, then mark it as
  48. * complete.
  49. */
  50. static void gic_ack_irq(unsigned int irq)
  51. {
  52. u32 mask = 1 << (irq % 32);
  53. spin_lock(&irq_controller_lock);
  54. writel(mask, gic_dist_base + GIC_DIST_ENABLE_CLEAR + (irq / 32) * 4);
  55. writel(irq, gic_cpu_base + GIC_CPU_EOI);
  56. spin_unlock(&irq_controller_lock);
  57. }
  58. static void gic_mask_irq(unsigned int irq)
  59. {
  60. u32 mask = 1 << (irq % 32);
  61. spin_lock(&irq_controller_lock);
  62. writel(mask, gic_dist_base + GIC_DIST_ENABLE_CLEAR + (irq / 32) * 4);
  63. spin_unlock(&irq_controller_lock);
  64. }
  65. static void gic_unmask_irq(unsigned int irq)
  66. {
  67. u32 mask = 1 << (irq % 32);
  68. spin_lock(&irq_controller_lock);
  69. writel(mask, gic_dist_base + GIC_DIST_ENABLE_SET + (irq / 32) * 4);
  70. spin_unlock(&irq_controller_lock);
  71. }
  72. #ifdef CONFIG_SMP
  73. static void gic_set_cpu(unsigned int irq, cpumask_t mask_val)
  74. {
  75. void __iomem *reg = gic_dist_base + GIC_DIST_TARGET + (irq & ~3);
  76. unsigned int shift = (irq % 4) * 8;
  77. unsigned int cpu = first_cpu(mask_val);
  78. u32 val;
  79. spin_lock(&irq_controller_lock);
  80. irq_desc[irq].cpu = cpu;
  81. val = readl(reg) & ~(0xff << shift);
  82. val |= 1 << (cpu + shift);
  83. writel(val, reg);
  84. spin_unlock(&irq_controller_lock);
  85. }
  86. #endif
  87. static struct irq_chip gic_chip = {
  88. .name = "GIC",
  89. .ack = gic_ack_irq,
  90. .mask = gic_mask_irq,
  91. .unmask = gic_unmask_irq,
  92. #ifdef CONFIG_SMP
  93. .set_affinity = gic_set_cpu,
  94. #endif
  95. };
  96. void __init gic_dist_init(void __iomem *base)
  97. {
  98. unsigned int max_irq, i;
  99. u32 cpumask = 1 << smp_processor_id();
  100. cpumask |= cpumask << 8;
  101. cpumask |= cpumask << 16;
  102. gic_dist_base = base;
  103. writel(0, base + GIC_DIST_CTRL);
  104. /*
  105. * Find out how many interrupts are supported.
  106. */
  107. max_irq = readl(base + GIC_DIST_CTR) & 0x1f;
  108. max_irq = (max_irq + 1) * 32;
  109. /*
  110. * The GIC only supports up to 1020 interrupt sources.
  111. * Limit this to either the architected maximum, or the
  112. * platform maximum.
  113. */
  114. if (max_irq > max(1020, NR_IRQS))
  115. max_irq = max(1020, NR_IRQS);
  116. /*
  117. * Set all global interrupts to be level triggered, active low.
  118. */
  119. for (i = 32; i < max_irq; i += 16)
  120. writel(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  121. /*
  122. * Set all global interrupts to this CPU only.
  123. */
  124. for (i = 32; i < max_irq; i += 4)
  125. writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  126. /*
  127. * Set priority on all interrupts.
  128. */
  129. for (i = 0; i < max_irq; i += 4)
  130. writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  131. /*
  132. * Disable all interrupts.
  133. */
  134. for (i = 0; i < max_irq; i += 32)
  135. writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  136. /*
  137. * Setup the Linux IRQ subsystem.
  138. */
  139. for (i = 29; i < max_irq; i++) {
  140. set_irq_chip(i, &gic_chip);
  141. set_irq_handler(i, handle_level_irq);
  142. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  143. }
  144. writel(1, base + GIC_DIST_CTRL);
  145. }
  146. void __cpuinit gic_cpu_init(void __iomem *base)
  147. {
  148. gic_cpu_base = base;
  149. writel(0xf0, base + GIC_CPU_PRIMASK);
  150. writel(1, base + GIC_CPU_CTRL);
  151. }
  152. #ifdef CONFIG_SMP
  153. void gic_raise_softirq(cpumask_t cpumask, unsigned int irq)
  154. {
  155. unsigned long map = *cpus_addr(cpumask);
  156. writel(map << 16 | irq, gic_dist_base + GIC_DIST_SOFTINT);
  157. }
  158. #endif