ohci.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/page.h>
  41. #include <asm/system.h>
  42. #ifdef CONFIG_PPC_PMAC
  43. #include <asm/pmac_feature.h>
  44. #endif
  45. #include "core.h"
  46. #include "ohci.h"
  47. #define DESCRIPTOR_OUTPUT_MORE 0
  48. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  49. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  50. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  51. #define DESCRIPTOR_STATUS (1 << 11)
  52. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  53. #define DESCRIPTOR_PING (1 << 7)
  54. #define DESCRIPTOR_YY (1 << 6)
  55. #define DESCRIPTOR_NO_IRQ (0 << 4)
  56. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  57. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  58. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  59. #define DESCRIPTOR_WAIT (3 << 0)
  60. struct descriptor {
  61. __le16 req_count;
  62. __le16 control;
  63. __le32 data_address;
  64. __le32 branch_address;
  65. __le16 res_count;
  66. __le16 transfer_status;
  67. } __attribute__((aligned(16)));
  68. #define CONTROL_SET(regs) (regs)
  69. #define CONTROL_CLEAR(regs) ((regs) + 4)
  70. #define COMMAND_PTR(regs) ((regs) + 12)
  71. #define CONTEXT_MATCH(regs) ((regs) + 16)
  72. struct ar_buffer {
  73. struct descriptor descriptor;
  74. struct ar_buffer *next;
  75. __le32 data[0];
  76. };
  77. struct ar_context {
  78. struct fw_ohci *ohci;
  79. struct ar_buffer *current_buffer;
  80. struct ar_buffer *last_buffer;
  81. void *pointer;
  82. u32 regs;
  83. struct tasklet_struct tasklet;
  84. };
  85. struct context;
  86. typedef int (*descriptor_callback_t)(struct context *ctx,
  87. struct descriptor *d,
  88. struct descriptor *last);
  89. /*
  90. * A buffer that contains a block of DMA-able coherent memory used for
  91. * storing a portion of a DMA descriptor program.
  92. */
  93. struct descriptor_buffer {
  94. struct list_head list;
  95. dma_addr_t buffer_bus;
  96. size_t buffer_size;
  97. size_t used;
  98. struct descriptor buffer[0];
  99. };
  100. struct context {
  101. struct fw_ohci *ohci;
  102. u32 regs;
  103. int total_allocation;
  104. /*
  105. * List of page-sized buffers for storing DMA descriptors.
  106. * Head of list contains buffers in use and tail of list contains
  107. * free buffers.
  108. */
  109. struct list_head buffer_list;
  110. /*
  111. * Pointer to a buffer inside buffer_list that contains the tail
  112. * end of the current DMA program.
  113. */
  114. struct descriptor_buffer *buffer_tail;
  115. /*
  116. * The descriptor containing the branch address of the first
  117. * descriptor that has not yet been filled by the device.
  118. */
  119. struct descriptor *last;
  120. /*
  121. * The last descriptor in the DMA program. It contains the branch
  122. * address that must be updated upon appending a new descriptor.
  123. */
  124. struct descriptor *prev;
  125. descriptor_callback_t callback;
  126. struct tasklet_struct tasklet;
  127. };
  128. #define IT_HEADER_SY(v) ((v) << 0)
  129. #define IT_HEADER_TCODE(v) ((v) << 4)
  130. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  131. #define IT_HEADER_TAG(v) ((v) << 14)
  132. #define IT_HEADER_SPEED(v) ((v) << 16)
  133. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  134. struct iso_context {
  135. struct fw_iso_context base;
  136. struct context context;
  137. int excess_bytes;
  138. void *header;
  139. size_t header_length;
  140. };
  141. #define CONFIG_ROM_SIZE 1024
  142. struct fw_ohci {
  143. struct fw_card card;
  144. __iomem char *registers;
  145. int node_id;
  146. int generation;
  147. int request_generation; /* for timestamping incoming requests */
  148. unsigned quirks;
  149. u32 bus_time;
  150. /*
  151. * Spinlock for accessing fw_ohci data. Never call out of
  152. * this driver with this lock held.
  153. */
  154. spinlock_t lock;
  155. struct ar_context ar_request_ctx;
  156. struct ar_context ar_response_ctx;
  157. struct context at_request_ctx;
  158. struct context at_response_ctx;
  159. u32 it_context_mask;
  160. struct iso_context *it_context_list;
  161. u64 ir_context_channels;
  162. u32 ir_context_mask;
  163. struct iso_context *ir_context_list;
  164. __be32 *config_rom;
  165. dma_addr_t config_rom_bus;
  166. __be32 *next_config_rom;
  167. dma_addr_t next_config_rom_bus;
  168. __be32 next_header;
  169. __le32 *self_id_cpu;
  170. dma_addr_t self_id_bus;
  171. struct tasklet_struct bus_reset_tasklet;
  172. u32 self_id_buffer[512];
  173. };
  174. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  175. {
  176. return container_of(card, struct fw_ohci, card);
  177. }
  178. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  179. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  180. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  181. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  182. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  183. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  184. #define CONTEXT_RUN 0x8000
  185. #define CONTEXT_WAKE 0x1000
  186. #define CONTEXT_DEAD 0x0800
  187. #define CONTEXT_ACTIVE 0x0400
  188. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  189. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  190. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  191. #define OHCI1394_REGISTER_SIZE 0x800
  192. #define OHCI_LOOP_COUNT 500
  193. #define OHCI1394_PCI_HCI_Control 0x40
  194. #define SELF_ID_BUF_SIZE 0x800
  195. #define OHCI_TCODE_PHY_PACKET 0x0e
  196. #define OHCI_VERSION_1_1 0x010010
  197. static char ohci_driver_name[] = KBUILD_MODNAME;
  198. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  199. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  200. #define QUIRK_CYCLE_TIMER 1
  201. #define QUIRK_RESET_PACKET 2
  202. #define QUIRK_BE_HEADERS 4
  203. #define QUIRK_NO_1394A 8
  204. #define QUIRK_NO_MSI 16
  205. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  206. static const struct {
  207. unsigned short vendor, device, flags;
  208. } ohci_quirks[] = {
  209. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  210. QUIRK_RESET_PACKET |
  211. QUIRK_NO_1394A},
  212. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  213. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  214. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  215. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  216. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  217. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  218. };
  219. /* This overrides anything that was found in ohci_quirks[]. */
  220. static int param_quirks;
  221. module_param_named(quirks, param_quirks, int, 0644);
  222. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  223. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  224. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  225. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  226. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  227. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  228. ")");
  229. #define OHCI_PARAM_DEBUG_AT_AR 1
  230. #define OHCI_PARAM_DEBUG_SELFIDS 2
  231. #define OHCI_PARAM_DEBUG_IRQS 4
  232. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  233. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  234. static int param_debug;
  235. module_param_named(debug, param_debug, int, 0644);
  236. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  237. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  238. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  239. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  240. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  241. ", or a combination, or all = -1)");
  242. static void log_irqs(u32 evt)
  243. {
  244. if (likely(!(param_debug &
  245. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  246. return;
  247. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  248. !(evt & OHCI1394_busReset))
  249. return;
  250. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  251. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  252. evt & OHCI1394_RQPkt ? " AR_req" : "",
  253. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  254. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  255. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  256. evt & OHCI1394_isochRx ? " IR" : "",
  257. evt & OHCI1394_isochTx ? " IT" : "",
  258. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  259. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  260. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  261. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  262. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  263. evt & OHCI1394_busReset ? " busReset" : "",
  264. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  265. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  266. OHCI1394_respTxComplete | OHCI1394_isochRx |
  267. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  268. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  269. OHCI1394_cycleInconsistent |
  270. OHCI1394_regAccessFail | OHCI1394_busReset)
  271. ? " ?" : "");
  272. }
  273. static const char *speed[] = {
  274. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  275. };
  276. static const char *power[] = {
  277. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  278. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  279. };
  280. static const char port[] = { '.', '-', 'p', 'c', };
  281. static char _p(u32 *s, int shift)
  282. {
  283. return port[*s >> shift & 3];
  284. }
  285. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  286. {
  287. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  288. return;
  289. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  290. self_id_count, generation, node_id);
  291. for (; self_id_count--; ++s)
  292. if ((*s & 1 << 23) == 0)
  293. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  294. "%s gc=%d %s %s%s%s\n",
  295. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  296. speed[*s >> 14 & 3], *s >> 16 & 63,
  297. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  298. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  299. else
  300. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  301. *s, *s >> 24 & 63,
  302. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  303. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  304. }
  305. static const char *evts[] = {
  306. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  307. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  308. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  309. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  310. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  311. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  312. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  313. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  314. [0x10] = "-reserved-", [0x11] = "ack_complete",
  315. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  316. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  317. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  318. [0x18] = "-reserved-", [0x19] = "-reserved-",
  319. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  320. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  321. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  322. [0x20] = "pending/cancelled",
  323. };
  324. static const char *tcodes[] = {
  325. [0x0] = "QW req", [0x1] = "BW req",
  326. [0x2] = "W resp", [0x3] = "-reserved-",
  327. [0x4] = "QR req", [0x5] = "BR req",
  328. [0x6] = "QR resp", [0x7] = "BR resp",
  329. [0x8] = "cycle start", [0x9] = "Lk req",
  330. [0xa] = "async stream packet", [0xb] = "Lk resp",
  331. [0xc] = "-reserved-", [0xd] = "-reserved-",
  332. [0xe] = "link internal", [0xf] = "-reserved-",
  333. };
  334. static const char *phys[] = {
  335. [0x0] = "phy config packet", [0x1] = "link-on packet",
  336. [0x2] = "self-id packet", [0x3] = "-reserved-",
  337. };
  338. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  339. {
  340. int tcode = header[0] >> 4 & 0xf;
  341. char specific[12];
  342. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  343. return;
  344. if (unlikely(evt >= ARRAY_SIZE(evts)))
  345. evt = 0x1f;
  346. if (evt == OHCI1394_evt_bus_reset) {
  347. fw_notify("A%c evt_bus_reset, generation %d\n",
  348. dir, (header[2] >> 16) & 0xff);
  349. return;
  350. }
  351. if (header[0] == ~header[1]) {
  352. fw_notify("A%c %s, %s, %08x\n",
  353. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  354. return;
  355. }
  356. switch (tcode) {
  357. case 0x0: case 0x6: case 0x8:
  358. snprintf(specific, sizeof(specific), " = %08x",
  359. be32_to_cpu((__force __be32)header[3]));
  360. break;
  361. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  362. snprintf(specific, sizeof(specific), " %x,%x",
  363. header[3] >> 16, header[3] & 0xffff);
  364. break;
  365. default:
  366. specific[0] = '\0';
  367. }
  368. switch (tcode) {
  369. case 0xe: case 0xa:
  370. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  371. break;
  372. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  373. fw_notify("A%c spd %x tl %02x, "
  374. "%04x -> %04x, %s, "
  375. "%s, %04x%08x%s\n",
  376. dir, speed, header[0] >> 10 & 0x3f,
  377. header[1] >> 16, header[0] >> 16, evts[evt],
  378. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  379. break;
  380. default:
  381. fw_notify("A%c spd %x tl %02x, "
  382. "%04x -> %04x, %s, "
  383. "%s%s\n",
  384. dir, speed, header[0] >> 10 & 0x3f,
  385. header[1] >> 16, header[0] >> 16, evts[evt],
  386. tcodes[tcode], specific);
  387. }
  388. }
  389. #else
  390. #define param_debug 0
  391. static inline void log_irqs(u32 evt) {}
  392. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  393. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  394. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  395. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  396. {
  397. writel(data, ohci->registers + offset);
  398. }
  399. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  400. {
  401. return readl(ohci->registers + offset);
  402. }
  403. static inline void flush_writes(const struct fw_ohci *ohci)
  404. {
  405. /* Do a dummy read to flush writes. */
  406. reg_read(ohci, OHCI1394_Version);
  407. }
  408. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  409. {
  410. u32 val;
  411. int i;
  412. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  413. for (i = 0; i < 3 + 100; i++) {
  414. val = reg_read(ohci, OHCI1394_PhyControl);
  415. if (val & OHCI1394_PhyControl_ReadDone)
  416. return OHCI1394_PhyControl_ReadData(val);
  417. /*
  418. * Try a few times without waiting. Sleeping is necessary
  419. * only when the link/PHY interface is busy.
  420. */
  421. if (i >= 3)
  422. msleep(1);
  423. }
  424. fw_error("failed to read phy reg\n");
  425. return -EBUSY;
  426. }
  427. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  428. {
  429. int i;
  430. reg_write(ohci, OHCI1394_PhyControl,
  431. OHCI1394_PhyControl_Write(addr, val));
  432. for (i = 0; i < 3 + 100; i++) {
  433. val = reg_read(ohci, OHCI1394_PhyControl);
  434. if (!(val & OHCI1394_PhyControl_WritePending))
  435. return 0;
  436. if (i >= 3)
  437. msleep(1);
  438. }
  439. fw_error("failed to write phy reg\n");
  440. return -EBUSY;
  441. }
  442. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  443. int clear_bits, int set_bits)
  444. {
  445. struct fw_ohci *ohci = fw_ohci(card);
  446. int ret;
  447. ret = read_phy_reg(ohci, addr);
  448. if (ret < 0)
  449. return ret;
  450. /*
  451. * The interrupt status bits are cleared by writing a one bit.
  452. * Avoid clearing them unless explicitly requested in set_bits.
  453. */
  454. if (addr == 5)
  455. clear_bits |= PHY_INT_STATUS_BITS;
  456. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  457. }
  458. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  459. {
  460. int ret;
  461. ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
  462. if (ret < 0)
  463. return ret;
  464. return read_phy_reg(ohci, addr);
  465. }
  466. static int ar_context_add_page(struct ar_context *ctx)
  467. {
  468. struct device *dev = ctx->ohci->card.device;
  469. struct ar_buffer *ab;
  470. dma_addr_t uninitialized_var(ab_bus);
  471. size_t offset;
  472. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  473. if (ab == NULL)
  474. return -ENOMEM;
  475. ab->next = NULL;
  476. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  477. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  478. DESCRIPTOR_STATUS |
  479. DESCRIPTOR_BRANCH_ALWAYS);
  480. offset = offsetof(struct ar_buffer, data);
  481. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  482. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  483. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  484. ab->descriptor.branch_address = 0;
  485. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  486. ctx->last_buffer->next = ab;
  487. ctx->last_buffer = ab;
  488. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  489. flush_writes(ctx->ohci);
  490. return 0;
  491. }
  492. static void ar_context_release(struct ar_context *ctx)
  493. {
  494. struct ar_buffer *ab, *ab_next;
  495. size_t offset;
  496. dma_addr_t ab_bus;
  497. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  498. ab_next = ab->next;
  499. offset = offsetof(struct ar_buffer, data);
  500. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  501. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  502. ab, ab_bus);
  503. }
  504. }
  505. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  506. #define cond_le32_to_cpu(v) \
  507. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  508. #else
  509. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  510. #endif
  511. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  512. {
  513. struct fw_ohci *ohci = ctx->ohci;
  514. struct fw_packet p;
  515. u32 status, length, tcode;
  516. int evt;
  517. p.header[0] = cond_le32_to_cpu(buffer[0]);
  518. p.header[1] = cond_le32_to_cpu(buffer[1]);
  519. p.header[2] = cond_le32_to_cpu(buffer[2]);
  520. tcode = (p.header[0] >> 4) & 0x0f;
  521. switch (tcode) {
  522. case TCODE_WRITE_QUADLET_REQUEST:
  523. case TCODE_READ_QUADLET_RESPONSE:
  524. p.header[3] = (__force __u32) buffer[3];
  525. p.header_length = 16;
  526. p.payload_length = 0;
  527. break;
  528. case TCODE_READ_BLOCK_REQUEST :
  529. p.header[3] = cond_le32_to_cpu(buffer[3]);
  530. p.header_length = 16;
  531. p.payload_length = 0;
  532. break;
  533. case TCODE_WRITE_BLOCK_REQUEST:
  534. case TCODE_READ_BLOCK_RESPONSE:
  535. case TCODE_LOCK_REQUEST:
  536. case TCODE_LOCK_RESPONSE:
  537. p.header[3] = cond_le32_to_cpu(buffer[3]);
  538. p.header_length = 16;
  539. p.payload_length = p.header[3] >> 16;
  540. break;
  541. case TCODE_WRITE_RESPONSE:
  542. case TCODE_READ_QUADLET_REQUEST:
  543. case OHCI_TCODE_PHY_PACKET:
  544. p.header_length = 12;
  545. p.payload_length = 0;
  546. break;
  547. default:
  548. /* FIXME: Stop context, discard everything, and restart? */
  549. p.header_length = 0;
  550. p.payload_length = 0;
  551. }
  552. p.payload = (void *) buffer + p.header_length;
  553. /* FIXME: What to do about evt_* errors? */
  554. length = (p.header_length + p.payload_length + 3) / 4;
  555. status = cond_le32_to_cpu(buffer[length]);
  556. evt = (status >> 16) & 0x1f;
  557. p.ack = evt - 16;
  558. p.speed = (status >> 21) & 0x7;
  559. p.timestamp = status & 0xffff;
  560. p.generation = ohci->request_generation;
  561. log_ar_at_event('R', p.speed, p.header, evt);
  562. /*
  563. * The OHCI bus reset handler synthesizes a phy packet with
  564. * the new generation number when a bus reset happens (see
  565. * section 8.4.2.3). This helps us determine when a request
  566. * was received and make sure we send the response in the same
  567. * generation. We only need this for requests; for responses
  568. * we use the unique tlabel for finding the matching
  569. * request.
  570. *
  571. * Alas some chips sometimes emit bus reset packets with a
  572. * wrong generation. We set the correct generation for these
  573. * at a slightly incorrect time (in bus_reset_tasklet).
  574. */
  575. if (evt == OHCI1394_evt_bus_reset) {
  576. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  577. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  578. } else if (ctx == &ohci->ar_request_ctx) {
  579. fw_core_handle_request(&ohci->card, &p);
  580. } else {
  581. fw_core_handle_response(&ohci->card, &p);
  582. }
  583. return buffer + length + 1;
  584. }
  585. static void ar_context_tasklet(unsigned long data)
  586. {
  587. struct ar_context *ctx = (struct ar_context *)data;
  588. struct fw_ohci *ohci = ctx->ohci;
  589. struct ar_buffer *ab;
  590. struct descriptor *d;
  591. void *buffer, *end;
  592. ab = ctx->current_buffer;
  593. d = &ab->descriptor;
  594. if (d->res_count == 0) {
  595. size_t size, rest, offset;
  596. dma_addr_t start_bus;
  597. void *start;
  598. /*
  599. * This descriptor is finished and we may have a
  600. * packet split across this and the next buffer. We
  601. * reuse the page for reassembling the split packet.
  602. */
  603. offset = offsetof(struct ar_buffer, data);
  604. start = buffer = ab;
  605. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  606. ab = ab->next;
  607. d = &ab->descriptor;
  608. size = buffer + PAGE_SIZE - ctx->pointer;
  609. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  610. memmove(buffer, ctx->pointer, size);
  611. memcpy(buffer + size, ab->data, rest);
  612. ctx->current_buffer = ab;
  613. ctx->pointer = (void *) ab->data + rest;
  614. end = buffer + size + rest;
  615. while (buffer < end)
  616. buffer = handle_ar_packet(ctx, buffer);
  617. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  618. start, start_bus);
  619. ar_context_add_page(ctx);
  620. } else {
  621. buffer = ctx->pointer;
  622. ctx->pointer = end =
  623. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  624. while (buffer < end)
  625. buffer = handle_ar_packet(ctx, buffer);
  626. }
  627. }
  628. static int ar_context_init(struct ar_context *ctx,
  629. struct fw_ohci *ohci, u32 regs)
  630. {
  631. struct ar_buffer ab;
  632. ctx->regs = regs;
  633. ctx->ohci = ohci;
  634. ctx->last_buffer = &ab;
  635. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  636. ar_context_add_page(ctx);
  637. ar_context_add_page(ctx);
  638. ctx->current_buffer = ab.next;
  639. ctx->pointer = ctx->current_buffer->data;
  640. return 0;
  641. }
  642. static void ar_context_run(struct ar_context *ctx)
  643. {
  644. struct ar_buffer *ab = ctx->current_buffer;
  645. dma_addr_t ab_bus;
  646. size_t offset;
  647. offset = offsetof(struct ar_buffer, data);
  648. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  649. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  650. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  651. flush_writes(ctx->ohci);
  652. }
  653. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  654. {
  655. int b, key;
  656. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  657. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  658. /* figure out which descriptor the branch address goes in */
  659. if (z == 2 && (b == 3 || key == 2))
  660. return d;
  661. else
  662. return d + z - 1;
  663. }
  664. static void context_tasklet(unsigned long data)
  665. {
  666. struct context *ctx = (struct context *) data;
  667. struct descriptor *d, *last;
  668. u32 address;
  669. int z;
  670. struct descriptor_buffer *desc;
  671. desc = list_entry(ctx->buffer_list.next,
  672. struct descriptor_buffer, list);
  673. last = ctx->last;
  674. while (last->branch_address != 0) {
  675. struct descriptor_buffer *old_desc = desc;
  676. address = le32_to_cpu(last->branch_address);
  677. z = address & 0xf;
  678. address &= ~0xf;
  679. /* If the branch address points to a buffer outside of the
  680. * current buffer, advance to the next buffer. */
  681. if (address < desc->buffer_bus ||
  682. address >= desc->buffer_bus + desc->used)
  683. desc = list_entry(desc->list.next,
  684. struct descriptor_buffer, list);
  685. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  686. last = find_branch_descriptor(d, z);
  687. if (!ctx->callback(ctx, d, last))
  688. break;
  689. if (old_desc != desc) {
  690. /* If we've advanced to the next buffer, move the
  691. * previous buffer to the free list. */
  692. unsigned long flags;
  693. old_desc->used = 0;
  694. spin_lock_irqsave(&ctx->ohci->lock, flags);
  695. list_move_tail(&old_desc->list, &ctx->buffer_list);
  696. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  697. }
  698. ctx->last = last;
  699. }
  700. }
  701. /*
  702. * Allocate a new buffer and add it to the list of free buffers for this
  703. * context. Must be called with ohci->lock held.
  704. */
  705. static int context_add_buffer(struct context *ctx)
  706. {
  707. struct descriptor_buffer *desc;
  708. dma_addr_t uninitialized_var(bus_addr);
  709. int offset;
  710. /*
  711. * 16MB of descriptors should be far more than enough for any DMA
  712. * program. This will catch run-away userspace or DoS attacks.
  713. */
  714. if (ctx->total_allocation >= 16*1024*1024)
  715. return -ENOMEM;
  716. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  717. &bus_addr, GFP_ATOMIC);
  718. if (!desc)
  719. return -ENOMEM;
  720. offset = (void *)&desc->buffer - (void *)desc;
  721. desc->buffer_size = PAGE_SIZE - offset;
  722. desc->buffer_bus = bus_addr + offset;
  723. desc->used = 0;
  724. list_add_tail(&desc->list, &ctx->buffer_list);
  725. ctx->total_allocation += PAGE_SIZE;
  726. return 0;
  727. }
  728. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  729. u32 regs, descriptor_callback_t callback)
  730. {
  731. ctx->ohci = ohci;
  732. ctx->regs = regs;
  733. ctx->total_allocation = 0;
  734. INIT_LIST_HEAD(&ctx->buffer_list);
  735. if (context_add_buffer(ctx) < 0)
  736. return -ENOMEM;
  737. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  738. struct descriptor_buffer, list);
  739. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  740. ctx->callback = callback;
  741. /*
  742. * We put a dummy descriptor in the buffer that has a NULL
  743. * branch address and looks like it's been sent. That way we
  744. * have a descriptor to append DMA programs to.
  745. */
  746. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  747. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  748. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  749. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  750. ctx->last = ctx->buffer_tail->buffer;
  751. ctx->prev = ctx->buffer_tail->buffer;
  752. return 0;
  753. }
  754. static void context_release(struct context *ctx)
  755. {
  756. struct fw_card *card = &ctx->ohci->card;
  757. struct descriptor_buffer *desc, *tmp;
  758. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  759. dma_free_coherent(card->device, PAGE_SIZE, desc,
  760. desc->buffer_bus -
  761. ((void *)&desc->buffer - (void *)desc));
  762. }
  763. /* Must be called with ohci->lock held */
  764. static struct descriptor *context_get_descriptors(struct context *ctx,
  765. int z, dma_addr_t *d_bus)
  766. {
  767. struct descriptor *d = NULL;
  768. struct descriptor_buffer *desc = ctx->buffer_tail;
  769. if (z * sizeof(*d) > desc->buffer_size)
  770. return NULL;
  771. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  772. /* No room for the descriptor in this buffer, so advance to the
  773. * next one. */
  774. if (desc->list.next == &ctx->buffer_list) {
  775. /* If there is no free buffer next in the list,
  776. * allocate one. */
  777. if (context_add_buffer(ctx) < 0)
  778. return NULL;
  779. }
  780. desc = list_entry(desc->list.next,
  781. struct descriptor_buffer, list);
  782. ctx->buffer_tail = desc;
  783. }
  784. d = desc->buffer + desc->used / sizeof(*d);
  785. memset(d, 0, z * sizeof(*d));
  786. *d_bus = desc->buffer_bus + desc->used;
  787. return d;
  788. }
  789. static void context_run(struct context *ctx, u32 extra)
  790. {
  791. struct fw_ohci *ohci = ctx->ohci;
  792. reg_write(ohci, COMMAND_PTR(ctx->regs),
  793. le32_to_cpu(ctx->last->branch_address));
  794. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  795. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  796. flush_writes(ohci);
  797. }
  798. static void context_append(struct context *ctx,
  799. struct descriptor *d, int z, int extra)
  800. {
  801. dma_addr_t d_bus;
  802. struct descriptor_buffer *desc = ctx->buffer_tail;
  803. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  804. desc->used += (z + extra) * sizeof(*d);
  805. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  806. ctx->prev = find_branch_descriptor(d, z);
  807. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  808. flush_writes(ctx->ohci);
  809. }
  810. static void context_stop(struct context *ctx)
  811. {
  812. u32 reg;
  813. int i;
  814. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  815. flush_writes(ctx->ohci);
  816. for (i = 0; i < 10; i++) {
  817. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  818. if ((reg & CONTEXT_ACTIVE) == 0)
  819. return;
  820. mdelay(1);
  821. }
  822. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  823. }
  824. struct driver_data {
  825. struct fw_packet *packet;
  826. };
  827. /*
  828. * This function apppends a packet to the DMA queue for transmission.
  829. * Must always be called with the ochi->lock held to ensure proper
  830. * generation handling and locking around packet queue manipulation.
  831. */
  832. static int at_context_queue_packet(struct context *ctx,
  833. struct fw_packet *packet)
  834. {
  835. struct fw_ohci *ohci = ctx->ohci;
  836. dma_addr_t d_bus, uninitialized_var(payload_bus);
  837. struct driver_data *driver_data;
  838. struct descriptor *d, *last;
  839. __le32 *header;
  840. int z, tcode;
  841. u32 reg;
  842. d = context_get_descriptors(ctx, 4, &d_bus);
  843. if (d == NULL) {
  844. packet->ack = RCODE_SEND_ERROR;
  845. return -1;
  846. }
  847. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  848. d[0].res_count = cpu_to_le16(packet->timestamp);
  849. /*
  850. * The DMA format for asyncronous link packets is different
  851. * from the IEEE1394 layout, so shift the fields around
  852. * accordingly. If header_length is 8, it's a PHY packet, to
  853. * which we need to prepend an extra quadlet.
  854. */
  855. header = (__le32 *) &d[1];
  856. switch (packet->header_length) {
  857. case 16:
  858. case 12:
  859. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  860. (packet->speed << 16));
  861. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  862. (packet->header[0] & 0xffff0000));
  863. header[2] = cpu_to_le32(packet->header[2]);
  864. tcode = (packet->header[0] >> 4) & 0x0f;
  865. if (TCODE_IS_BLOCK_PACKET(tcode))
  866. header[3] = cpu_to_le32(packet->header[3]);
  867. else
  868. header[3] = (__force __le32) packet->header[3];
  869. d[0].req_count = cpu_to_le16(packet->header_length);
  870. break;
  871. case 8:
  872. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  873. (packet->speed << 16));
  874. header[1] = cpu_to_le32(packet->header[0]);
  875. header[2] = cpu_to_le32(packet->header[1]);
  876. d[0].req_count = cpu_to_le16(12);
  877. break;
  878. case 4:
  879. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  880. (packet->speed << 16));
  881. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  882. d[0].req_count = cpu_to_le16(8);
  883. break;
  884. default:
  885. /* BUG(); */
  886. packet->ack = RCODE_SEND_ERROR;
  887. return -1;
  888. }
  889. driver_data = (struct driver_data *) &d[3];
  890. driver_data->packet = packet;
  891. packet->driver_data = driver_data;
  892. if (packet->payload_length > 0) {
  893. payload_bus =
  894. dma_map_single(ohci->card.device, packet->payload,
  895. packet->payload_length, DMA_TO_DEVICE);
  896. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  897. packet->ack = RCODE_SEND_ERROR;
  898. return -1;
  899. }
  900. packet->payload_bus = payload_bus;
  901. packet->payload_mapped = true;
  902. d[2].req_count = cpu_to_le16(packet->payload_length);
  903. d[2].data_address = cpu_to_le32(payload_bus);
  904. last = &d[2];
  905. z = 3;
  906. } else {
  907. last = &d[0];
  908. z = 2;
  909. }
  910. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  911. DESCRIPTOR_IRQ_ALWAYS |
  912. DESCRIPTOR_BRANCH_ALWAYS);
  913. /*
  914. * If the controller and packet generations don't match, we need to
  915. * bail out and try again. If IntEvent.busReset is set, the AT context
  916. * is halted, so appending to the context and trying to run it is
  917. * futile. Most controllers do the right thing and just flush the AT
  918. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  919. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  920. * up stalling out. So we just bail out in software and try again
  921. * later, and everyone is happy.
  922. * FIXME: Document how the locking works.
  923. */
  924. if (ohci->generation != packet->generation ||
  925. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  926. if (packet->payload_mapped)
  927. dma_unmap_single(ohci->card.device, payload_bus,
  928. packet->payload_length, DMA_TO_DEVICE);
  929. packet->ack = RCODE_GENERATION;
  930. return -1;
  931. }
  932. context_append(ctx, d, z, 4 - z);
  933. /* If the context isn't already running, start it up. */
  934. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  935. if ((reg & CONTEXT_RUN) == 0)
  936. context_run(ctx, 0);
  937. return 0;
  938. }
  939. static int handle_at_packet(struct context *context,
  940. struct descriptor *d,
  941. struct descriptor *last)
  942. {
  943. struct driver_data *driver_data;
  944. struct fw_packet *packet;
  945. struct fw_ohci *ohci = context->ohci;
  946. int evt;
  947. if (last->transfer_status == 0)
  948. /* This descriptor isn't done yet, stop iteration. */
  949. return 0;
  950. driver_data = (struct driver_data *) &d[3];
  951. packet = driver_data->packet;
  952. if (packet == NULL)
  953. /* This packet was cancelled, just continue. */
  954. return 1;
  955. if (packet->payload_mapped)
  956. dma_unmap_single(ohci->card.device, packet->payload_bus,
  957. packet->payload_length, DMA_TO_DEVICE);
  958. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  959. packet->timestamp = le16_to_cpu(last->res_count);
  960. log_ar_at_event('T', packet->speed, packet->header, evt);
  961. switch (evt) {
  962. case OHCI1394_evt_timeout:
  963. /* Async response transmit timed out. */
  964. packet->ack = RCODE_CANCELLED;
  965. break;
  966. case OHCI1394_evt_flushed:
  967. /*
  968. * The packet was flushed should give same error as
  969. * when we try to use a stale generation count.
  970. */
  971. packet->ack = RCODE_GENERATION;
  972. break;
  973. case OHCI1394_evt_missing_ack:
  974. /*
  975. * Using a valid (current) generation count, but the
  976. * node is not on the bus or not sending acks.
  977. */
  978. packet->ack = RCODE_NO_ACK;
  979. break;
  980. case ACK_COMPLETE + 0x10:
  981. case ACK_PENDING + 0x10:
  982. case ACK_BUSY_X + 0x10:
  983. case ACK_BUSY_A + 0x10:
  984. case ACK_BUSY_B + 0x10:
  985. case ACK_DATA_ERROR + 0x10:
  986. case ACK_TYPE_ERROR + 0x10:
  987. packet->ack = evt - 0x10;
  988. break;
  989. default:
  990. packet->ack = RCODE_SEND_ERROR;
  991. break;
  992. }
  993. packet->callback(packet, &ohci->card, packet->ack);
  994. return 1;
  995. }
  996. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  997. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  998. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  999. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1000. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1001. static void handle_local_rom(struct fw_ohci *ohci,
  1002. struct fw_packet *packet, u32 csr)
  1003. {
  1004. struct fw_packet response;
  1005. int tcode, length, i;
  1006. tcode = HEADER_GET_TCODE(packet->header[0]);
  1007. if (TCODE_IS_BLOCK_PACKET(tcode))
  1008. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1009. else
  1010. length = 4;
  1011. i = csr - CSR_CONFIG_ROM;
  1012. if (i + length > CONFIG_ROM_SIZE) {
  1013. fw_fill_response(&response, packet->header,
  1014. RCODE_ADDRESS_ERROR, NULL, 0);
  1015. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1016. fw_fill_response(&response, packet->header,
  1017. RCODE_TYPE_ERROR, NULL, 0);
  1018. } else {
  1019. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1020. (void *) ohci->config_rom + i, length);
  1021. }
  1022. fw_core_handle_response(&ohci->card, &response);
  1023. }
  1024. static void handle_local_lock(struct fw_ohci *ohci,
  1025. struct fw_packet *packet, u32 csr)
  1026. {
  1027. struct fw_packet response;
  1028. int tcode, length, ext_tcode, sel;
  1029. __be32 *payload, lock_old;
  1030. u32 lock_arg, lock_data;
  1031. tcode = HEADER_GET_TCODE(packet->header[0]);
  1032. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1033. payload = packet->payload;
  1034. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1035. if (tcode == TCODE_LOCK_REQUEST &&
  1036. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1037. lock_arg = be32_to_cpu(payload[0]);
  1038. lock_data = be32_to_cpu(payload[1]);
  1039. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1040. lock_arg = 0;
  1041. lock_data = 0;
  1042. } else {
  1043. fw_fill_response(&response, packet->header,
  1044. RCODE_TYPE_ERROR, NULL, 0);
  1045. goto out;
  1046. }
  1047. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1048. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1049. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1050. reg_write(ohci, OHCI1394_CSRControl, sel);
  1051. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1052. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1053. else
  1054. fw_notify("swap not done yet\n");
  1055. fw_fill_response(&response, packet->header,
  1056. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1057. out:
  1058. fw_core_handle_response(&ohci->card, &response);
  1059. }
  1060. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1061. {
  1062. u64 offset;
  1063. u32 csr;
  1064. if (ctx == &ctx->ohci->at_request_ctx) {
  1065. packet->ack = ACK_PENDING;
  1066. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1067. }
  1068. offset =
  1069. ((unsigned long long)
  1070. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1071. packet->header[2];
  1072. csr = offset - CSR_REGISTER_BASE;
  1073. /* Handle config rom reads. */
  1074. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1075. handle_local_rom(ctx->ohci, packet, csr);
  1076. else switch (csr) {
  1077. case CSR_BUS_MANAGER_ID:
  1078. case CSR_BANDWIDTH_AVAILABLE:
  1079. case CSR_CHANNELS_AVAILABLE_HI:
  1080. case CSR_CHANNELS_AVAILABLE_LO:
  1081. handle_local_lock(ctx->ohci, packet, csr);
  1082. break;
  1083. default:
  1084. if (ctx == &ctx->ohci->at_request_ctx)
  1085. fw_core_handle_request(&ctx->ohci->card, packet);
  1086. else
  1087. fw_core_handle_response(&ctx->ohci->card, packet);
  1088. break;
  1089. }
  1090. if (ctx == &ctx->ohci->at_response_ctx) {
  1091. packet->ack = ACK_COMPLETE;
  1092. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1093. }
  1094. }
  1095. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1096. {
  1097. unsigned long flags;
  1098. int ret;
  1099. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1100. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1101. ctx->ohci->generation == packet->generation) {
  1102. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1103. handle_local_request(ctx, packet);
  1104. return;
  1105. }
  1106. ret = at_context_queue_packet(ctx, packet);
  1107. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1108. if (ret < 0)
  1109. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1110. }
  1111. static u32 cycle_timer_ticks(u32 cycle_timer)
  1112. {
  1113. u32 ticks;
  1114. ticks = cycle_timer & 0xfff;
  1115. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1116. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1117. return ticks;
  1118. }
  1119. /*
  1120. * Some controllers exhibit one or more of the following bugs when updating the
  1121. * iso cycle timer register:
  1122. * - When the lowest six bits are wrapping around to zero, a read that happens
  1123. * at the same time will return garbage in the lowest ten bits.
  1124. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1125. * not incremented for about 60 ns.
  1126. * - Occasionally, the entire register reads zero.
  1127. *
  1128. * To catch these, we read the register three times and ensure that the
  1129. * difference between each two consecutive reads is approximately the same, i.e.
  1130. * less than twice the other. Furthermore, any negative difference indicates an
  1131. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1132. * execute, so we have enough precision to compute the ratio of the differences.)
  1133. */
  1134. static u32 get_cycle_time(struct fw_ohci *ohci)
  1135. {
  1136. u32 c0, c1, c2;
  1137. u32 t0, t1, t2;
  1138. s32 diff01, diff12;
  1139. int i;
  1140. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1141. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1142. i = 0;
  1143. c1 = c2;
  1144. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1145. do {
  1146. c0 = c1;
  1147. c1 = c2;
  1148. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1149. t0 = cycle_timer_ticks(c0);
  1150. t1 = cycle_timer_ticks(c1);
  1151. t2 = cycle_timer_ticks(c2);
  1152. diff01 = t1 - t0;
  1153. diff12 = t2 - t1;
  1154. } while ((diff01 <= 0 || diff12 <= 0 ||
  1155. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1156. && i++ < 20);
  1157. }
  1158. return c2;
  1159. }
  1160. /*
  1161. * This function has to be called at least every 64 seconds. The bus_time
  1162. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1163. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1164. * changes in this bit.
  1165. */
  1166. static u32 update_bus_time(struct fw_ohci *ohci)
  1167. {
  1168. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1169. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1170. ohci->bus_time += 0x40;
  1171. return ohci->bus_time | cycle_time_seconds;
  1172. }
  1173. static void bus_reset_tasklet(unsigned long data)
  1174. {
  1175. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1176. int self_id_count, i, j, reg;
  1177. int generation, new_generation;
  1178. unsigned long flags;
  1179. void *free_rom = NULL;
  1180. dma_addr_t free_rom_bus = 0;
  1181. reg = reg_read(ohci, OHCI1394_NodeID);
  1182. if (!(reg & OHCI1394_NodeID_idValid)) {
  1183. fw_notify("node ID not valid, new bus reset in progress\n");
  1184. return;
  1185. }
  1186. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1187. fw_notify("malconfigured bus\n");
  1188. return;
  1189. }
  1190. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1191. OHCI1394_NodeID_nodeNumber);
  1192. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1193. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1194. fw_notify("inconsistent self IDs\n");
  1195. return;
  1196. }
  1197. /*
  1198. * The count in the SelfIDCount register is the number of
  1199. * bytes in the self ID receive buffer. Since we also receive
  1200. * the inverted quadlets and a header quadlet, we shift one
  1201. * bit extra to get the actual number of self IDs.
  1202. */
  1203. self_id_count = (reg >> 3) & 0xff;
  1204. if (self_id_count == 0 || self_id_count > 252) {
  1205. fw_notify("inconsistent self IDs\n");
  1206. return;
  1207. }
  1208. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1209. rmb();
  1210. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1211. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1212. fw_notify("inconsistent self IDs\n");
  1213. return;
  1214. }
  1215. ohci->self_id_buffer[j] =
  1216. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1217. }
  1218. rmb();
  1219. /*
  1220. * Check the consistency of the self IDs we just read. The
  1221. * problem we face is that a new bus reset can start while we
  1222. * read out the self IDs from the DMA buffer. If this happens,
  1223. * the DMA buffer will be overwritten with new self IDs and we
  1224. * will read out inconsistent data. The OHCI specification
  1225. * (section 11.2) recommends a technique similar to
  1226. * linux/seqlock.h, where we remember the generation of the
  1227. * self IDs in the buffer before reading them out and compare
  1228. * it to the current generation after reading them out. If
  1229. * the two generations match we know we have a consistent set
  1230. * of self IDs.
  1231. */
  1232. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1233. if (new_generation != generation) {
  1234. fw_notify("recursive bus reset detected, "
  1235. "discarding self ids\n");
  1236. return;
  1237. }
  1238. /* FIXME: Document how the locking works. */
  1239. spin_lock_irqsave(&ohci->lock, flags);
  1240. ohci->generation = generation;
  1241. context_stop(&ohci->at_request_ctx);
  1242. context_stop(&ohci->at_response_ctx);
  1243. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1244. if (ohci->quirks & QUIRK_RESET_PACKET)
  1245. ohci->request_generation = generation;
  1246. /*
  1247. * This next bit is unrelated to the AT context stuff but we
  1248. * have to do it under the spinlock also. If a new config rom
  1249. * was set up before this reset, the old one is now no longer
  1250. * in use and we can free it. Update the config rom pointers
  1251. * to point to the current config rom and clear the
  1252. * next_config_rom pointer so a new udpate can take place.
  1253. */
  1254. if (ohci->next_config_rom != NULL) {
  1255. if (ohci->next_config_rom != ohci->config_rom) {
  1256. free_rom = ohci->config_rom;
  1257. free_rom_bus = ohci->config_rom_bus;
  1258. }
  1259. ohci->config_rom = ohci->next_config_rom;
  1260. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1261. ohci->next_config_rom = NULL;
  1262. /*
  1263. * Restore config_rom image and manually update
  1264. * config_rom registers. Writing the header quadlet
  1265. * will indicate that the config rom is ready, so we
  1266. * do that last.
  1267. */
  1268. reg_write(ohci, OHCI1394_BusOptions,
  1269. be32_to_cpu(ohci->config_rom[2]));
  1270. ohci->config_rom[0] = ohci->next_header;
  1271. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1272. be32_to_cpu(ohci->next_header));
  1273. }
  1274. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1275. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1276. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1277. #endif
  1278. spin_unlock_irqrestore(&ohci->lock, flags);
  1279. if (free_rom)
  1280. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1281. free_rom, free_rom_bus);
  1282. log_selfids(ohci->node_id, generation,
  1283. self_id_count, ohci->self_id_buffer);
  1284. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1285. self_id_count, ohci->self_id_buffer);
  1286. }
  1287. static irqreturn_t irq_handler(int irq, void *data)
  1288. {
  1289. struct fw_ohci *ohci = data;
  1290. u32 event, iso_event;
  1291. int i;
  1292. event = reg_read(ohci, OHCI1394_IntEventClear);
  1293. if (!event || !~event)
  1294. return IRQ_NONE;
  1295. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1296. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1297. log_irqs(event);
  1298. if (event & OHCI1394_selfIDComplete)
  1299. tasklet_schedule(&ohci->bus_reset_tasklet);
  1300. if (event & OHCI1394_RQPkt)
  1301. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1302. if (event & OHCI1394_RSPkt)
  1303. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1304. if (event & OHCI1394_reqTxComplete)
  1305. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1306. if (event & OHCI1394_respTxComplete)
  1307. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1308. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1309. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1310. while (iso_event) {
  1311. i = ffs(iso_event) - 1;
  1312. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1313. iso_event &= ~(1 << i);
  1314. }
  1315. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1316. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1317. while (iso_event) {
  1318. i = ffs(iso_event) - 1;
  1319. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1320. iso_event &= ~(1 << i);
  1321. }
  1322. if (unlikely(event & OHCI1394_regAccessFail))
  1323. fw_error("Register access failure - "
  1324. "please notify linux1394-devel@lists.sf.net\n");
  1325. if (unlikely(event & OHCI1394_postedWriteErr))
  1326. fw_error("PCI posted write error\n");
  1327. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1328. if (printk_ratelimit())
  1329. fw_notify("isochronous cycle too long\n");
  1330. reg_write(ohci, OHCI1394_LinkControlSet,
  1331. OHCI1394_LinkControl_cycleMaster);
  1332. }
  1333. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1334. /*
  1335. * We need to clear this event bit in order to make
  1336. * cycleMatch isochronous I/O work. In theory we should
  1337. * stop active cycleMatch iso contexts now and restart
  1338. * them at least two cycles later. (FIXME?)
  1339. */
  1340. if (printk_ratelimit())
  1341. fw_notify("isochronous cycle inconsistent\n");
  1342. }
  1343. if (event & OHCI1394_cycle64Seconds) {
  1344. spin_lock(&ohci->lock);
  1345. update_bus_time(ohci);
  1346. spin_unlock(&ohci->lock);
  1347. }
  1348. return IRQ_HANDLED;
  1349. }
  1350. static int software_reset(struct fw_ohci *ohci)
  1351. {
  1352. int i;
  1353. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1354. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1355. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1356. OHCI1394_HCControl_softReset) == 0)
  1357. return 0;
  1358. msleep(1);
  1359. }
  1360. return -EBUSY;
  1361. }
  1362. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1363. {
  1364. size_t size = length * 4;
  1365. memcpy(dest, src, size);
  1366. if (size < CONFIG_ROM_SIZE)
  1367. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1368. }
  1369. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1370. {
  1371. bool enable_1394a;
  1372. int ret, clear, set, offset;
  1373. /* Check if the driver should configure link and PHY. */
  1374. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1375. OHCI1394_HCControl_programPhyEnable))
  1376. return 0;
  1377. /* Paranoia: check whether the PHY supports 1394a, too. */
  1378. enable_1394a = false;
  1379. ret = read_phy_reg(ohci, 2);
  1380. if (ret < 0)
  1381. return ret;
  1382. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1383. ret = read_paged_phy_reg(ohci, 1, 8);
  1384. if (ret < 0)
  1385. return ret;
  1386. if (ret >= 1)
  1387. enable_1394a = true;
  1388. }
  1389. if (ohci->quirks & QUIRK_NO_1394A)
  1390. enable_1394a = false;
  1391. /* Configure PHY and link consistently. */
  1392. if (enable_1394a) {
  1393. clear = 0;
  1394. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1395. } else {
  1396. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1397. set = 0;
  1398. }
  1399. ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
  1400. if (ret < 0)
  1401. return ret;
  1402. if (enable_1394a)
  1403. offset = OHCI1394_HCControlSet;
  1404. else
  1405. offset = OHCI1394_HCControlClear;
  1406. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1407. /* Clean up: configuration has been taken care of. */
  1408. reg_write(ohci, OHCI1394_HCControlClear,
  1409. OHCI1394_HCControl_programPhyEnable);
  1410. return 0;
  1411. }
  1412. static int ohci_enable(struct fw_card *card,
  1413. const __be32 *config_rom, size_t length)
  1414. {
  1415. struct fw_ohci *ohci = fw_ohci(card);
  1416. struct pci_dev *dev = to_pci_dev(card->device);
  1417. u32 lps, seconds, irqs;
  1418. int i, ret;
  1419. if (software_reset(ohci)) {
  1420. fw_error("Failed to reset ohci card.\n");
  1421. return -EBUSY;
  1422. }
  1423. /*
  1424. * Now enable LPS, which we need in order to start accessing
  1425. * most of the registers. In fact, on some cards (ALI M5251),
  1426. * accessing registers in the SClk domain without LPS enabled
  1427. * will lock up the machine. Wait 50msec to make sure we have
  1428. * full link enabled. However, with some cards (well, at least
  1429. * a JMicron PCIe card), we have to try again sometimes.
  1430. */
  1431. reg_write(ohci, OHCI1394_HCControlSet,
  1432. OHCI1394_HCControl_LPS |
  1433. OHCI1394_HCControl_postedWriteEnable);
  1434. flush_writes(ohci);
  1435. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1436. msleep(50);
  1437. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1438. OHCI1394_HCControl_LPS;
  1439. }
  1440. if (!lps) {
  1441. fw_error("Failed to set Link Power Status\n");
  1442. return -EIO;
  1443. }
  1444. reg_write(ohci, OHCI1394_HCControlClear,
  1445. OHCI1394_HCControl_noByteSwapData);
  1446. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1447. reg_write(ohci, OHCI1394_LinkControlClear,
  1448. OHCI1394_LinkControl_rcvPhyPkt);
  1449. reg_write(ohci, OHCI1394_LinkControlSet,
  1450. OHCI1394_LinkControl_rcvSelfID |
  1451. OHCI1394_LinkControl_cycleTimerEnable |
  1452. OHCI1394_LinkControl_cycleMaster);
  1453. reg_write(ohci, OHCI1394_ATRetries,
  1454. OHCI1394_MAX_AT_REQ_RETRIES |
  1455. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1456. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1457. (200 << 16));
  1458. seconds = lower_32_bits(get_seconds());
  1459. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1460. ohci->bus_time = seconds & ~0x3f;
  1461. ar_context_run(&ohci->ar_request_ctx);
  1462. ar_context_run(&ohci->ar_response_ctx);
  1463. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1464. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1465. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1466. ret = configure_1394a_enhancements(ohci);
  1467. if (ret < 0)
  1468. return ret;
  1469. /* Activate link_on bit and contender bit in our self ID packets.*/
  1470. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1471. if (ret < 0)
  1472. return ret;
  1473. /*
  1474. * When the link is not yet enabled, the atomic config rom
  1475. * update mechanism described below in ohci_set_config_rom()
  1476. * is not active. We have to update ConfigRomHeader and
  1477. * BusOptions manually, and the write to ConfigROMmap takes
  1478. * effect immediately. We tie this to the enabling of the
  1479. * link, so we have a valid config rom before enabling - the
  1480. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1481. * values before enabling.
  1482. *
  1483. * However, when the ConfigROMmap is written, some controllers
  1484. * always read back quadlets 0 and 2 from the config rom to
  1485. * the ConfigRomHeader and BusOptions registers on bus reset.
  1486. * They shouldn't do that in this initial case where the link
  1487. * isn't enabled. This means we have to use the same
  1488. * workaround here, setting the bus header to 0 and then write
  1489. * the right values in the bus reset tasklet.
  1490. */
  1491. if (config_rom) {
  1492. ohci->next_config_rom =
  1493. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1494. &ohci->next_config_rom_bus,
  1495. GFP_KERNEL);
  1496. if (ohci->next_config_rom == NULL)
  1497. return -ENOMEM;
  1498. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1499. } else {
  1500. /*
  1501. * In the suspend case, config_rom is NULL, which
  1502. * means that we just reuse the old config rom.
  1503. */
  1504. ohci->next_config_rom = ohci->config_rom;
  1505. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1506. }
  1507. ohci->next_header = ohci->next_config_rom[0];
  1508. ohci->next_config_rom[0] = 0;
  1509. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1510. reg_write(ohci, OHCI1394_BusOptions,
  1511. be32_to_cpu(ohci->next_config_rom[2]));
  1512. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1513. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1514. if (!(ohci->quirks & QUIRK_NO_MSI))
  1515. pci_enable_msi(dev);
  1516. if (request_irq(dev->irq, irq_handler,
  1517. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1518. ohci_driver_name, ohci)) {
  1519. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1520. pci_disable_msi(dev);
  1521. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1522. ohci->config_rom, ohci->config_rom_bus);
  1523. return -EIO;
  1524. }
  1525. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1526. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1527. OHCI1394_isochTx | OHCI1394_isochRx |
  1528. OHCI1394_postedWriteErr |
  1529. OHCI1394_selfIDComplete |
  1530. OHCI1394_regAccessFail |
  1531. OHCI1394_cycle64Seconds |
  1532. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1533. OHCI1394_masterIntEnable;
  1534. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1535. irqs |= OHCI1394_busReset;
  1536. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1537. reg_write(ohci, OHCI1394_HCControlSet,
  1538. OHCI1394_HCControl_linkEnable |
  1539. OHCI1394_HCControl_BIBimageValid);
  1540. flush_writes(ohci);
  1541. /*
  1542. * We are ready to go, initiate bus reset to finish the
  1543. * initialization.
  1544. */
  1545. fw_core_initiate_bus_reset(&ohci->card, 1);
  1546. return 0;
  1547. }
  1548. static int ohci_set_config_rom(struct fw_card *card,
  1549. const __be32 *config_rom, size_t length)
  1550. {
  1551. struct fw_ohci *ohci;
  1552. unsigned long flags;
  1553. int ret = -EBUSY;
  1554. __be32 *next_config_rom;
  1555. dma_addr_t uninitialized_var(next_config_rom_bus);
  1556. ohci = fw_ohci(card);
  1557. /*
  1558. * When the OHCI controller is enabled, the config rom update
  1559. * mechanism is a bit tricky, but easy enough to use. See
  1560. * section 5.5.6 in the OHCI specification.
  1561. *
  1562. * The OHCI controller caches the new config rom address in a
  1563. * shadow register (ConfigROMmapNext) and needs a bus reset
  1564. * for the changes to take place. When the bus reset is
  1565. * detected, the controller loads the new values for the
  1566. * ConfigRomHeader and BusOptions registers from the specified
  1567. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1568. * shadow register. All automatically and atomically.
  1569. *
  1570. * Now, there's a twist to this story. The automatic load of
  1571. * ConfigRomHeader and BusOptions doesn't honor the
  1572. * noByteSwapData bit, so with a be32 config rom, the
  1573. * controller will load be32 values in to these registers
  1574. * during the atomic update, even on litte endian
  1575. * architectures. The workaround we use is to put a 0 in the
  1576. * header quadlet; 0 is endian agnostic and means that the
  1577. * config rom isn't ready yet. In the bus reset tasklet we
  1578. * then set up the real values for the two registers.
  1579. *
  1580. * We use ohci->lock to avoid racing with the code that sets
  1581. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1582. */
  1583. next_config_rom =
  1584. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1585. &next_config_rom_bus, GFP_KERNEL);
  1586. if (next_config_rom == NULL)
  1587. return -ENOMEM;
  1588. spin_lock_irqsave(&ohci->lock, flags);
  1589. if (ohci->next_config_rom == NULL) {
  1590. ohci->next_config_rom = next_config_rom;
  1591. ohci->next_config_rom_bus = next_config_rom_bus;
  1592. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1593. ohci->next_header = config_rom[0];
  1594. ohci->next_config_rom[0] = 0;
  1595. reg_write(ohci, OHCI1394_ConfigROMmap,
  1596. ohci->next_config_rom_bus);
  1597. ret = 0;
  1598. }
  1599. spin_unlock_irqrestore(&ohci->lock, flags);
  1600. /*
  1601. * Now initiate a bus reset to have the changes take
  1602. * effect. We clean up the old config rom memory and DMA
  1603. * mappings in the bus reset tasklet, since the OHCI
  1604. * controller could need to access it before the bus reset
  1605. * takes effect.
  1606. */
  1607. if (ret == 0)
  1608. fw_core_initiate_bus_reset(&ohci->card, 1);
  1609. else
  1610. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1611. next_config_rom, next_config_rom_bus);
  1612. return ret;
  1613. }
  1614. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1615. {
  1616. struct fw_ohci *ohci = fw_ohci(card);
  1617. at_context_transmit(&ohci->at_request_ctx, packet);
  1618. }
  1619. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1620. {
  1621. struct fw_ohci *ohci = fw_ohci(card);
  1622. at_context_transmit(&ohci->at_response_ctx, packet);
  1623. }
  1624. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1625. {
  1626. struct fw_ohci *ohci = fw_ohci(card);
  1627. struct context *ctx = &ohci->at_request_ctx;
  1628. struct driver_data *driver_data = packet->driver_data;
  1629. int ret = -ENOENT;
  1630. tasklet_disable(&ctx->tasklet);
  1631. if (packet->ack != 0)
  1632. goto out;
  1633. if (packet->payload_mapped)
  1634. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1635. packet->payload_length, DMA_TO_DEVICE);
  1636. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1637. driver_data->packet = NULL;
  1638. packet->ack = RCODE_CANCELLED;
  1639. packet->callback(packet, &ohci->card, packet->ack);
  1640. ret = 0;
  1641. out:
  1642. tasklet_enable(&ctx->tasklet);
  1643. return ret;
  1644. }
  1645. static int ohci_enable_phys_dma(struct fw_card *card,
  1646. int node_id, int generation)
  1647. {
  1648. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1649. return 0;
  1650. #else
  1651. struct fw_ohci *ohci = fw_ohci(card);
  1652. unsigned long flags;
  1653. int n, ret = 0;
  1654. /*
  1655. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1656. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1657. */
  1658. spin_lock_irqsave(&ohci->lock, flags);
  1659. if (ohci->generation != generation) {
  1660. ret = -ESTALE;
  1661. goto out;
  1662. }
  1663. /*
  1664. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1665. * enabled for _all_ nodes on remote buses.
  1666. */
  1667. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1668. if (n < 32)
  1669. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1670. else
  1671. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1672. flush_writes(ohci);
  1673. out:
  1674. spin_unlock_irqrestore(&ohci->lock, flags);
  1675. return ret;
  1676. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1677. }
  1678. static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
  1679. {
  1680. struct fw_ohci *ohci = fw_ohci(card);
  1681. unsigned long flags;
  1682. u32 value;
  1683. switch (csr_offset) {
  1684. case CSR_NODE_IDS:
  1685. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1686. case CSR_CYCLE_TIME:
  1687. return get_cycle_time(ohci);
  1688. case CSR_BUS_TIME:
  1689. /*
  1690. * We might be called just after the cycle timer has wrapped
  1691. * around but just before the cycle64Seconds handler, so we
  1692. * better check here, too, if the bus time needs to be updated.
  1693. */
  1694. spin_lock_irqsave(&ohci->lock, flags);
  1695. value = update_bus_time(ohci);
  1696. spin_unlock_irqrestore(&ohci->lock, flags);
  1697. return value;
  1698. case CSR_BUSY_TIMEOUT:
  1699. value = reg_read(ohci, OHCI1394_ATRetries);
  1700. return (value >> 4) & 0x0ffff00f;
  1701. default:
  1702. WARN_ON(1);
  1703. return 0;
  1704. }
  1705. }
  1706. static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
  1707. {
  1708. struct fw_ohci *ohci = fw_ohci(card);
  1709. unsigned long flags;
  1710. switch (csr_offset) {
  1711. case CSR_NODE_IDS:
  1712. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1713. flush_writes(ohci);
  1714. break;
  1715. case CSR_CYCLE_TIME:
  1716. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1717. reg_write(ohci, OHCI1394_IntEventSet,
  1718. OHCI1394_cycleInconsistent);
  1719. flush_writes(ohci);
  1720. break;
  1721. case CSR_BUS_TIME:
  1722. spin_lock_irqsave(&ohci->lock, flags);
  1723. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1724. spin_unlock_irqrestore(&ohci->lock, flags);
  1725. break;
  1726. case CSR_BUSY_TIMEOUT:
  1727. value = (value & 0xf) | ((value & 0xf) << 4) |
  1728. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1729. reg_write(ohci, OHCI1394_ATRetries, value);
  1730. flush_writes(ohci);
  1731. break;
  1732. default:
  1733. WARN_ON(1);
  1734. break;
  1735. }
  1736. }
  1737. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1738. {
  1739. int i = ctx->header_length;
  1740. if (i + ctx->base.header_size > PAGE_SIZE)
  1741. return;
  1742. /*
  1743. * The iso header is byteswapped to little endian by
  1744. * the controller, but the remaining header quadlets
  1745. * are big endian. We want to present all the headers
  1746. * as big endian, so we have to swap the first quadlet.
  1747. */
  1748. if (ctx->base.header_size > 0)
  1749. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1750. if (ctx->base.header_size > 4)
  1751. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1752. if (ctx->base.header_size > 8)
  1753. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1754. ctx->header_length += ctx->base.header_size;
  1755. }
  1756. static int handle_ir_packet_per_buffer(struct context *context,
  1757. struct descriptor *d,
  1758. struct descriptor *last)
  1759. {
  1760. struct iso_context *ctx =
  1761. container_of(context, struct iso_context, context);
  1762. struct descriptor *pd;
  1763. __le32 *ir_header;
  1764. void *p;
  1765. for (pd = d; pd <= last; pd++) {
  1766. if (pd->transfer_status)
  1767. break;
  1768. }
  1769. if (pd > last)
  1770. /* Descriptor(s) not done yet, stop iteration */
  1771. return 0;
  1772. p = last + 1;
  1773. copy_iso_headers(ctx, p);
  1774. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1775. ir_header = (__le32 *) p;
  1776. ctx->base.callback(&ctx->base,
  1777. le32_to_cpu(ir_header[0]) & 0xffff,
  1778. ctx->header_length, ctx->header,
  1779. ctx->base.callback_data);
  1780. ctx->header_length = 0;
  1781. }
  1782. return 1;
  1783. }
  1784. static int handle_it_packet(struct context *context,
  1785. struct descriptor *d,
  1786. struct descriptor *last)
  1787. {
  1788. struct iso_context *ctx =
  1789. container_of(context, struct iso_context, context);
  1790. int i;
  1791. struct descriptor *pd;
  1792. for (pd = d; pd <= last; pd++)
  1793. if (pd->transfer_status)
  1794. break;
  1795. if (pd > last)
  1796. /* Descriptor(s) not done yet, stop iteration */
  1797. return 0;
  1798. i = ctx->header_length;
  1799. if (i + 4 < PAGE_SIZE) {
  1800. /* Present this value as big-endian to match the receive code */
  1801. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1802. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1803. le16_to_cpu(pd->res_count));
  1804. ctx->header_length += 4;
  1805. }
  1806. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1807. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1808. ctx->header_length, ctx->header,
  1809. ctx->base.callback_data);
  1810. ctx->header_length = 0;
  1811. }
  1812. return 1;
  1813. }
  1814. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1815. int type, int channel, size_t header_size)
  1816. {
  1817. struct fw_ohci *ohci = fw_ohci(card);
  1818. struct iso_context *ctx, *list;
  1819. descriptor_callback_t callback;
  1820. u64 *channels, dont_care = ~0ULL;
  1821. u32 *mask, regs;
  1822. unsigned long flags;
  1823. int index, ret = -ENOMEM;
  1824. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1825. channels = &dont_care;
  1826. mask = &ohci->it_context_mask;
  1827. list = ohci->it_context_list;
  1828. callback = handle_it_packet;
  1829. } else {
  1830. channels = &ohci->ir_context_channels;
  1831. mask = &ohci->ir_context_mask;
  1832. list = ohci->ir_context_list;
  1833. callback = handle_ir_packet_per_buffer;
  1834. }
  1835. spin_lock_irqsave(&ohci->lock, flags);
  1836. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1837. if (index >= 0) {
  1838. *channels &= ~(1ULL << channel);
  1839. *mask &= ~(1 << index);
  1840. }
  1841. spin_unlock_irqrestore(&ohci->lock, flags);
  1842. if (index < 0)
  1843. return ERR_PTR(-EBUSY);
  1844. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1845. regs = OHCI1394_IsoXmitContextBase(index);
  1846. else
  1847. regs = OHCI1394_IsoRcvContextBase(index);
  1848. ctx = &list[index];
  1849. memset(ctx, 0, sizeof(*ctx));
  1850. ctx->header_length = 0;
  1851. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1852. if (ctx->header == NULL)
  1853. goto out;
  1854. ret = context_init(&ctx->context, ohci, regs, callback);
  1855. if (ret < 0)
  1856. goto out_with_header;
  1857. return &ctx->base;
  1858. out_with_header:
  1859. free_page((unsigned long)ctx->header);
  1860. out:
  1861. spin_lock_irqsave(&ohci->lock, flags);
  1862. *mask |= 1 << index;
  1863. spin_unlock_irqrestore(&ohci->lock, flags);
  1864. return ERR_PTR(ret);
  1865. }
  1866. static int ohci_start_iso(struct fw_iso_context *base,
  1867. s32 cycle, u32 sync, u32 tags)
  1868. {
  1869. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1870. struct fw_ohci *ohci = ctx->context.ohci;
  1871. u32 control, match;
  1872. int index;
  1873. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1874. index = ctx - ohci->it_context_list;
  1875. match = 0;
  1876. if (cycle >= 0)
  1877. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1878. (cycle & 0x7fff) << 16;
  1879. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1880. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1881. context_run(&ctx->context, match);
  1882. } else {
  1883. index = ctx - ohci->ir_context_list;
  1884. control = IR_CONTEXT_ISOCH_HEADER;
  1885. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1886. if (cycle >= 0) {
  1887. match |= (cycle & 0x07fff) << 12;
  1888. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1889. }
  1890. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1891. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1892. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1893. context_run(&ctx->context, control);
  1894. }
  1895. return 0;
  1896. }
  1897. static int ohci_stop_iso(struct fw_iso_context *base)
  1898. {
  1899. struct fw_ohci *ohci = fw_ohci(base->card);
  1900. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1901. int index;
  1902. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1903. index = ctx - ohci->it_context_list;
  1904. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1905. } else {
  1906. index = ctx - ohci->ir_context_list;
  1907. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1908. }
  1909. flush_writes(ohci);
  1910. context_stop(&ctx->context);
  1911. return 0;
  1912. }
  1913. static void ohci_free_iso_context(struct fw_iso_context *base)
  1914. {
  1915. struct fw_ohci *ohci = fw_ohci(base->card);
  1916. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1917. unsigned long flags;
  1918. int index;
  1919. ohci_stop_iso(base);
  1920. context_release(&ctx->context);
  1921. free_page((unsigned long)ctx->header);
  1922. spin_lock_irqsave(&ohci->lock, flags);
  1923. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1924. index = ctx - ohci->it_context_list;
  1925. ohci->it_context_mask |= 1 << index;
  1926. } else {
  1927. index = ctx - ohci->ir_context_list;
  1928. ohci->ir_context_mask |= 1 << index;
  1929. ohci->ir_context_channels |= 1ULL << base->channel;
  1930. }
  1931. spin_unlock_irqrestore(&ohci->lock, flags);
  1932. }
  1933. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1934. struct fw_iso_packet *packet,
  1935. struct fw_iso_buffer *buffer,
  1936. unsigned long payload)
  1937. {
  1938. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1939. struct descriptor *d, *last, *pd;
  1940. struct fw_iso_packet *p;
  1941. __le32 *header;
  1942. dma_addr_t d_bus, page_bus;
  1943. u32 z, header_z, payload_z, irq;
  1944. u32 payload_index, payload_end_index, next_page_index;
  1945. int page, end_page, i, length, offset;
  1946. p = packet;
  1947. payload_index = payload;
  1948. if (p->skip)
  1949. z = 1;
  1950. else
  1951. z = 2;
  1952. if (p->header_length > 0)
  1953. z++;
  1954. /* Determine the first page the payload isn't contained in. */
  1955. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1956. if (p->payload_length > 0)
  1957. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1958. else
  1959. payload_z = 0;
  1960. z += payload_z;
  1961. /* Get header size in number of descriptors. */
  1962. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1963. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1964. if (d == NULL)
  1965. return -ENOMEM;
  1966. if (!p->skip) {
  1967. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1968. d[0].req_count = cpu_to_le16(8);
  1969. /*
  1970. * Link the skip address to this descriptor itself. This causes
  1971. * a context to skip a cycle whenever lost cycles or FIFO
  1972. * overruns occur, without dropping the data. The application
  1973. * should then decide whether this is an error condition or not.
  1974. * FIXME: Make the context's cycle-lost behaviour configurable?
  1975. */
  1976. d[0].branch_address = cpu_to_le32(d_bus | z);
  1977. header = (__le32 *) &d[1];
  1978. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1979. IT_HEADER_TAG(p->tag) |
  1980. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1981. IT_HEADER_CHANNEL(ctx->base.channel) |
  1982. IT_HEADER_SPEED(ctx->base.speed));
  1983. header[1] =
  1984. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1985. p->payload_length));
  1986. }
  1987. if (p->header_length > 0) {
  1988. d[2].req_count = cpu_to_le16(p->header_length);
  1989. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1990. memcpy(&d[z], p->header, p->header_length);
  1991. }
  1992. pd = d + z - payload_z;
  1993. payload_end_index = payload_index + p->payload_length;
  1994. for (i = 0; i < payload_z; i++) {
  1995. page = payload_index >> PAGE_SHIFT;
  1996. offset = payload_index & ~PAGE_MASK;
  1997. next_page_index = (page + 1) << PAGE_SHIFT;
  1998. length =
  1999. min(next_page_index, payload_end_index) - payload_index;
  2000. pd[i].req_count = cpu_to_le16(length);
  2001. page_bus = page_private(buffer->pages[page]);
  2002. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2003. payload_index += length;
  2004. }
  2005. if (p->interrupt)
  2006. irq = DESCRIPTOR_IRQ_ALWAYS;
  2007. else
  2008. irq = DESCRIPTOR_NO_IRQ;
  2009. last = z == 2 ? d : d + z - 1;
  2010. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2011. DESCRIPTOR_STATUS |
  2012. DESCRIPTOR_BRANCH_ALWAYS |
  2013. irq);
  2014. context_append(&ctx->context, d, z, header_z);
  2015. return 0;
  2016. }
  2017. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  2018. struct fw_iso_packet *packet,
  2019. struct fw_iso_buffer *buffer,
  2020. unsigned long payload)
  2021. {
  2022. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2023. struct descriptor *d, *pd;
  2024. struct fw_iso_packet *p = packet;
  2025. dma_addr_t d_bus, page_bus;
  2026. u32 z, header_z, rest;
  2027. int i, j, length;
  2028. int page, offset, packet_count, header_size, payload_per_buffer;
  2029. /*
  2030. * The OHCI controller puts the isochronous header and trailer in the
  2031. * buffer, so we need at least 8 bytes.
  2032. */
  2033. packet_count = p->header_length / ctx->base.header_size;
  2034. header_size = max(ctx->base.header_size, (size_t)8);
  2035. /* Get header size in number of descriptors. */
  2036. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2037. page = payload >> PAGE_SHIFT;
  2038. offset = payload & ~PAGE_MASK;
  2039. payload_per_buffer = p->payload_length / packet_count;
  2040. for (i = 0; i < packet_count; i++) {
  2041. /* d points to the header descriptor */
  2042. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2043. d = context_get_descriptors(&ctx->context,
  2044. z + header_z, &d_bus);
  2045. if (d == NULL)
  2046. return -ENOMEM;
  2047. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2048. DESCRIPTOR_INPUT_MORE);
  2049. if (p->skip && i == 0)
  2050. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2051. d->req_count = cpu_to_le16(header_size);
  2052. d->res_count = d->req_count;
  2053. d->transfer_status = 0;
  2054. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2055. rest = payload_per_buffer;
  2056. pd = d;
  2057. for (j = 1; j < z; j++) {
  2058. pd++;
  2059. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2060. DESCRIPTOR_INPUT_MORE);
  2061. if (offset + rest < PAGE_SIZE)
  2062. length = rest;
  2063. else
  2064. length = PAGE_SIZE - offset;
  2065. pd->req_count = cpu_to_le16(length);
  2066. pd->res_count = pd->req_count;
  2067. pd->transfer_status = 0;
  2068. page_bus = page_private(buffer->pages[page]);
  2069. pd->data_address = cpu_to_le32(page_bus + offset);
  2070. offset = (offset + length) & ~PAGE_MASK;
  2071. rest -= length;
  2072. if (offset == 0)
  2073. page++;
  2074. }
  2075. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2076. DESCRIPTOR_INPUT_LAST |
  2077. DESCRIPTOR_BRANCH_ALWAYS);
  2078. if (p->interrupt && i == packet_count - 1)
  2079. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2080. context_append(&ctx->context, d, z, header_z);
  2081. }
  2082. return 0;
  2083. }
  2084. static int ohci_queue_iso(struct fw_iso_context *base,
  2085. struct fw_iso_packet *packet,
  2086. struct fw_iso_buffer *buffer,
  2087. unsigned long payload)
  2088. {
  2089. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2090. unsigned long flags;
  2091. int ret;
  2092. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2093. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2094. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2095. else
  2096. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2097. buffer, payload);
  2098. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2099. return ret;
  2100. }
  2101. static const struct fw_card_driver ohci_driver = {
  2102. .enable = ohci_enable,
  2103. .update_phy_reg = ohci_update_phy_reg,
  2104. .set_config_rom = ohci_set_config_rom,
  2105. .send_request = ohci_send_request,
  2106. .send_response = ohci_send_response,
  2107. .cancel_packet = ohci_cancel_packet,
  2108. .enable_phys_dma = ohci_enable_phys_dma,
  2109. .read_csr_reg = ohci_read_csr_reg,
  2110. .write_csr_reg = ohci_write_csr_reg,
  2111. .allocate_iso_context = ohci_allocate_iso_context,
  2112. .free_iso_context = ohci_free_iso_context,
  2113. .queue_iso = ohci_queue_iso,
  2114. .start_iso = ohci_start_iso,
  2115. .stop_iso = ohci_stop_iso,
  2116. };
  2117. #ifdef CONFIG_PPC_PMAC
  2118. static void pmac_ohci_on(struct pci_dev *dev)
  2119. {
  2120. if (machine_is(powermac)) {
  2121. struct device_node *ofn = pci_device_to_OF_node(dev);
  2122. if (ofn) {
  2123. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2124. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2125. }
  2126. }
  2127. }
  2128. static void pmac_ohci_off(struct pci_dev *dev)
  2129. {
  2130. if (machine_is(powermac)) {
  2131. struct device_node *ofn = pci_device_to_OF_node(dev);
  2132. if (ofn) {
  2133. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2134. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2135. }
  2136. }
  2137. }
  2138. #else
  2139. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2140. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2141. #endif /* CONFIG_PPC_PMAC */
  2142. static int __devinit pci_probe(struct pci_dev *dev,
  2143. const struct pci_device_id *ent)
  2144. {
  2145. struct fw_ohci *ohci;
  2146. u32 bus_options, max_receive, link_speed, version, link_enh;
  2147. u64 guid;
  2148. int i, err, n_ir, n_it;
  2149. size_t size;
  2150. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2151. if (ohci == NULL) {
  2152. err = -ENOMEM;
  2153. goto fail;
  2154. }
  2155. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2156. pmac_ohci_on(dev);
  2157. err = pci_enable_device(dev);
  2158. if (err) {
  2159. fw_error("Failed to enable OHCI hardware\n");
  2160. goto fail_free;
  2161. }
  2162. pci_set_master(dev);
  2163. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2164. pci_set_drvdata(dev, ohci);
  2165. spin_lock_init(&ohci->lock);
  2166. tasklet_init(&ohci->bus_reset_tasklet,
  2167. bus_reset_tasklet, (unsigned long)ohci);
  2168. err = pci_request_region(dev, 0, ohci_driver_name);
  2169. if (err) {
  2170. fw_error("MMIO resource unavailable\n");
  2171. goto fail_disable;
  2172. }
  2173. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2174. if (ohci->registers == NULL) {
  2175. fw_error("Failed to remap registers\n");
  2176. err = -ENXIO;
  2177. goto fail_iomem;
  2178. }
  2179. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2180. if (ohci_quirks[i].vendor == dev->vendor &&
  2181. (ohci_quirks[i].device == dev->device ||
  2182. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2183. ohci->quirks = ohci_quirks[i].flags;
  2184. break;
  2185. }
  2186. if (param_quirks)
  2187. ohci->quirks = param_quirks;
  2188. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2189. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2190. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2191. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2192. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2193. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2194. /* use priority arbitration for asynchronous responses */
  2195. link_enh |= TI_LinkEnh_enab_unfair;
  2196. /* required for aPhyEnhanceEnable to work */
  2197. link_enh |= TI_LinkEnh_enab_accel;
  2198. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2199. }
  2200. ar_context_init(&ohci->ar_request_ctx, ohci,
  2201. OHCI1394_AsReqRcvContextControlSet);
  2202. ar_context_init(&ohci->ar_response_ctx, ohci,
  2203. OHCI1394_AsRspRcvContextControlSet);
  2204. context_init(&ohci->at_request_ctx, ohci,
  2205. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2206. context_init(&ohci->at_response_ctx, ohci,
  2207. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2208. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2209. ohci->ir_context_channels = ~0ULL;
  2210. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2211. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2212. n_ir = hweight32(ohci->ir_context_mask);
  2213. size = sizeof(struct iso_context) * n_ir;
  2214. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2215. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2216. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2217. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2218. n_it = hweight32(ohci->it_context_mask);
  2219. size = sizeof(struct iso_context) * n_it;
  2220. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2221. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2222. err = -ENOMEM;
  2223. goto fail_contexts;
  2224. }
  2225. /* self-id dma buffer allocation */
  2226. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2227. SELF_ID_BUF_SIZE,
  2228. &ohci->self_id_bus,
  2229. GFP_KERNEL);
  2230. if (ohci->self_id_cpu == NULL) {
  2231. err = -ENOMEM;
  2232. goto fail_contexts;
  2233. }
  2234. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2235. max_receive = (bus_options >> 12) & 0xf;
  2236. link_speed = bus_options & 0x7;
  2237. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2238. reg_read(ohci, OHCI1394_GUIDLo);
  2239. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2240. if (err)
  2241. goto fail_self_id;
  2242. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2243. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2244. "%d IR + %d IT contexts, quirks 0x%x\n",
  2245. dev_name(&dev->dev), version >> 16, version & 0xff,
  2246. n_ir, n_it, ohci->quirks);
  2247. return 0;
  2248. fail_self_id:
  2249. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2250. ohci->self_id_cpu, ohci->self_id_bus);
  2251. fail_contexts:
  2252. kfree(ohci->ir_context_list);
  2253. kfree(ohci->it_context_list);
  2254. context_release(&ohci->at_response_ctx);
  2255. context_release(&ohci->at_request_ctx);
  2256. ar_context_release(&ohci->ar_response_ctx);
  2257. ar_context_release(&ohci->ar_request_ctx);
  2258. pci_iounmap(dev, ohci->registers);
  2259. fail_iomem:
  2260. pci_release_region(dev, 0);
  2261. fail_disable:
  2262. pci_disable_device(dev);
  2263. fail_free:
  2264. kfree(&ohci->card);
  2265. pmac_ohci_off(dev);
  2266. fail:
  2267. if (err == -ENOMEM)
  2268. fw_error("Out of memory\n");
  2269. return err;
  2270. }
  2271. static void pci_remove(struct pci_dev *dev)
  2272. {
  2273. struct fw_ohci *ohci;
  2274. ohci = pci_get_drvdata(dev);
  2275. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2276. flush_writes(ohci);
  2277. fw_core_remove_card(&ohci->card);
  2278. /*
  2279. * FIXME: Fail all pending packets here, now that the upper
  2280. * layers can't queue any more.
  2281. */
  2282. software_reset(ohci);
  2283. free_irq(dev->irq, ohci);
  2284. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2285. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2286. ohci->next_config_rom, ohci->next_config_rom_bus);
  2287. if (ohci->config_rom)
  2288. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2289. ohci->config_rom, ohci->config_rom_bus);
  2290. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2291. ohci->self_id_cpu, ohci->self_id_bus);
  2292. ar_context_release(&ohci->ar_request_ctx);
  2293. ar_context_release(&ohci->ar_response_ctx);
  2294. context_release(&ohci->at_request_ctx);
  2295. context_release(&ohci->at_response_ctx);
  2296. kfree(ohci->it_context_list);
  2297. kfree(ohci->ir_context_list);
  2298. pci_disable_msi(dev);
  2299. pci_iounmap(dev, ohci->registers);
  2300. pci_release_region(dev, 0);
  2301. pci_disable_device(dev);
  2302. kfree(&ohci->card);
  2303. pmac_ohci_off(dev);
  2304. fw_notify("Removed fw-ohci device.\n");
  2305. }
  2306. #ifdef CONFIG_PM
  2307. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2308. {
  2309. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2310. int err;
  2311. software_reset(ohci);
  2312. free_irq(dev->irq, ohci);
  2313. pci_disable_msi(dev);
  2314. err = pci_save_state(dev);
  2315. if (err) {
  2316. fw_error("pci_save_state failed\n");
  2317. return err;
  2318. }
  2319. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2320. if (err)
  2321. fw_error("pci_set_power_state failed with %d\n", err);
  2322. pmac_ohci_off(dev);
  2323. return 0;
  2324. }
  2325. static int pci_resume(struct pci_dev *dev)
  2326. {
  2327. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2328. int err;
  2329. pmac_ohci_on(dev);
  2330. pci_set_power_state(dev, PCI_D0);
  2331. pci_restore_state(dev);
  2332. err = pci_enable_device(dev);
  2333. if (err) {
  2334. fw_error("pci_enable_device failed\n");
  2335. return err;
  2336. }
  2337. return ohci_enable(&ohci->card, NULL, 0);
  2338. }
  2339. #endif
  2340. static const struct pci_device_id pci_table[] = {
  2341. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2342. { }
  2343. };
  2344. MODULE_DEVICE_TABLE(pci, pci_table);
  2345. static struct pci_driver fw_ohci_pci_driver = {
  2346. .name = ohci_driver_name,
  2347. .id_table = pci_table,
  2348. .probe = pci_probe,
  2349. .remove = pci_remove,
  2350. #ifdef CONFIG_PM
  2351. .resume = pci_resume,
  2352. .suspend = pci_suspend,
  2353. #endif
  2354. };
  2355. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2356. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2357. MODULE_LICENSE("GPL");
  2358. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2359. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2360. MODULE_ALIAS("ohci1394");
  2361. #endif
  2362. static int __init fw_ohci_init(void)
  2363. {
  2364. return pci_register_driver(&fw_ohci_pci_driver);
  2365. }
  2366. static void __exit fw_ohci_cleanup(void)
  2367. {
  2368. pci_unregister_driver(&fw_ohci_pci_driver);
  2369. }
  2370. module_init(fw_ohci_init);
  2371. module_exit(fw_ohci_cleanup);