hda_intel.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <sound/driver.h>
  37. #include <asm/io.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/kernel.h>
  41. #include <linux/module.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index = SNDRV_DEFAULT_IDX1;
  51. static char *id = SNDRV_DEFAULT_STR1;
  52. static char *model;
  53. static int position_fix;
  54. static int probe_mask = -1;
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param(index, int, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param(id, charp, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param(model, charp, 0444);
  62. MODULE_PARM_DESC(model, "Use the given board model.");
  63. module_param(position_fix, int, 0444);
  64. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  65. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  66. module_param(probe_mask, int, 0444);
  67. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  68. module_param(single_cmd, bool, 0444);
  69. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  70. "(for debugging only).");
  71. module_param(enable_msi, int, 0);
  72. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  73. #ifdef CONFIG_SND_HDA_POWER_SAVE
  74. /* power_save option is defined in hda_codec.c */
  75. /* reset the HD-audio controller in power save mode.
  76. * this may give more power-saving, but will take longer time to
  77. * wake up.
  78. */
  79. static int power_save_controller = 1;
  80. module_param(power_save_controller, bool, 0644);
  81. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  82. #endif
  83. /* just for backward compatibility */
  84. static int enable;
  85. module_param(enable, bool, 0444);
  86. MODULE_LICENSE("GPL");
  87. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  88. "{Intel, ICH6M},"
  89. "{Intel, ICH7},"
  90. "{Intel, ESB2},"
  91. "{Intel, ICH8},"
  92. "{Intel, ICH9},"
  93. "{ATI, SB450},"
  94. "{ATI, SB600},"
  95. "{ATI, RS600},"
  96. "{ATI, RS690},"
  97. "{ATI, RS780},"
  98. "{ATI, R600},"
  99. "{ATI, RV630},"
  100. "{ATI, RV610},"
  101. "{VIA, VT8251},"
  102. "{VIA, VT8237A},"
  103. "{SiS, SIS966},"
  104. "{ULI, M5461}}");
  105. MODULE_DESCRIPTION("Intel HDA driver");
  106. #define SFX "hda-intel: "
  107. /*
  108. * registers
  109. */
  110. #define ICH6_REG_GCAP 0x00
  111. #define ICH6_REG_VMIN 0x02
  112. #define ICH6_REG_VMAJ 0x03
  113. #define ICH6_REG_OUTPAY 0x04
  114. #define ICH6_REG_INPAY 0x06
  115. #define ICH6_REG_GCTL 0x08
  116. #define ICH6_REG_WAKEEN 0x0c
  117. #define ICH6_REG_STATESTS 0x0e
  118. #define ICH6_REG_GSTS 0x10
  119. #define ICH6_REG_INTCTL 0x20
  120. #define ICH6_REG_INTSTS 0x24
  121. #define ICH6_REG_WALCLK 0x30
  122. #define ICH6_REG_SYNC 0x34
  123. #define ICH6_REG_CORBLBASE 0x40
  124. #define ICH6_REG_CORBUBASE 0x44
  125. #define ICH6_REG_CORBWP 0x48
  126. #define ICH6_REG_CORBRP 0x4A
  127. #define ICH6_REG_CORBCTL 0x4c
  128. #define ICH6_REG_CORBSTS 0x4d
  129. #define ICH6_REG_CORBSIZE 0x4e
  130. #define ICH6_REG_RIRBLBASE 0x50
  131. #define ICH6_REG_RIRBUBASE 0x54
  132. #define ICH6_REG_RIRBWP 0x58
  133. #define ICH6_REG_RINTCNT 0x5a
  134. #define ICH6_REG_RIRBCTL 0x5c
  135. #define ICH6_REG_RIRBSTS 0x5d
  136. #define ICH6_REG_RIRBSIZE 0x5e
  137. #define ICH6_REG_IC 0x60
  138. #define ICH6_REG_IR 0x64
  139. #define ICH6_REG_IRS 0x68
  140. #define ICH6_IRS_VALID (1<<1)
  141. #define ICH6_IRS_BUSY (1<<0)
  142. #define ICH6_REG_DPLBASE 0x70
  143. #define ICH6_REG_DPUBASE 0x74
  144. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  145. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  146. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  147. /* stream register offsets from stream base */
  148. #define ICH6_REG_SD_CTL 0x00
  149. #define ICH6_REG_SD_STS 0x03
  150. #define ICH6_REG_SD_LPIB 0x04
  151. #define ICH6_REG_SD_CBL 0x08
  152. #define ICH6_REG_SD_LVI 0x0c
  153. #define ICH6_REG_SD_FIFOW 0x0e
  154. #define ICH6_REG_SD_FIFOSIZE 0x10
  155. #define ICH6_REG_SD_FORMAT 0x12
  156. #define ICH6_REG_SD_BDLPL 0x18
  157. #define ICH6_REG_SD_BDLPU 0x1c
  158. /* PCI space */
  159. #define ICH6_PCIREG_TCSEL 0x44
  160. /*
  161. * other constants
  162. */
  163. /* max number of SDs */
  164. /* ICH, ATI and VIA have 4 playback and 4 capture */
  165. #define ICH6_CAPTURE_INDEX 0
  166. #define ICH6_NUM_CAPTURE 4
  167. #define ICH6_PLAYBACK_INDEX 4
  168. #define ICH6_NUM_PLAYBACK 4
  169. /* ULI has 6 playback and 5 capture */
  170. #define ULI_CAPTURE_INDEX 0
  171. #define ULI_NUM_CAPTURE 5
  172. #define ULI_PLAYBACK_INDEX 5
  173. #define ULI_NUM_PLAYBACK 6
  174. /* ATI HDMI has 1 playback and 0 capture */
  175. #define ATIHDMI_CAPTURE_INDEX 0
  176. #define ATIHDMI_NUM_CAPTURE 0
  177. #define ATIHDMI_PLAYBACK_INDEX 0
  178. #define ATIHDMI_NUM_PLAYBACK 1
  179. /* this number is statically defined for simplicity */
  180. #define MAX_AZX_DEV 16
  181. /* max number of fragments - we may use more if allocating more pages for BDL */
  182. #define BDL_SIZE PAGE_ALIGN(8192)
  183. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  184. /* max buffer size - no h/w limit, you can increase as you like */
  185. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  186. /* max number of PCM devics per card */
  187. #define AZX_MAX_AUDIO_PCMS 6
  188. #define AZX_MAX_MODEM_PCMS 2
  189. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  190. /* RIRB int mask: overrun[2], response[0] */
  191. #define RIRB_INT_RESPONSE 0x01
  192. #define RIRB_INT_OVERRUN 0x04
  193. #define RIRB_INT_MASK 0x05
  194. /* STATESTS int mask: SD2,SD1,SD0 */
  195. #define AZX_MAX_CODECS 3
  196. #define STATESTS_INT_MASK 0x07
  197. /* SD_CTL bits */
  198. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  199. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  200. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  201. #define SD_CTL_STREAM_TAG_SHIFT 20
  202. /* SD_CTL and SD_STS */
  203. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  204. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  205. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  206. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  207. SD_INT_COMPLETE)
  208. /* SD_STS */
  209. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  210. /* INTCTL and INTSTS */
  211. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  212. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  213. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  214. /* GCTL unsolicited response enable bit */
  215. #define ICH6_GCTL_UREN (1<<8)
  216. /* GCTL reset bit */
  217. #define ICH6_GCTL_RESET (1<<0)
  218. /* CORB/RIRB control, read/write pointer */
  219. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  220. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  221. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  222. /* below are so far hardcoded - should read registers in future */
  223. #define ICH6_MAX_CORB_ENTRIES 256
  224. #define ICH6_MAX_RIRB_ENTRIES 256
  225. /* position fix mode */
  226. enum {
  227. POS_FIX_AUTO,
  228. POS_FIX_NONE,
  229. POS_FIX_POSBUF,
  230. POS_FIX_FIFO,
  231. };
  232. /* Defines for ATI HD Audio support in SB450 south bridge */
  233. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  234. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  235. /* Defines for Nvidia HDA support */
  236. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  237. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  238. /*
  239. */
  240. struct azx_dev {
  241. u32 *bdl; /* virtual address of the BDL */
  242. dma_addr_t bdl_addr; /* physical address of the BDL */
  243. u32 *posbuf; /* position buffer pointer */
  244. unsigned int bufsize; /* size of the play buffer in bytes */
  245. unsigned int fragsize; /* size of each period in bytes */
  246. unsigned int frags; /* number for period in the play buffer */
  247. unsigned int fifo_size; /* FIFO size */
  248. void __iomem *sd_addr; /* stream descriptor pointer */
  249. u32 sd_int_sta_mask; /* stream int status mask */
  250. /* pcm support */
  251. struct snd_pcm_substream *substream; /* assigned substream,
  252. * set in PCM open
  253. */
  254. unsigned int format_val; /* format value to be set in the
  255. * controller and the codec
  256. */
  257. unsigned char stream_tag; /* assigned stream */
  258. unsigned char index; /* stream index */
  259. /* for sanity check of position buffer */
  260. unsigned int period_intr;
  261. unsigned int opened :1;
  262. unsigned int running :1;
  263. };
  264. /* CORB/RIRB */
  265. struct azx_rb {
  266. u32 *buf; /* CORB/RIRB buffer
  267. * Each CORB entry is 4byte, RIRB is 8byte
  268. */
  269. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  270. /* for RIRB */
  271. unsigned short rp, wp; /* read/write pointers */
  272. int cmds; /* number of pending requests */
  273. u32 res; /* last read value */
  274. };
  275. struct azx {
  276. struct snd_card *card;
  277. struct pci_dev *pci;
  278. /* chip type specific */
  279. int driver_type;
  280. int playback_streams;
  281. int playback_index_offset;
  282. int capture_streams;
  283. int capture_index_offset;
  284. int num_streams;
  285. /* pci resources */
  286. unsigned long addr;
  287. void __iomem *remap_addr;
  288. int irq;
  289. /* locks */
  290. spinlock_t reg_lock;
  291. struct mutex open_mutex;
  292. /* streams (x num_streams) */
  293. struct azx_dev *azx_dev;
  294. /* PCM */
  295. unsigned int pcm_devs;
  296. struct snd_pcm *pcm[AZX_MAX_PCMS];
  297. /* HD codec */
  298. unsigned short codec_mask;
  299. struct hda_bus *bus;
  300. /* CORB/RIRB */
  301. struct azx_rb corb;
  302. struct azx_rb rirb;
  303. /* BDL, CORB/RIRB and position buffers */
  304. struct snd_dma_buffer bdl;
  305. struct snd_dma_buffer rb;
  306. struct snd_dma_buffer posbuf;
  307. /* flags */
  308. int position_fix;
  309. unsigned int running :1;
  310. unsigned int initialized :1;
  311. unsigned int single_cmd :1;
  312. unsigned int polling_mode :1;
  313. unsigned int msi :1;
  314. /* for debugging */
  315. unsigned int last_cmd; /* last issued command (to sync) */
  316. };
  317. /* driver types */
  318. enum {
  319. AZX_DRIVER_ICH,
  320. AZX_DRIVER_ATI,
  321. AZX_DRIVER_ATIHDMI,
  322. AZX_DRIVER_VIA,
  323. AZX_DRIVER_SIS,
  324. AZX_DRIVER_ULI,
  325. AZX_DRIVER_NVIDIA,
  326. };
  327. static char *driver_short_names[] __devinitdata = {
  328. [AZX_DRIVER_ICH] = "HDA Intel",
  329. [AZX_DRIVER_ATI] = "HDA ATI SB",
  330. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  331. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  332. [AZX_DRIVER_SIS] = "HDA SIS966",
  333. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  334. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  335. };
  336. /*
  337. * macros for easy use
  338. */
  339. #define azx_writel(chip,reg,value) \
  340. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  341. #define azx_readl(chip,reg) \
  342. readl((chip)->remap_addr + ICH6_REG_##reg)
  343. #define azx_writew(chip,reg,value) \
  344. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  345. #define azx_readw(chip,reg) \
  346. readw((chip)->remap_addr + ICH6_REG_##reg)
  347. #define azx_writeb(chip,reg,value) \
  348. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  349. #define azx_readb(chip,reg) \
  350. readb((chip)->remap_addr + ICH6_REG_##reg)
  351. #define azx_sd_writel(dev,reg,value) \
  352. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  353. #define azx_sd_readl(dev,reg) \
  354. readl((dev)->sd_addr + ICH6_REG_##reg)
  355. #define azx_sd_writew(dev,reg,value) \
  356. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  357. #define azx_sd_readw(dev,reg) \
  358. readw((dev)->sd_addr + ICH6_REG_##reg)
  359. #define azx_sd_writeb(dev,reg,value) \
  360. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  361. #define azx_sd_readb(dev,reg) \
  362. readb((dev)->sd_addr + ICH6_REG_##reg)
  363. /* for pcm support */
  364. #define get_azx_dev(substream) (substream->runtime->private_data)
  365. /* Get the upper 32bit of the given dma_addr_t
  366. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  367. */
  368. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  369. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  370. /*
  371. * Interface for HD codec
  372. */
  373. /*
  374. * CORB / RIRB interface
  375. */
  376. static int azx_alloc_cmd_io(struct azx *chip)
  377. {
  378. int err;
  379. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  380. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  381. snd_dma_pci_data(chip->pci),
  382. PAGE_SIZE, &chip->rb);
  383. if (err < 0) {
  384. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  385. return err;
  386. }
  387. return 0;
  388. }
  389. static void azx_init_cmd_io(struct azx *chip)
  390. {
  391. /* CORB set up */
  392. chip->corb.addr = chip->rb.addr;
  393. chip->corb.buf = (u32 *)chip->rb.area;
  394. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  395. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  396. /* set the corb size to 256 entries (ULI requires explicitly) */
  397. azx_writeb(chip, CORBSIZE, 0x02);
  398. /* set the corb write pointer to 0 */
  399. azx_writew(chip, CORBWP, 0);
  400. /* reset the corb hw read pointer */
  401. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  402. /* enable corb dma */
  403. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  404. /* RIRB set up */
  405. chip->rirb.addr = chip->rb.addr + 2048;
  406. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  407. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  408. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  409. /* set the rirb size to 256 entries (ULI requires explicitly) */
  410. azx_writeb(chip, RIRBSIZE, 0x02);
  411. /* reset the rirb hw write pointer */
  412. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  413. /* set N=1, get RIRB response interrupt for new entry */
  414. azx_writew(chip, RINTCNT, 1);
  415. /* enable rirb dma and response irq */
  416. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  417. chip->rirb.rp = chip->rirb.cmds = 0;
  418. }
  419. static void azx_free_cmd_io(struct azx *chip)
  420. {
  421. /* disable ringbuffer DMAs */
  422. azx_writeb(chip, RIRBCTL, 0);
  423. azx_writeb(chip, CORBCTL, 0);
  424. }
  425. /* send a command */
  426. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  427. {
  428. struct azx *chip = codec->bus->private_data;
  429. unsigned int wp;
  430. /* add command to corb */
  431. wp = azx_readb(chip, CORBWP);
  432. wp++;
  433. wp %= ICH6_MAX_CORB_ENTRIES;
  434. spin_lock_irq(&chip->reg_lock);
  435. chip->rirb.cmds++;
  436. chip->corb.buf[wp] = cpu_to_le32(val);
  437. azx_writel(chip, CORBWP, wp);
  438. spin_unlock_irq(&chip->reg_lock);
  439. return 0;
  440. }
  441. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  442. /* retrieve RIRB entry - called from interrupt handler */
  443. static void azx_update_rirb(struct azx *chip)
  444. {
  445. unsigned int rp, wp;
  446. u32 res, res_ex;
  447. wp = azx_readb(chip, RIRBWP);
  448. if (wp == chip->rirb.wp)
  449. return;
  450. chip->rirb.wp = wp;
  451. while (chip->rirb.rp != wp) {
  452. chip->rirb.rp++;
  453. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  454. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  455. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  456. res = le32_to_cpu(chip->rirb.buf[rp]);
  457. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  458. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  459. else if (chip->rirb.cmds) {
  460. chip->rirb.cmds--;
  461. chip->rirb.res = res;
  462. }
  463. }
  464. }
  465. /* receive a response */
  466. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  467. {
  468. struct azx *chip = codec->bus->private_data;
  469. unsigned long timeout;
  470. again:
  471. timeout = jiffies + msecs_to_jiffies(1000);
  472. do {
  473. if (chip->polling_mode) {
  474. spin_lock_irq(&chip->reg_lock);
  475. azx_update_rirb(chip);
  476. spin_unlock_irq(&chip->reg_lock);
  477. }
  478. if (!chip->rirb.cmds)
  479. return chip->rirb.res; /* the last value */
  480. schedule_timeout_uninterruptible(1);
  481. } while (time_after_eq(timeout, jiffies));
  482. if (chip->msi) {
  483. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  484. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  485. free_irq(chip->irq, chip);
  486. chip->irq = -1;
  487. pci_disable_msi(chip->pci);
  488. chip->msi = 0;
  489. if (azx_acquire_irq(chip, 1) < 0)
  490. return -1;
  491. goto again;
  492. }
  493. if (!chip->polling_mode) {
  494. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  495. "switching to polling mode: last cmd=0x%08x\n",
  496. chip->last_cmd);
  497. chip->polling_mode = 1;
  498. goto again;
  499. }
  500. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  501. "switching to single_cmd mode: last cmd=0x%08x\n",
  502. chip->last_cmd);
  503. chip->rirb.rp = azx_readb(chip, RIRBWP);
  504. chip->rirb.cmds = 0;
  505. /* switch to single_cmd mode */
  506. chip->single_cmd = 1;
  507. azx_free_cmd_io(chip);
  508. return -1;
  509. }
  510. /*
  511. * Use the single immediate command instead of CORB/RIRB for simplicity
  512. *
  513. * Note: according to Intel, this is not preferred use. The command was
  514. * intended for the BIOS only, and may get confused with unsolicited
  515. * responses. So, we shouldn't use it for normal operation from the
  516. * driver.
  517. * I left the codes, however, for debugging/testing purposes.
  518. */
  519. /* send a command */
  520. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  521. {
  522. struct azx *chip = codec->bus->private_data;
  523. int timeout = 50;
  524. while (timeout--) {
  525. /* check ICB busy bit */
  526. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  527. /* Clear IRV valid bit */
  528. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  529. ICH6_IRS_VALID);
  530. azx_writel(chip, IC, val);
  531. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  532. ICH6_IRS_BUSY);
  533. return 0;
  534. }
  535. udelay(1);
  536. }
  537. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  538. azx_readw(chip, IRS), val);
  539. return -EIO;
  540. }
  541. /* receive a response */
  542. static unsigned int azx_single_get_response(struct hda_codec *codec)
  543. {
  544. struct azx *chip = codec->bus->private_data;
  545. int timeout = 50;
  546. while (timeout--) {
  547. /* check IRV busy bit */
  548. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  549. return azx_readl(chip, IR);
  550. udelay(1);
  551. }
  552. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  553. azx_readw(chip, IRS));
  554. return (unsigned int)-1;
  555. }
  556. /*
  557. * The below are the main callbacks from hda_codec.
  558. *
  559. * They are just the skeleton to call sub-callbacks according to the
  560. * current setting of chip->single_cmd.
  561. */
  562. /* send a command */
  563. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  564. int direct, unsigned int verb,
  565. unsigned int para)
  566. {
  567. struct azx *chip = codec->bus->private_data;
  568. u32 val;
  569. val = (u32)(codec->addr & 0x0f) << 28;
  570. val |= (u32)direct << 27;
  571. val |= (u32)nid << 20;
  572. val |= verb << 8;
  573. val |= para;
  574. chip->last_cmd = val;
  575. if (chip->single_cmd)
  576. return azx_single_send_cmd(codec, val);
  577. else
  578. return azx_corb_send_cmd(codec, val);
  579. }
  580. /* get a response */
  581. static unsigned int azx_get_response(struct hda_codec *codec)
  582. {
  583. struct azx *chip = codec->bus->private_data;
  584. if (chip->single_cmd)
  585. return azx_single_get_response(codec);
  586. else
  587. return azx_rirb_get_response(codec);
  588. }
  589. #ifdef CONFIG_SND_HDA_POWER_SAVE
  590. static void azx_power_notify(struct hda_codec *codec);
  591. #endif
  592. /* reset codec link */
  593. static int azx_reset(struct azx *chip)
  594. {
  595. int count;
  596. /* clear STATESTS */
  597. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  598. /* reset controller */
  599. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  600. count = 50;
  601. while (azx_readb(chip, GCTL) && --count)
  602. msleep(1);
  603. /* delay for >= 100us for codec PLL to settle per spec
  604. * Rev 0.9 section 5.5.1
  605. */
  606. msleep(1);
  607. /* Bring controller out of reset */
  608. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  609. count = 50;
  610. while (!azx_readb(chip, GCTL) && --count)
  611. msleep(1);
  612. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  613. msleep(1);
  614. /* check to see if controller is ready */
  615. if (!azx_readb(chip, GCTL)) {
  616. snd_printd("azx_reset: controller not ready!\n");
  617. return -EBUSY;
  618. }
  619. /* Accept unsolicited responses */
  620. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  621. /* detect codecs */
  622. if (!chip->codec_mask) {
  623. chip->codec_mask = azx_readw(chip, STATESTS);
  624. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  625. }
  626. return 0;
  627. }
  628. /*
  629. * Lowlevel interface
  630. */
  631. /* enable interrupts */
  632. static void azx_int_enable(struct azx *chip)
  633. {
  634. /* enable controller CIE and GIE */
  635. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  636. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  637. }
  638. /* disable interrupts */
  639. static void azx_int_disable(struct azx *chip)
  640. {
  641. int i;
  642. /* disable interrupts in stream descriptor */
  643. for (i = 0; i < chip->num_streams; i++) {
  644. struct azx_dev *azx_dev = &chip->azx_dev[i];
  645. azx_sd_writeb(azx_dev, SD_CTL,
  646. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  647. }
  648. /* disable SIE for all streams */
  649. azx_writeb(chip, INTCTL, 0);
  650. /* disable controller CIE and GIE */
  651. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  652. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  653. }
  654. /* clear interrupts */
  655. static void azx_int_clear(struct azx *chip)
  656. {
  657. int i;
  658. /* clear stream status */
  659. for (i = 0; i < chip->num_streams; i++) {
  660. struct azx_dev *azx_dev = &chip->azx_dev[i];
  661. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  662. }
  663. /* clear STATESTS */
  664. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  665. /* clear rirb status */
  666. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  667. /* clear int status */
  668. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  669. }
  670. /* start a stream */
  671. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  672. {
  673. /* enable SIE */
  674. azx_writeb(chip, INTCTL,
  675. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  676. /* set DMA start and interrupt mask */
  677. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  678. SD_CTL_DMA_START | SD_INT_MASK);
  679. }
  680. /* stop a stream */
  681. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  682. {
  683. /* stop DMA */
  684. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  685. ~(SD_CTL_DMA_START | SD_INT_MASK));
  686. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  687. /* disable SIE */
  688. azx_writeb(chip, INTCTL,
  689. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  690. }
  691. /*
  692. * reset and start the controller registers
  693. */
  694. static void azx_init_chip(struct azx *chip)
  695. {
  696. if (chip->initialized)
  697. return;
  698. /* reset controller */
  699. azx_reset(chip);
  700. /* initialize interrupts */
  701. azx_int_clear(chip);
  702. azx_int_enable(chip);
  703. /* initialize the codec command I/O */
  704. if (!chip->single_cmd)
  705. azx_init_cmd_io(chip);
  706. /* program the position buffer */
  707. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  708. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  709. chip->initialized = 1;
  710. }
  711. /*
  712. * initialize the PCI registers
  713. */
  714. /* update bits in a PCI register byte */
  715. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  716. unsigned char mask, unsigned char val)
  717. {
  718. unsigned char data;
  719. pci_read_config_byte(pci, reg, &data);
  720. data &= ~mask;
  721. data |= (val & mask);
  722. pci_write_config_byte(pci, reg, data);
  723. }
  724. static void azx_init_pci(struct azx *chip)
  725. {
  726. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  727. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  728. * Ensuring these bits are 0 clears playback static on some HD Audio
  729. * codecs
  730. */
  731. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  732. switch (chip->driver_type) {
  733. case AZX_DRIVER_ATI:
  734. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  735. update_pci_byte(chip->pci,
  736. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  737. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  738. break;
  739. case AZX_DRIVER_NVIDIA:
  740. /* For NVIDIA HDA, enable snoop */
  741. update_pci_byte(chip->pci,
  742. NVIDIA_HDA_TRANSREG_ADDR,
  743. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  744. break;
  745. }
  746. }
  747. /*
  748. * interrupt handler
  749. */
  750. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  751. {
  752. struct azx *chip = dev_id;
  753. struct azx_dev *azx_dev;
  754. u32 status;
  755. int i;
  756. spin_lock(&chip->reg_lock);
  757. status = azx_readl(chip, INTSTS);
  758. if (status == 0) {
  759. spin_unlock(&chip->reg_lock);
  760. return IRQ_NONE;
  761. }
  762. for (i = 0; i < chip->num_streams; i++) {
  763. azx_dev = &chip->azx_dev[i];
  764. if (status & azx_dev->sd_int_sta_mask) {
  765. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  766. if (azx_dev->substream && azx_dev->running) {
  767. azx_dev->period_intr++;
  768. spin_unlock(&chip->reg_lock);
  769. snd_pcm_period_elapsed(azx_dev->substream);
  770. spin_lock(&chip->reg_lock);
  771. }
  772. }
  773. }
  774. /* clear rirb int */
  775. status = azx_readb(chip, RIRBSTS);
  776. if (status & RIRB_INT_MASK) {
  777. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  778. azx_update_rirb(chip);
  779. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  780. }
  781. #if 0
  782. /* clear state status int */
  783. if (azx_readb(chip, STATESTS) & 0x04)
  784. azx_writeb(chip, STATESTS, 0x04);
  785. #endif
  786. spin_unlock(&chip->reg_lock);
  787. return IRQ_HANDLED;
  788. }
  789. /*
  790. * set up BDL entries
  791. */
  792. static void azx_setup_periods(struct azx_dev *azx_dev)
  793. {
  794. u32 *bdl = azx_dev->bdl;
  795. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  796. int idx;
  797. /* reset BDL address */
  798. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  799. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  800. /* program the initial BDL entries */
  801. for (idx = 0; idx < azx_dev->frags; idx++) {
  802. unsigned int off = idx << 2; /* 4 dword step */
  803. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  804. /* program the address field of the BDL entry */
  805. bdl[off] = cpu_to_le32((u32)addr);
  806. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  807. /* program the size field of the BDL entry */
  808. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  809. /* program the IOC to enable interrupt when buffer completes */
  810. bdl[off+3] = cpu_to_le32(0x01);
  811. }
  812. }
  813. /*
  814. * set up the SD for streaming
  815. */
  816. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  817. {
  818. unsigned char val;
  819. int timeout;
  820. /* make sure the run bit is zero for SD */
  821. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  822. ~SD_CTL_DMA_START);
  823. /* reset stream */
  824. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  825. SD_CTL_STREAM_RESET);
  826. udelay(3);
  827. timeout = 300;
  828. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  829. --timeout)
  830. ;
  831. val &= ~SD_CTL_STREAM_RESET;
  832. azx_sd_writeb(azx_dev, SD_CTL, val);
  833. udelay(3);
  834. timeout = 300;
  835. /* waiting for hardware to report that the stream is out of reset */
  836. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  837. --timeout)
  838. ;
  839. /* program the stream_tag */
  840. azx_sd_writel(azx_dev, SD_CTL,
  841. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  842. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  843. /* program the length of samples in cyclic buffer */
  844. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  845. /* program the stream format */
  846. /* this value needs to be the same as the one programmed */
  847. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  848. /* program the stream LVI (last valid index) of the BDL */
  849. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  850. /* program the BDL address */
  851. /* lower BDL address */
  852. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  853. /* upper BDL address */
  854. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  855. /* enable the position buffer */
  856. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  857. azx_writel(chip, DPLBASE,
  858. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  859. /* set the interrupt enable bits in the descriptor control register */
  860. azx_sd_writel(azx_dev, SD_CTL,
  861. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  862. return 0;
  863. }
  864. /*
  865. * Codec initialization
  866. */
  867. static unsigned int azx_max_codecs[] __devinitdata = {
  868. [AZX_DRIVER_ICH] = 3,
  869. [AZX_DRIVER_ATI] = 4,
  870. [AZX_DRIVER_ATIHDMI] = 4,
  871. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  872. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  873. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  874. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  875. };
  876. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  877. {
  878. struct hda_bus_template bus_temp;
  879. int c, codecs, audio_codecs, err;
  880. memset(&bus_temp, 0, sizeof(bus_temp));
  881. bus_temp.private_data = chip;
  882. bus_temp.modelname = model;
  883. bus_temp.pci = chip->pci;
  884. bus_temp.ops.command = azx_send_cmd;
  885. bus_temp.ops.get_response = azx_get_response;
  886. #ifdef CONFIG_SND_HDA_POWER_SAVE
  887. bus_temp.ops.pm_notify = azx_power_notify;
  888. #endif
  889. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  890. if (err < 0)
  891. return err;
  892. codecs = audio_codecs = 0;
  893. for (c = 0; c < AZX_MAX_CODECS; c++) {
  894. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  895. struct hda_codec *codec;
  896. err = snd_hda_codec_new(chip->bus, c, &codec);
  897. if (err < 0)
  898. continue;
  899. codecs++;
  900. if (codec->afg)
  901. audio_codecs++;
  902. }
  903. }
  904. if (!audio_codecs) {
  905. /* probe additional slots if no codec is found */
  906. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  907. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  908. err = snd_hda_codec_new(chip->bus, c, NULL);
  909. if (err < 0)
  910. continue;
  911. codecs++;
  912. }
  913. }
  914. }
  915. if (!codecs) {
  916. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  917. return -ENXIO;
  918. }
  919. return 0;
  920. }
  921. /*
  922. * PCM support
  923. */
  924. /* assign a stream for the PCM */
  925. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  926. {
  927. int dev, i, nums;
  928. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  929. dev = chip->playback_index_offset;
  930. nums = chip->playback_streams;
  931. } else {
  932. dev = chip->capture_index_offset;
  933. nums = chip->capture_streams;
  934. }
  935. for (i = 0; i < nums; i++, dev++)
  936. if (!chip->azx_dev[dev].opened) {
  937. chip->azx_dev[dev].opened = 1;
  938. return &chip->azx_dev[dev];
  939. }
  940. return NULL;
  941. }
  942. /* release the assigned stream */
  943. static inline void azx_release_device(struct azx_dev *azx_dev)
  944. {
  945. azx_dev->opened = 0;
  946. }
  947. static struct snd_pcm_hardware azx_pcm_hw = {
  948. .info = (SNDRV_PCM_INFO_MMAP |
  949. SNDRV_PCM_INFO_INTERLEAVED |
  950. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  951. SNDRV_PCM_INFO_MMAP_VALID |
  952. /* No full-resume yet implemented */
  953. /* SNDRV_PCM_INFO_RESUME |*/
  954. SNDRV_PCM_INFO_PAUSE),
  955. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  956. .rates = SNDRV_PCM_RATE_48000,
  957. .rate_min = 48000,
  958. .rate_max = 48000,
  959. .channels_min = 2,
  960. .channels_max = 2,
  961. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  962. .period_bytes_min = 128,
  963. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  964. .periods_min = 2,
  965. .periods_max = AZX_MAX_FRAG,
  966. .fifo_size = 0,
  967. };
  968. struct azx_pcm {
  969. struct azx *chip;
  970. struct hda_codec *codec;
  971. struct hda_pcm_stream *hinfo[2];
  972. };
  973. static int azx_pcm_open(struct snd_pcm_substream *substream)
  974. {
  975. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  976. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  977. struct azx *chip = apcm->chip;
  978. struct azx_dev *azx_dev;
  979. struct snd_pcm_runtime *runtime = substream->runtime;
  980. unsigned long flags;
  981. int err;
  982. mutex_lock(&chip->open_mutex);
  983. azx_dev = azx_assign_device(chip, substream->stream);
  984. if (azx_dev == NULL) {
  985. mutex_unlock(&chip->open_mutex);
  986. return -EBUSY;
  987. }
  988. runtime->hw = azx_pcm_hw;
  989. runtime->hw.channels_min = hinfo->channels_min;
  990. runtime->hw.channels_max = hinfo->channels_max;
  991. runtime->hw.formats = hinfo->formats;
  992. runtime->hw.rates = hinfo->rates;
  993. snd_pcm_limit_hw_rates(runtime);
  994. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  995. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  996. 128);
  997. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  998. 128);
  999. snd_hda_power_up(apcm->codec);
  1000. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1001. if (err < 0) {
  1002. azx_release_device(azx_dev);
  1003. snd_hda_power_down(apcm->codec);
  1004. mutex_unlock(&chip->open_mutex);
  1005. return err;
  1006. }
  1007. spin_lock_irqsave(&chip->reg_lock, flags);
  1008. azx_dev->substream = substream;
  1009. azx_dev->running = 0;
  1010. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1011. runtime->private_data = azx_dev;
  1012. mutex_unlock(&chip->open_mutex);
  1013. return 0;
  1014. }
  1015. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1016. {
  1017. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1018. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1019. struct azx *chip = apcm->chip;
  1020. struct azx_dev *azx_dev = get_azx_dev(substream);
  1021. unsigned long flags;
  1022. mutex_lock(&chip->open_mutex);
  1023. spin_lock_irqsave(&chip->reg_lock, flags);
  1024. azx_dev->substream = NULL;
  1025. azx_dev->running = 0;
  1026. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1027. azx_release_device(azx_dev);
  1028. hinfo->ops.close(hinfo, apcm->codec, substream);
  1029. snd_hda_power_down(apcm->codec);
  1030. mutex_unlock(&chip->open_mutex);
  1031. return 0;
  1032. }
  1033. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1034. struct snd_pcm_hw_params *hw_params)
  1035. {
  1036. return snd_pcm_lib_malloc_pages(substream,
  1037. params_buffer_bytes(hw_params));
  1038. }
  1039. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1040. {
  1041. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1042. struct azx_dev *azx_dev = get_azx_dev(substream);
  1043. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1044. /* reset BDL address */
  1045. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1046. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1047. azx_sd_writel(azx_dev, SD_CTL, 0);
  1048. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1049. return snd_pcm_lib_free_pages(substream);
  1050. }
  1051. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1052. {
  1053. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1054. struct azx *chip = apcm->chip;
  1055. struct azx_dev *azx_dev = get_azx_dev(substream);
  1056. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1057. struct snd_pcm_runtime *runtime = substream->runtime;
  1058. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1059. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1060. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1061. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1062. runtime->channels,
  1063. runtime->format,
  1064. hinfo->maxbps);
  1065. if (!azx_dev->format_val) {
  1066. snd_printk(KERN_ERR SFX
  1067. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1068. runtime->rate, runtime->channels, runtime->format);
  1069. return -EINVAL;
  1070. }
  1071. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1072. "format=0x%x\n",
  1073. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1074. azx_setup_periods(azx_dev);
  1075. azx_setup_controller(chip, azx_dev);
  1076. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1077. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1078. else
  1079. azx_dev->fifo_size = 0;
  1080. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1081. azx_dev->format_val, substream);
  1082. }
  1083. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1084. {
  1085. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1086. struct azx_dev *azx_dev = get_azx_dev(substream);
  1087. struct azx *chip = apcm->chip;
  1088. int err = 0;
  1089. spin_lock(&chip->reg_lock);
  1090. switch (cmd) {
  1091. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1092. case SNDRV_PCM_TRIGGER_RESUME:
  1093. case SNDRV_PCM_TRIGGER_START:
  1094. azx_stream_start(chip, azx_dev);
  1095. azx_dev->running = 1;
  1096. break;
  1097. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1098. case SNDRV_PCM_TRIGGER_SUSPEND:
  1099. case SNDRV_PCM_TRIGGER_STOP:
  1100. azx_stream_stop(chip, azx_dev);
  1101. azx_dev->running = 0;
  1102. break;
  1103. default:
  1104. err = -EINVAL;
  1105. }
  1106. spin_unlock(&chip->reg_lock);
  1107. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1108. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1109. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1110. int timeout = 5000;
  1111. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1112. --timeout)
  1113. ;
  1114. }
  1115. return err;
  1116. }
  1117. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1118. {
  1119. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1120. struct azx *chip = apcm->chip;
  1121. struct azx_dev *azx_dev = get_azx_dev(substream);
  1122. unsigned int pos;
  1123. if (chip->position_fix == POS_FIX_POSBUF ||
  1124. chip->position_fix == POS_FIX_AUTO) {
  1125. /* use the position buffer */
  1126. pos = le32_to_cpu(*azx_dev->posbuf);
  1127. if (chip->position_fix == POS_FIX_AUTO &&
  1128. azx_dev->period_intr == 1 && !pos) {
  1129. printk(KERN_WARNING
  1130. "hda-intel: Invalid position buffer, "
  1131. "using LPIB read method instead.\n");
  1132. chip->position_fix = POS_FIX_NONE;
  1133. goto read_lpib;
  1134. }
  1135. } else {
  1136. read_lpib:
  1137. /* read LPIB */
  1138. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1139. if (chip->position_fix == POS_FIX_FIFO)
  1140. pos += azx_dev->fifo_size;
  1141. }
  1142. if (pos >= azx_dev->bufsize)
  1143. pos = 0;
  1144. return bytes_to_frames(substream->runtime, pos);
  1145. }
  1146. static struct snd_pcm_ops azx_pcm_ops = {
  1147. .open = azx_pcm_open,
  1148. .close = azx_pcm_close,
  1149. .ioctl = snd_pcm_lib_ioctl,
  1150. .hw_params = azx_pcm_hw_params,
  1151. .hw_free = azx_pcm_hw_free,
  1152. .prepare = azx_pcm_prepare,
  1153. .trigger = azx_pcm_trigger,
  1154. .pointer = azx_pcm_pointer,
  1155. };
  1156. static void azx_pcm_free(struct snd_pcm *pcm)
  1157. {
  1158. kfree(pcm->private_data);
  1159. }
  1160. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1161. struct hda_pcm *cpcm, int pcm_dev)
  1162. {
  1163. int err;
  1164. struct snd_pcm *pcm;
  1165. struct azx_pcm *apcm;
  1166. /* if no substreams are defined for both playback and capture,
  1167. * it's just a placeholder. ignore it.
  1168. */
  1169. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1170. return 0;
  1171. snd_assert(cpcm->name, return -EINVAL);
  1172. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1173. cpcm->stream[0].substreams,
  1174. cpcm->stream[1].substreams,
  1175. &pcm);
  1176. if (err < 0)
  1177. return err;
  1178. strcpy(pcm->name, cpcm->name);
  1179. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1180. if (apcm == NULL)
  1181. return -ENOMEM;
  1182. apcm->chip = chip;
  1183. apcm->codec = codec;
  1184. apcm->hinfo[0] = &cpcm->stream[0];
  1185. apcm->hinfo[1] = &cpcm->stream[1];
  1186. pcm->private_data = apcm;
  1187. pcm->private_free = azx_pcm_free;
  1188. if (cpcm->stream[0].substreams)
  1189. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1190. if (cpcm->stream[1].substreams)
  1191. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1192. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1193. snd_dma_pci_data(chip->pci),
  1194. 1024 * 64, 1024 * 1024);
  1195. chip->pcm[pcm_dev] = pcm;
  1196. if (chip->pcm_devs < pcm_dev + 1)
  1197. chip->pcm_devs = pcm_dev + 1;
  1198. return 0;
  1199. }
  1200. static int __devinit azx_pcm_create(struct azx *chip)
  1201. {
  1202. struct hda_codec *codec;
  1203. int c, err;
  1204. int pcm_dev;
  1205. err = snd_hda_build_pcms(chip->bus);
  1206. if (err < 0)
  1207. return err;
  1208. /* create audio PCMs */
  1209. pcm_dev = 0;
  1210. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1211. for (c = 0; c < codec->num_pcms; c++) {
  1212. if (codec->pcm_info[c].is_modem)
  1213. continue; /* create later */
  1214. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1215. snd_printk(KERN_ERR SFX
  1216. "Too many audio PCMs\n");
  1217. return -EINVAL;
  1218. }
  1219. err = create_codec_pcm(chip, codec,
  1220. &codec->pcm_info[c], pcm_dev);
  1221. if (err < 0)
  1222. return err;
  1223. pcm_dev++;
  1224. }
  1225. }
  1226. /* create modem PCMs */
  1227. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1228. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1229. for (c = 0; c < codec->num_pcms; c++) {
  1230. if (!codec->pcm_info[c].is_modem)
  1231. continue; /* already created */
  1232. if (pcm_dev >= AZX_MAX_PCMS) {
  1233. snd_printk(KERN_ERR SFX
  1234. "Too many modem PCMs\n");
  1235. return -EINVAL;
  1236. }
  1237. err = create_codec_pcm(chip, codec,
  1238. &codec->pcm_info[c], pcm_dev);
  1239. if (err < 0)
  1240. return err;
  1241. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1242. pcm_dev++;
  1243. }
  1244. }
  1245. return 0;
  1246. }
  1247. /*
  1248. * mixer creation - all stuff is implemented in hda module
  1249. */
  1250. static int __devinit azx_mixer_create(struct azx *chip)
  1251. {
  1252. return snd_hda_build_controls(chip->bus);
  1253. }
  1254. /*
  1255. * initialize SD streams
  1256. */
  1257. static int __devinit azx_init_stream(struct azx *chip)
  1258. {
  1259. int i;
  1260. /* initialize each stream (aka device)
  1261. * assign the starting bdl address to each stream (device)
  1262. * and initialize
  1263. */
  1264. for (i = 0; i < chip->num_streams; i++) {
  1265. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1266. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1267. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1268. azx_dev->bdl_addr = chip->bdl.addr + off;
  1269. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1270. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1271. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1272. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1273. azx_dev->sd_int_sta_mask = 1 << i;
  1274. /* stream tag: must be non-zero and unique */
  1275. azx_dev->index = i;
  1276. azx_dev->stream_tag = i + 1;
  1277. }
  1278. return 0;
  1279. }
  1280. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1281. {
  1282. if (request_irq(chip->pci->irq, azx_interrupt,
  1283. chip->msi ? 0 : IRQF_SHARED,
  1284. "HDA Intel", chip)) {
  1285. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1286. "disabling device\n", chip->pci->irq);
  1287. if (do_disconnect)
  1288. snd_card_disconnect(chip->card);
  1289. return -1;
  1290. }
  1291. chip->irq = chip->pci->irq;
  1292. pci_intx(chip->pci, !chip->msi);
  1293. return 0;
  1294. }
  1295. static void azx_stop_chip(struct azx *chip)
  1296. {
  1297. if (!chip->initialized)
  1298. return;
  1299. /* disable interrupts */
  1300. azx_int_disable(chip);
  1301. azx_int_clear(chip);
  1302. /* disable CORB/RIRB */
  1303. azx_free_cmd_io(chip);
  1304. /* disable position buffer */
  1305. azx_writel(chip, DPLBASE, 0);
  1306. azx_writel(chip, DPUBASE, 0);
  1307. chip->initialized = 0;
  1308. }
  1309. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1310. /* power-up/down the controller */
  1311. static void azx_power_notify(struct hda_codec *codec)
  1312. {
  1313. struct azx *chip = codec->bus->private_data;
  1314. struct hda_codec *c;
  1315. int power_on = 0;
  1316. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1317. if (c->power_on) {
  1318. power_on = 1;
  1319. break;
  1320. }
  1321. }
  1322. if (power_on)
  1323. azx_init_chip(chip);
  1324. else if (chip->running && power_save_controller)
  1325. azx_stop_chip(chip);
  1326. }
  1327. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1328. #ifdef CONFIG_PM
  1329. /*
  1330. * power management
  1331. */
  1332. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1333. {
  1334. struct snd_card *card = pci_get_drvdata(pci);
  1335. struct azx *chip = card->private_data;
  1336. int i;
  1337. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1338. for (i = 0; i < chip->pcm_devs; i++)
  1339. snd_pcm_suspend_all(chip->pcm[i]);
  1340. if (chip->initialized)
  1341. snd_hda_suspend(chip->bus, state);
  1342. azx_stop_chip(chip);
  1343. if (chip->irq >= 0) {
  1344. synchronize_irq(chip->irq);
  1345. free_irq(chip->irq, chip);
  1346. chip->irq = -1;
  1347. }
  1348. if (chip->msi)
  1349. pci_disable_msi(chip->pci);
  1350. pci_disable_device(pci);
  1351. pci_save_state(pci);
  1352. pci_set_power_state(pci, pci_choose_state(pci, state));
  1353. return 0;
  1354. }
  1355. static int azx_resume(struct pci_dev *pci)
  1356. {
  1357. struct snd_card *card = pci_get_drvdata(pci);
  1358. struct azx *chip = card->private_data;
  1359. pci_set_power_state(pci, PCI_D0);
  1360. pci_restore_state(pci);
  1361. if (pci_enable_device(pci) < 0) {
  1362. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1363. "disabling device\n");
  1364. snd_card_disconnect(card);
  1365. return -EIO;
  1366. }
  1367. pci_set_master(pci);
  1368. if (chip->msi)
  1369. if (pci_enable_msi(pci) < 0)
  1370. chip->msi = 0;
  1371. if (azx_acquire_irq(chip, 1) < 0)
  1372. return -EIO;
  1373. azx_init_pci(chip);
  1374. if (snd_hda_codecs_inuse(chip->bus))
  1375. azx_init_chip(chip);
  1376. snd_hda_resume(chip->bus);
  1377. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1378. return 0;
  1379. }
  1380. #endif /* CONFIG_PM */
  1381. /*
  1382. * destructor
  1383. */
  1384. static int azx_free(struct azx *chip)
  1385. {
  1386. if (chip->initialized) {
  1387. int i;
  1388. for (i = 0; i < chip->num_streams; i++)
  1389. azx_stream_stop(chip, &chip->azx_dev[i]);
  1390. azx_stop_chip(chip);
  1391. }
  1392. if (chip->irq >= 0) {
  1393. synchronize_irq(chip->irq);
  1394. free_irq(chip->irq, (void*)chip);
  1395. }
  1396. if (chip->msi)
  1397. pci_disable_msi(chip->pci);
  1398. if (chip->remap_addr)
  1399. iounmap(chip->remap_addr);
  1400. if (chip->bdl.area)
  1401. snd_dma_free_pages(&chip->bdl);
  1402. if (chip->rb.area)
  1403. snd_dma_free_pages(&chip->rb);
  1404. if (chip->posbuf.area)
  1405. snd_dma_free_pages(&chip->posbuf);
  1406. pci_release_regions(chip->pci);
  1407. pci_disable_device(chip->pci);
  1408. kfree(chip->azx_dev);
  1409. kfree(chip);
  1410. return 0;
  1411. }
  1412. static int azx_dev_free(struct snd_device *device)
  1413. {
  1414. return azx_free(device->device_data);
  1415. }
  1416. /*
  1417. * white/black-listing for position_fix
  1418. */
  1419. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1420. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1421. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1422. {}
  1423. };
  1424. static int __devinit check_position_fix(struct azx *chip, int fix)
  1425. {
  1426. const struct snd_pci_quirk *q;
  1427. if (fix == POS_FIX_AUTO) {
  1428. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1429. if (q) {
  1430. printk(KERN_INFO
  1431. "hda_intel: position_fix set to %d "
  1432. "for device %04x:%04x\n",
  1433. q->value, q->subvendor, q->subdevice);
  1434. return q->value;
  1435. }
  1436. }
  1437. return fix;
  1438. }
  1439. /*
  1440. * black-lists for probe_mask
  1441. */
  1442. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1443. /* Thinkpad often breaks the controller communication when accessing
  1444. * to the non-working (or non-existing) modem codec slot.
  1445. */
  1446. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1447. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1448. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1449. {}
  1450. };
  1451. static void __devinit check_probe_mask(struct azx *chip)
  1452. {
  1453. const struct snd_pci_quirk *q;
  1454. if (probe_mask == -1) {
  1455. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1456. if (q) {
  1457. printk(KERN_INFO
  1458. "hda_intel: probe_mask set to 0x%x "
  1459. "for device %04x:%04x\n",
  1460. q->value, q->subvendor, q->subdevice);
  1461. probe_mask = q->value;
  1462. }
  1463. }
  1464. }
  1465. /*
  1466. * constructor
  1467. */
  1468. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1469. int driver_type,
  1470. struct azx **rchip)
  1471. {
  1472. struct azx *chip;
  1473. int err;
  1474. static struct snd_device_ops ops = {
  1475. .dev_free = azx_dev_free,
  1476. };
  1477. *rchip = NULL;
  1478. err = pci_enable_device(pci);
  1479. if (err < 0)
  1480. return err;
  1481. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1482. if (!chip) {
  1483. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1484. pci_disable_device(pci);
  1485. return -ENOMEM;
  1486. }
  1487. spin_lock_init(&chip->reg_lock);
  1488. mutex_init(&chip->open_mutex);
  1489. chip->card = card;
  1490. chip->pci = pci;
  1491. chip->irq = -1;
  1492. chip->driver_type = driver_type;
  1493. chip->msi = enable_msi;
  1494. chip->position_fix = check_position_fix(chip, position_fix);
  1495. check_probe_mask(chip);
  1496. chip->single_cmd = single_cmd;
  1497. #if BITS_PER_LONG != 64
  1498. /* Fix up base address on ULI M5461 */
  1499. if (chip->driver_type == AZX_DRIVER_ULI) {
  1500. u16 tmp3;
  1501. pci_read_config_word(pci, 0x40, &tmp3);
  1502. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1503. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1504. }
  1505. #endif
  1506. err = pci_request_regions(pci, "ICH HD audio");
  1507. if (err < 0) {
  1508. kfree(chip);
  1509. pci_disable_device(pci);
  1510. return err;
  1511. }
  1512. chip->addr = pci_resource_start(pci, 0);
  1513. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1514. if (chip->remap_addr == NULL) {
  1515. snd_printk(KERN_ERR SFX "ioremap error\n");
  1516. err = -ENXIO;
  1517. goto errout;
  1518. }
  1519. if (chip->msi)
  1520. if (pci_enable_msi(pci) < 0)
  1521. chip->msi = 0;
  1522. if (azx_acquire_irq(chip, 0) < 0) {
  1523. err = -EBUSY;
  1524. goto errout;
  1525. }
  1526. pci_set_master(pci);
  1527. synchronize_irq(chip->irq);
  1528. switch (chip->driver_type) {
  1529. case AZX_DRIVER_ULI:
  1530. chip->playback_streams = ULI_NUM_PLAYBACK;
  1531. chip->capture_streams = ULI_NUM_CAPTURE;
  1532. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1533. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1534. break;
  1535. case AZX_DRIVER_ATIHDMI:
  1536. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1537. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1538. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1539. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1540. break;
  1541. default:
  1542. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1543. chip->capture_streams = ICH6_NUM_CAPTURE;
  1544. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1545. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1546. break;
  1547. }
  1548. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1549. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1550. GFP_KERNEL);
  1551. if (!chip->azx_dev) {
  1552. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1553. goto errout;
  1554. }
  1555. /* allocate memory for the BDL for each stream */
  1556. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1557. snd_dma_pci_data(chip->pci),
  1558. BDL_SIZE, &chip->bdl);
  1559. if (err < 0) {
  1560. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1561. goto errout;
  1562. }
  1563. /* allocate memory for the position buffer */
  1564. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1565. snd_dma_pci_data(chip->pci),
  1566. chip->num_streams * 8, &chip->posbuf);
  1567. if (err < 0) {
  1568. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1569. goto errout;
  1570. }
  1571. /* allocate CORB/RIRB */
  1572. if (!chip->single_cmd) {
  1573. err = azx_alloc_cmd_io(chip);
  1574. if (err < 0)
  1575. goto errout;
  1576. }
  1577. /* initialize streams */
  1578. azx_init_stream(chip);
  1579. /* initialize chip */
  1580. azx_init_pci(chip);
  1581. azx_init_chip(chip);
  1582. /* codec detection */
  1583. if (!chip->codec_mask) {
  1584. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1585. err = -ENODEV;
  1586. goto errout;
  1587. }
  1588. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1589. if (err <0) {
  1590. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1591. goto errout;
  1592. }
  1593. strcpy(card->driver, "HDA-Intel");
  1594. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1595. sprintf(card->longname, "%s at 0x%lx irq %i",
  1596. card->shortname, chip->addr, chip->irq);
  1597. *rchip = chip;
  1598. return 0;
  1599. errout:
  1600. azx_free(chip);
  1601. return err;
  1602. }
  1603. static void power_down_all_codecs(struct azx *chip)
  1604. {
  1605. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1606. /* The codecs were powered up in snd_hda_codec_new().
  1607. * Now all initialization done, so turn them down if possible
  1608. */
  1609. struct hda_codec *codec;
  1610. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1611. snd_hda_power_down(codec);
  1612. }
  1613. #endif
  1614. }
  1615. static int __devinit azx_probe(struct pci_dev *pci,
  1616. const struct pci_device_id *pci_id)
  1617. {
  1618. struct snd_card *card;
  1619. struct azx *chip;
  1620. int err;
  1621. card = snd_card_new(index, id, THIS_MODULE, 0);
  1622. if (!card) {
  1623. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1624. return -ENOMEM;
  1625. }
  1626. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1627. if (err < 0) {
  1628. snd_card_free(card);
  1629. return err;
  1630. }
  1631. card->private_data = chip;
  1632. /* create codec instances */
  1633. err = azx_codec_create(chip, model);
  1634. if (err < 0) {
  1635. snd_card_free(card);
  1636. return err;
  1637. }
  1638. /* create PCM streams */
  1639. err = azx_pcm_create(chip);
  1640. if (err < 0) {
  1641. snd_card_free(card);
  1642. return err;
  1643. }
  1644. /* create mixer controls */
  1645. err = azx_mixer_create(chip);
  1646. if (err < 0) {
  1647. snd_card_free(card);
  1648. return err;
  1649. }
  1650. snd_card_set_dev(card, &pci->dev);
  1651. err = snd_card_register(card);
  1652. if (err < 0) {
  1653. snd_card_free(card);
  1654. return err;
  1655. }
  1656. pci_set_drvdata(pci, card);
  1657. chip->running = 1;
  1658. power_down_all_codecs(chip);
  1659. return err;
  1660. }
  1661. static void __devexit azx_remove(struct pci_dev *pci)
  1662. {
  1663. snd_card_free(pci_get_drvdata(pci));
  1664. pci_set_drvdata(pci, NULL);
  1665. }
  1666. /* PCI IDs */
  1667. static struct pci_device_id azx_ids[] = {
  1668. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1669. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1670. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1671. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1672. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1673. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1674. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1675. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1676. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1677. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1678. { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1679. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1680. { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
  1681. { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
  1682. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1683. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1684. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1685. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1686. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1687. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1688. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1689. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1690. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1691. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1692. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1693. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1694. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1695. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1696. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1697. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1698. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1699. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1700. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1701. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1702. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1703. { 0, }
  1704. };
  1705. MODULE_DEVICE_TABLE(pci, azx_ids);
  1706. /* pci_driver definition */
  1707. static struct pci_driver driver = {
  1708. .name = "HDA Intel",
  1709. .id_table = azx_ids,
  1710. .probe = azx_probe,
  1711. .remove = __devexit_p(azx_remove),
  1712. #ifdef CONFIG_PM
  1713. .suspend = azx_suspend,
  1714. .resume = azx_resume,
  1715. #endif
  1716. };
  1717. static int __init alsa_card_azx_init(void)
  1718. {
  1719. return pci_register_driver(&driver);
  1720. }
  1721. static void __exit alsa_card_azx_exit(void)
  1722. {
  1723. pci_unregister_driver(&driver);
  1724. }
  1725. module_init(alsa_card_azx_init)
  1726. module_exit(alsa_card_azx_exit)