common.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/ata_platform.h>
  15. #include <linux/mtd/nand.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/spinlock.h>
  19. #include <net/dsa.h>
  20. #include <asm/page.h>
  21. #include <asm/timex.h>
  22. #include <asm/kexec.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/time.h>
  25. #include <mach/kirkwood.h>
  26. #include <mach/bridge-regs.h>
  27. #include <plat/audio.h>
  28. #include <plat/cache-feroceon-l2.h>
  29. #include <plat/mvsdio.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/ehci-orion.h>
  32. #include <plat/common.h>
  33. #include <plat/time.h>
  34. #include <plat/addr-map.h>
  35. #include <plat/mv_xor.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc kirkwood_io_desc[] __initdata = {
  41. {
  42. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  43. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  44. .length = KIRKWOOD_PCIE_IO_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  48. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  49. .length = KIRKWOOD_PCIE1_IO_SIZE,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  53. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  54. .length = KIRKWOOD_REGS_SIZE,
  55. .type = MT_DEVICE,
  56. },
  57. };
  58. void __init kirkwood_map_io(void)
  59. {
  60. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  61. }
  62. /*****************************************************************************
  63. * CLK tree
  64. ****************************************************************************/
  65. static void disable_sata0(void)
  66. {
  67. /* Disable PLL and IVREF */
  68. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  69. /* Disable PHY */
  70. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  71. }
  72. static void disable_sata1(void)
  73. {
  74. /* Disable PLL and IVREF */
  75. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  76. /* Disable PHY */
  77. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  78. }
  79. static void disable_pcie0(void)
  80. {
  81. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  82. while (1)
  83. if (readl(PCIE_STATUS) & 0x1)
  84. break;
  85. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  86. }
  87. static void disable_pcie1(void)
  88. {
  89. u32 dev, rev;
  90. kirkwood_pcie_id(&dev, &rev);
  91. if (dev == MV88F6282_DEV_ID) {
  92. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  93. while (1)
  94. if (readl(PCIE1_STATUS) & 0x1)
  95. break;
  96. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  97. }
  98. }
  99. /* An extended version of the gated clk. This calls fn() before
  100. * disabling the clock. We use this to turn off PHYs etc. */
  101. struct clk_gate_fn {
  102. struct clk_gate gate;
  103. void (*fn)(void);
  104. };
  105. #define to_clk_gate_fn(_gate) container_of(_gate, struct clk_gate_fn, gate)
  106. #define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
  107. static void clk_gate_fn_disable(struct clk_hw *hw)
  108. {
  109. struct clk_gate *gate = to_clk_gate(hw);
  110. struct clk_gate_fn *gate_fn = to_clk_gate_fn(gate);
  111. if (gate_fn->fn)
  112. gate_fn->fn();
  113. clk_gate_ops.disable(hw);
  114. }
  115. static struct clk_ops clk_gate_fn_ops;
  116. static struct clk __init *clk_register_gate_fn(struct device *dev,
  117. const char *name,
  118. const char *parent_name, unsigned long flags,
  119. void __iomem *reg, u8 bit_idx,
  120. u8 clk_gate_flags, spinlock_t *lock,
  121. void (*fn)(void))
  122. {
  123. struct clk_gate_fn *gate_fn;
  124. struct clk *clk;
  125. struct clk_init_data init;
  126. gate_fn = kzalloc(sizeof(struct clk_gate_fn), GFP_KERNEL);
  127. if (!gate_fn) {
  128. pr_err("%s: could not allocate gated clk\n", __func__);
  129. return ERR_PTR(-ENOMEM);
  130. }
  131. init.name = name;
  132. init.ops = &clk_gate_fn_ops;
  133. init.flags = flags;
  134. init.parent_names = (parent_name ? &parent_name : NULL);
  135. init.num_parents = (parent_name ? 1 : 0);
  136. /* struct clk_gate assignments */
  137. gate_fn->gate.reg = reg;
  138. gate_fn->gate.bit_idx = bit_idx;
  139. gate_fn->gate.flags = clk_gate_flags;
  140. gate_fn->gate.lock = lock;
  141. gate_fn->gate.hw.init = &init;
  142. /* ops is the gate ops, but with our disable function */
  143. if (clk_gate_fn_ops.disable != clk_gate_fn_disable) {
  144. clk_gate_fn_ops = clk_gate_ops;
  145. clk_gate_fn_ops.disable = clk_gate_fn_disable;
  146. }
  147. clk = clk_register(dev, &gate_fn->gate.hw);
  148. if (IS_ERR(clk))
  149. kfree(gate_fn);
  150. return clk;
  151. }
  152. static DEFINE_SPINLOCK(gating_lock);
  153. static struct clk *tclk;
  154. static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
  155. {
  156. return clk_register_gate(NULL, name, "tclk", 0,
  157. (void __iomem *)CLOCK_GATING_CTRL,
  158. bit_idx, 0, &gating_lock);
  159. }
  160. static struct clk __init *kirkwood_register_gate_fn(const char *name,
  161. u8 bit_idx,
  162. void (*fn)(void))
  163. {
  164. return clk_register_gate_fn(NULL, name, "tclk", 0,
  165. (void __iomem *)CLOCK_GATING_CTRL,
  166. bit_idx, 0, &gating_lock, fn);
  167. }
  168. void __init kirkwood_clk_init(void)
  169. {
  170. struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0, *sdio;
  171. struct clk *crypto, *xor0, *xor1, *pex0, *pex1, *audio;
  172. tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
  173. CLK_IS_ROOT, kirkwood_tclk);
  174. runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
  175. ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
  176. ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
  177. sata0 = kirkwood_register_gate_fn("sata0", CGC_BIT_SATA0,
  178. disable_sata0);
  179. sata1 = kirkwood_register_gate_fn("sata1", CGC_BIT_SATA1,
  180. disable_sata1);
  181. usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
  182. sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO);
  183. crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
  184. xor0 = kirkwood_register_gate("xor0", CGC_BIT_XOR0);
  185. xor1 = kirkwood_register_gate("xor1", CGC_BIT_XOR1);
  186. pex0 = kirkwood_register_gate_fn("pex0", CGC_BIT_PEX0,
  187. disable_pcie0);
  188. pex1 = kirkwood_register_gate_fn("pex1", CGC_BIT_PEX1,
  189. disable_pcie1);
  190. audio = kirkwood_register_gate("audio", CGC_BIT_AUDIO);
  191. kirkwood_register_gate("tdm", CGC_BIT_TDM);
  192. kirkwood_register_gate("tsu", CGC_BIT_TSU);
  193. /* clkdev entries, mapping clks to devices */
  194. orion_clkdev_add(NULL, "orion_spi.0", runit);
  195. orion_clkdev_add(NULL, "orion_spi.1", runit);
  196. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
  197. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
  198. orion_clkdev_add(NULL, "orion_wdt", tclk);
  199. orion_clkdev_add("0", "sata_mv.0", sata0);
  200. orion_clkdev_add("1", "sata_mv.0", sata1);
  201. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  202. orion_clkdev_add(NULL, "orion_nand", runit);
  203. orion_clkdev_add(NULL, "mvsdio", sdio);
  204. orion_clkdev_add(NULL, "mv_crypto", crypto);
  205. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0);
  206. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1);
  207. orion_clkdev_add("0", "pcie", pex0);
  208. orion_clkdev_add("1", "pcie", pex1);
  209. orion_clkdev_add(NULL, "kirkwood-i2s", audio);
  210. }
  211. /*****************************************************************************
  212. * EHCI0
  213. ****************************************************************************/
  214. void __init kirkwood_ehci_init(void)
  215. {
  216. orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
  217. }
  218. /*****************************************************************************
  219. * GE00
  220. ****************************************************************************/
  221. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  222. {
  223. orion_ge00_init(eth_data,
  224. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  225. IRQ_KIRKWOOD_GE00_ERR);
  226. }
  227. /*****************************************************************************
  228. * GE01
  229. ****************************************************************************/
  230. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  231. {
  232. orion_ge01_init(eth_data,
  233. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  234. IRQ_KIRKWOOD_GE01_ERR);
  235. }
  236. /*****************************************************************************
  237. * Ethernet switch
  238. ****************************************************************************/
  239. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  240. {
  241. orion_ge00_switch_init(d, irq);
  242. }
  243. /*****************************************************************************
  244. * NAND flash
  245. ****************************************************************************/
  246. static struct resource kirkwood_nand_resource = {
  247. .flags = IORESOURCE_MEM,
  248. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  249. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  250. KIRKWOOD_NAND_MEM_SIZE - 1,
  251. };
  252. static struct orion_nand_data kirkwood_nand_data = {
  253. .cle = 0,
  254. .ale = 1,
  255. .width = 8,
  256. };
  257. static struct platform_device kirkwood_nand_flash = {
  258. .name = "orion_nand",
  259. .id = -1,
  260. .dev = {
  261. .platform_data = &kirkwood_nand_data,
  262. },
  263. .resource = &kirkwood_nand_resource,
  264. .num_resources = 1,
  265. };
  266. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  267. int chip_delay)
  268. {
  269. kirkwood_nand_data.parts = parts;
  270. kirkwood_nand_data.nr_parts = nr_parts;
  271. kirkwood_nand_data.chip_delay = chip_delay;
  272. platform_device_register(&kirkwood_nand_flash);
  273. }
  274. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  275. int (*dev_ready)(struct mtd_info *))
  276. {
  277. kirkwood_nand_data.parts = parts;
  278. kirkwood_nand_data.nr_parts = nr_parts;
  279. kirkwood_nand_data.dev_ready = dev_ready;
  280. platform_device_register(&kirkwood_nand_flash);
  281. }
  282. /*****************************************************************************
  283. * SoC RTC
  284. ****************************************************************************/
  285. static void __init kirkwood_rtc_init(void)
  286. {
  287. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  288. }
  289. /*****************************************************************************
  290. * SATA
  291. ****************************************************************************/
  292. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  293. {
  294. orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
  295. }
  296. /*****************************************************************************
  297. * SD/SDIO/MMC
  298. ****************************************************************************/
  299. static struct resource mvsdio_resources[] = {
  300. [0] = {
  301. .start = SDIO_PHYS_BASE,
  302. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  303. .flags = IORESOURCE_MEM,
  304. },
  305. [1] = {
  306. .start = IRQ_KIRKWOOD_SDIO,
  307. .end = IRQ_KIRKWOOD_SDIO,
  308. .flags = IORESOURCE_IRQ,
  309. },
  310. };
  311. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  312. static struct platform_device kirkwood_sdio = {
  313. .name = "mvsdio",
  314. .id = -1,
  315. .dev = {
  316. .dma_mask = &mvsdio_dmamask,
  317. .coherent_dma_mask = DMA_BIT_MASK(32),
  318. },
  319. .num_resources = ARRAY_SIZE(mvsdio_resources),
  320. .resource = mvsdio_resources,
  321. };
  322. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  323. {
  324. u32 dev, rev;
  325. kirkwood_pcie_id(&dev, &rev);
  326. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  327. mvsdio_data->clock = 100000000;
  328. else
  329. mvsdio_data->clock = 200000000;
  330. kirkwood_sdio.dev.platform_data = mvsdio_data;
  331. platform_device_register(&kirkwood_sdio);
  332. }
  333. /*****************************************************************************
  334. * SPI
  335. ****************************************************************************/
  336. void __init kirkwood_spi_init()
  337. {
  338. orion_spi_init(SPI_PHYS_BASE);
  339. }
  340. /*****************************************************************************
  341. * I2C
  342. ****************************************************************************/
  343. void __init kirkwood_i2c_init(void)
  344. {
  345. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  346. }
  347. /*****************************************************************************
  348. * UART0
  349. ****************************************************************************/
  350. void __init kirkwood_uart0_init(void)
  351. {
  352. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  353. IRQ_KIRKWOOD_UART_0, tclk);
  354. }
  355. /*****************************************************************************
  356. * UART1
  357. ****************************************************************************/
  358. void __init kirkwood_uart1_init(void)
  359. {
  360. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  361. IRQ_KIRKWOOD_UART_1, tclk);
  362. }
  363. /*****************************************************************************
  364. * Cryptographic Engines and Security Accelerator (CESA)
  365. ****************************************************************************/
  366. void __init kirkwood_crypto_init(void)
  367. {
  368. orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
  369. KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
  370. }
  371. /*****************************************************************************
  372. * XOR0
  373. ****************************************************************************/
  374. void __init kirkwood_xor0_init(void)
  375. {
  376. orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  377. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  378. }
  379. /*****************************************************************************
  380. * XOR1
  381. ****************************************************************************/
  382. void __init kirkwood_xor1_init(void)
  383. {
  384. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  385. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  386. }
  387. /*****************************************************************************
  388. * Watchdog
  389. ****************************************************************************/
  390. void __init kirkwood_wdt_init(void)
  391. {
  392. orion_wdt_init();
  393. }
  394. /*****************************************************************************
  395. * Time handling
  396. ****************************************************************************/
  397. void __init kirkwood_init_early(void)
  398. {
  399. orion_time_set_base(TIMER_VIRT_BASE);
  400. }
  401. int kirkwood_tclk;
  402. static int __init kirkwood_find_tclk(void)
  403. {
  404. u32 dev, rev;
  405. kirkwood_pcie_id(&dev, &rev);
  406. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  407. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  408. return 200000000;
  409. return 166666667;
  410. }
  411. static void __init kirkwood_timer_init(void)
  412. {
  413. kirkwood_tclk = kirkwood_find_tclk();
  414. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  415. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  416. }
  417. struct sys_timer kirkwood_timer = {
  418. .init = kirkwood_timer_init,
  419. };
  420. /*****************************************************************************
  421. * Audio
  422. ****************************************************************************/
  423. static struct resource kirkwood_i2s_resources[] = {
  424. [0] = {
  425. .start = AUDIO_PHYS_BASE,
  426. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  427. .flags = IORESOURCE_MEM,
  428. },
  429. [1] = {
  430. .start = IRQ_KIRKWOOD_I2S,
  431. .end = IRQ_KIRKWOOD_I2S,
  432. .flags = IORESOURCE_IRQ,
  433. },
  434. };
  435. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  436. .burst = 128,
  437. };
  438. static struct platform_device kirkwood_i2s_device = {
  439. .name = "kirkwood-i2s",
  440. .id = -1,
  441. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  442. .resource = kirkwood_i2s_resources,
  443. .dev = {
  444. .platform_data = &kirkwood_i2s_data,
  445. },
  446. };
  447. static struct platform_device kirkwood_pcm_device = {
  448. .name = "kirkwood-pcm-audio",
  449. .id = -1,
  450. };
  451. void __init kirkwood_audio_init(void)
  452. {
  453. platform_device_register(&kirkwood_i2s_device);
  454. platform_device_register(&kirkwood_pcm_device);
  455. }
  456. /*****************************************************************************
  457. * General
  458. ****************************************************************************/
  459. /*
  460. * Identify device ID and revision.
  461. */
  462. char * __init kirkwood_id(void)
  463. {
  464. u32 dev, rev;
  465. kirkwood_pcie_id(&dev, &rev);
  466. if (dev == MV88F6281_DEV_ID) {
  467. if (rev == MV88F6281_REV_Z0)
  468. return "MV88F6281-Z0";
  469. else if (rev == MV88F6281_REV_A0)
  470. return "MV88F6281-A0";
  471. else if (rev == MV88F6281_REV_A1)
  472. return "MV88F6281-A1";
  473. else
  474. return "MV88F6281-Rev-Unsupported";
  475. } else if (dev == MV88F6192_DEV_ID) {
  476. if (rev == MV88F6192_REV_Z0)
  477. return "MV88F6192-Z0";
  478. else if (rev == MV88F6192_REV_A0)
  479. return "MV88F6192-A0";
  480. else if (rev == MV88F6192_REV_A1)
  481. return "MV88F6192-A1";
  482. else
  483. return "MV88F6192-Rev-Unsupported";
  484. } else if (dev == MV88F6180_DEV_ID) {
  485. if (rev == MV88F6180_REV_A0)
  486. return "MV88F6180-Rev-A0";
  487. else if (rev == MV88F6180_REV_A1)
  488. return "MV88F6180-Rev-A1";
  489. else
  490. return "MV88F6180-Rev-Unsupported";
  491. } else if (dev == MV88F6282_DEV_ID) {
  492. if (rev == MV88F6282_REV_A0)
  493. return "MV88F6282-Rev-A0";
  494. else if (rev == MV88F6282_REV_A1)
  495. return "MV88F6282-Rev-A1";
  496. else
  497. return "MV88F6282-Rev-Unsupported";
  498. } else {
  499. return "Device-Unknown";
  500. }
  501. }
  502. void __init kirkwood_l2_init(void)
  503. {
  504. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  505. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  506. feroceon_l2_init(1);
  507. #else
  508. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  509. feroceon_l2_init(0);
  510. #endif
  511. }
  512. void __init kirkwood_init(void)
  513. {
  514. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  515. kirkwood_id(), kirkwood_tclk);
  516. /*
  517. * Disable propagation of mbus errors to the CPU local bus,
  518. * as this causes mbus errors (which can occur for example
  519. * for PCI aborts) to throw CPU aborts, which we're not set
  520. * up to deal with.
  521. */
  522. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  523. kirkwood_setup_cpu_mbus();
  524. #ifdef CONFIG_CACHE_FEROCEON_L2
  525. kirkwood_l2_init();
  526. #endif
  527. /* Setup root of clk tree */
  528. kirkwood_clk_init();
  529. /* internal devices that every board has */
  530. kirkwood_rtc_init();
  531. kirkwood_wdt_init();
  532. kirkwood_xor0_init();
  533. kirkwood_xor1_init();
  534. kirkwood_crypto_init();
  535. #ifdef CONFIG_KEXEC
  536. kexec_reinit = kirkwood_enable_pcie;
  537. #endif
  538. }
  539. void kirkwood_restart(char mode, const char *cmd)
  540. {
  541. /*
  542. * Enable soft reset to assert RSTOUTn.
  543. */
  544. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  545. /*
  546. * Assert soft reset.
  547. */
  548. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  549. while (1)
  550. ;
  551. }