pm80xx_hwi.c 138 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367
  1. /*
  2. * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 PMC-Sierra, Inc.,
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm80xx_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. #define SMP_DIRECT 1
  46. #define SMP_INDIRECT 2
  47. /**
  48. * read_main_config_table - read the configure table and save it.
  49. * @pm8001_ha: our hba card information
  50. */
  51. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  52. {
  53. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  54. pm8001_ha->main_cfg_tbl.pm80xx_tbl.signature =
  55. pm8001_mr32(address, MAIN_SIGNATURE_OFFSET);
  56. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interface_rev =
  57. pm8001_mr32(address, MAIN_INTERFACE_REVISION);
  58. pm8001_ha->main_cfg_tbl.pm80xx_tbl.firmware_rev =
  59. pm8001_mr32(address, MAIN_FW_REVISION);
  60. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_out_io =
  61. pm8001_mr32(address, MAIN_MAX_OUTSTANDING_IO_OFFSET);
  62. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_sgl =
  63. pm8001_mr32(address, MAIN_MAX_SGL_OFFSET);
  64. pm8001_ha->main_cfg_tbl.pm80xx_tbl.ctrl_cap_flag =
  65. pm8001_mr32(address, MAIN_CNTRL_CAP_OFFSET);
  66. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gst_offset =
  67. pm8001_mr32(address, MAIN_GST_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_queue_offset =
  69. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm80xx_tbl.outbound_queue_offset =
  71. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  72. /* read Error Dump Offset and Length */
  73. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset0 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  75. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length0 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  77. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset1 =
  78. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  79. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length1 =
  80. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  81. /* read GPIO LED settings from the configuration table */
  82. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping =
  83. pm8001_mr32(address, MAIN_GPIO_LED_FLAGS_OFFSET);
  84. /* read analog Setting offset from the configuration table */
  85. pm8001_ha->main_cfg_tbl.pm80xx_tbl.analog_setup_table_offset =
  86. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  87. pm8001_ha->main_cfg_tbl.pm80xx_tbl.int_vec_table_offset =
  88. pm8001_mr32(address, MAIN_INT_VECTOR_TABLE_OFFSET);
  89. pm8001_ha->main_cfg_tbl.pm80xx_tbl.phy_attr_table_offset =
  90. pm8001_mr32(address, MAIN_SAS_PHY_ATTR_TABLE_OFFSET);
  91. }
  92. /**
  93. * read_general_status_table - read the general status table and save it.
  94. * @pm8001_ha: our hba card information
  95. */
  96. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  97. {
  98. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  99. pm8001_ha->gs_tbl.pm80xx_tbl.gst_len_mpistate =
  100. pm8001_mr32(address, GST_GSTLEN_MPIS_OFFSET);
  101. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state0 =
  102. pm8001_mr32(address, GST_IQ_FREEZE_STATE0_OFFSET);
  103. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state1 =
  104. pm8001_mr32(address, GST_IQ_FREEZE_STATE1_OFFSET);
  105. pm8001_ha->gs_tbl.pm80xx_tbl.msgu_tcnt =
  106. pm8001_mr32(address, GST_MSGUTCNT_OFFSET);
  107. pm8001_ha->gs_tbl.pm80xx_tbl.iop_tcnt =
  108. pm8001_mr32(address, GST_IOPTCNT_OFFSET);
  109. pm8001_ha->gs_tbl.pm80xx_tbl.gpio_input_val =
  110. pm8001_mr32(address, GST_GPIO_INPUT_VAL);
  111. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[0] =
  112. pm8001_mr32(address, GST_RERRINFO_OFFSET0);
  113. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[1] =
  114. pm8001_mr32(address, GST_RERRINFO_OFFSET1);
  115. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[2] =
  116. pm8001_mr32(address, GST_RERRINFO_OFFSET2);
  117. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[3] =
  118. pm8001_mr32(address, GST_RERRINFO_OFFSET3);
  119. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[4] =
  120. pm8001_mr32(address, GST_RERRINFO_OFFSET4);
  121. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[5] =
  122. pm8001_mr32(address, GST_RERRINFO_OFFSET5);
  123. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[6] =
  124. pm8001_mr32(address, GST_RERRINFO_OFFSET6);
  125. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[7] =
  126. pm8001_mr32(address, GST_RERRINFO_OFFSET7);
  127. }
  128. /**
  129. * read_phy_attr_table - read the phy attribute table and save it.
  130. * @pm8001_ha: our hba card information
  131. */
  132. static void read_phy_attr_table(struct pm8001_hba_info *pm8001_ha)
  133. {
  134. void __iomem *address = pm8001_ha->pspa_q_tbl_addr;
  135. pm8001_ha->phy_attr_table.phystart1_16[0] =
  136. pm8001_mr32(address, PSPA_PHYSTATE0_OFFSET);
  137. pm8001_ha->phy_attr_table.phystart1_16[1] =
  138. pm8001_mr32(address, PSPA_PHYSTATE1_OFFSET);
  139. pm8001_ha->phy_attr_table.phystart1_16[2] =
  140. pm8001_mr32(address, PSPA_PHYSTATE2_OFFSET);
  141. pm8001_ha->phy_attr_table.phystart1_16[3] =
  142. pm8001_mr32(address, PSPA_PHYSTATE3_OFFSET);
  143. pm8001_ha->phy_attr_table.phystart1_16[4] =
  144. pm8001_mr32(address, PSPA_PHYSTATE4_OFFSET);
  145. pm8001_ha->phy_attr_table.phystart1_16[5] =
  146. pm8001_mr32(address, PSPA_PHYSTATE5_OFFSET);
  147. pm8001_ha->phy_attr_table.phystart1_16[6] =
  148. pm8001_mr32(address, PSPA_PHYSTATE6_OFFSET);
  149. pm8001_ha->phy_attr_table.phystart1_16[7] =
  150. pm8001_mr32(address, PSPA_PHYSTATE7_OFFSET);
  151. pm8001_ha->phy_attr_table.phystart1_16[8] =
  152. pm8001_mr32(address, PSPA_PHYSTATE8_OFFSET);
  153. pm8001_ha->phy_attr_table.phystart1_16[9] =
  154. pm8001_mr32(address, PSPA_PHYSTATE9_OFFSET);
  155. pm8001_ha->phy_attr_table.phystart1_16[10] =
  156. pm8001_mr32(address, PSPA_PHYSTATE10_OFFSET);
  157. pm8001_ha->phy_attr_table.phystart1_16[11] =
  158. pm8001_mr32(address, PSPA_PHYSTATE11_OFFSET);
  159. pm8001_ha->phy_attr_table.phystart1_16[12] =
  160. pm8001_mr32(address, PSPA_PHYSTATE12_OFFSET);
  161. pm8001_ha->phy_attr_table.phystart1_16[13] =
  162. pm8001_mr32(address, PSPA_PHYSTATE13_OFFSET);
  163. pm8001_ha->phy_attr_table.phystart1_16[14] =
  164. pm8001_mr32(address, PSPA_PHYSTATE14_OFFSET);
  165. pm8001_ha->phy_attr_table.phystart1_16[15] =
  166. pm8001_mr32(address, PSPA_PHYSTATE15_OFFSET);
  167. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[0] =
  168. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID0_OFFSET);
  169. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[1] =
  170. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID1_OFFSET);
  171. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[2] =
  172. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID2_OFFSET);
  173. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[3] =
  174. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID3_OFFSET);
  175. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[4] =
  176. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID4_OFFSET);
  177. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[5] =
  178. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID5_OFFSET);
  179. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[6] =
  180. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID6_OFFSET);
  181. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[7] =
  182. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID7_OFFSET);
  183. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[8] =
  184. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID8_OFFSET);
  185. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[9] =
  186. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID9_OFFSET);
  187. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[10] =
  188. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID10_OFFSET);
  189. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[11] =
  190. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID11_OFFSET);
  191. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[12] =
  192. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID12_OFFSET);
  193. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[13] =
  194. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID13_OFFSET);
  195. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[14] =
  196. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID14_OFFSET);
  197. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[15] =
  198. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID15_OFFSET);
  199. }
  200. /**
  201. * read_inbnd_queue_table - read the inbound queue table and save it.
  202. * @pm8001_ha: our hba card information
  203. */
  204. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  205. {
  206. int i;
  207. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  208. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  209. u32 offset = i * 0x20;
  210. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  211. get_pci_bar_index(pm8001_mr32(address,
  212. (offset + IB_PIPCI_BAR)));
  213. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  214. pm8001_mr32(address, (offset + IB_PIPCI_BAR_OFFSET));
  215. }
  216. }
  217. /**
  218. * read_outbnd_queue_table - read the outbound queue table and save it.
  219. * @pm8001_ha: our hba card information
  220. */
  221. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  222. {
  223. int i;
  224. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  225. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  226. u32 offset = i * 0x24;
  227. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  228. get_pci_bar_index(pm8001_mr32(address,
  229. (offset + OB_CIPCI_BAR)));
  230. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  231. pm8001_mr32(address, (offset + OB_CIPCI_BAR_OFFSET));
  232. }
  233. }
  234. /**
  235. * init_default_table_values - init the default table.
  236. * @pm8001_ha: our hba card information
  237. */
  238. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  239. {
  240. int i;
  241. u32 offsetib, offsetob;
  242. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  243. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  244. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr =
  245. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  246. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr =
  247. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  248. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size =
  249. PM8001_EVENT_LOG_SIZE;
  250. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity = 0x01;
  251. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr =
  252. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  253. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr =
  254. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  255. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size =
  256. PM8001_EVENT_LOG_SIZE;
  257. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity = 0x01;
  258. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt = 0x01;
  259. /* Disable end to end CRC checking */
  260. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump = (0x1 << 16);
  261. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  262. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  263. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
  264. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  265. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  266. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  267. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  268. pm8001_ha->inbnd_q_tbl[i].base_virt =
  269. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  270. pm8001_ha->inbnd_q_tbl[i].total_length =
  271. pm8001_ha->memoryMap.region[IB + i].total_len;
  272. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  273. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  274. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  275. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  276. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  277. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  278. offsetib = i * 0x20;
  279. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  280. get_pci_bar_index(pm8001_mr32(addressib,
  281. (offsetib + 0x14)));
  282. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  283. pm8001_mr32(addressib, (offsetib + 0x18));
  284. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  285. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  286. }
  287. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  288. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  289. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
  290. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  291. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  292. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  293. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  294. pm8001_ha->outbnd_q_tbl[i].base_virt =
  295. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  296. pm8001_ha->outbnd_q_tbl[i].total_length =
  297. pm8001_ha->memoryMap.region[OB + i].total_len;
  298. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  299. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  300. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  301. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  302. /* interrupt vector based on oq */
  303. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay = (i << 24);
  304. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  305. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  306. offsetob = i * 0x24;
  307. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  308. get_pci_bar_index(pm8001_mr32(addressob,
  309. offsetob + 0x14));
  310. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  311. pm8001_mr32(addressob, (offsetob + 0x18));
  312. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  313. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  314. }
  315. }
  316. /**
  317. * update_main_config_table - update the main default table to the HBA.
  318. * @pm8001_ha: our hba card information
  319. */
  320. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  321. {
  322. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  323. pm8001_mw32(address, MAIN_IQNPPD_HPPD_OFFSET,
  324. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_q_nppd_hppd);
  325. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_HI,
  326. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr);
  327. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_LO,
  328. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr);
  329. pm8001_mw32(address, MAIN_EVENT_LOG_BUFF_SIZE,
  330. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size);
  331. pm8001_mw32(address, MAIN_EVENT_LOG_OPTION,
  332. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity);
  333. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_HI,
  334. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr);
  335. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_LO,
  336. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr);
  337. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_BUFF_SIZE,
  338. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size);
  339. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_OPTION,
  340. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity);
  341. pm8001_mw32(address, MAIN_FATAL_ERROR_INTERRUPT,
  342. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt);
  343. pm8001_mw32(address, MAIN_EVENT_CRC_CHECK,
  344. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump);
  345. /* SPCv specific */
  346. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping &= 0xCFFFFFFF;
  347. /* Set GPIOLED to 0x2 for LED indicator */
  348. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping |= 0x20000000;
  349. pm8001_mw32(address, MAIN_GPIO_LED_FLAGS_OFFSET,
  350. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping);
  351. pm8001_mw32(address, MAIN_PORT_RECOVERY_TIMER,
  352. pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer);
  353. pm8001_mw32(address, MAIN_INT_REASSERTION_DELAY,
  354. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interrupt_reassertion_delay);
  355. }
  356. /**
  357. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  358. * @pm8001_ha: our hba card information
  359. */
  360. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  361. int number)
  362. {
  363. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  364. u16 offset = number * 0x20;
  365. pm8001_mw32(address, offset + IB_PROPERITY_OFFSET,
  366. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  367. pm8001_mw32(address, offset + IB_BASE_ADDR_HI_OFFSET,
  368. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  369. pm8001_mw32(address, offset + IB_BASE_ADDR_LO_OFFSET,
  370. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  371. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_HI_OFFSET,
  372. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  373. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_LO_OFFSET,
  374. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  375. }
  376. /**
  377. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  378. * @pm8001_ha: our hba card information
  379. */
  380. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  381. int number)
  382. {
  383. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  384. u16 offset = number * 0x24;
  385. pm8001_mw32(address, offset + OB_PROPERITY_OFFSET,
  386. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  387. pm8001_mw32(address, offset + OB_BASE_ADDR_HI_OFFSET,
  388. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  389. pm8001_mw32(address, offset + OB_BASE_ADDR_LO_OFFSET,
  390. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  391. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_HI_OFFSET,
  392. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  393. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_LO_OFFSET,
  394. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  395. pm8001_mw32(address, offset + OB_INTERRUPT_COALES_OFFSET,
  396. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  397. }
  398. /**
  399. * mpi_init_check - check firmware initialization status.
  400. * @pm8001_ha: our hba card information
  401. */
  402. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  403. {
  404. u32 max_wait_count;
  405. u32 value;
  406. u32 gst_len_mpistate;
  407. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  408. table is updated */
  409. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_UPDATE);
  410. /* wait until Inbound DoorBell Clear Register toggled */
  411. if (IS_SPCV_12G(pm8001_ha->pdev)) {
  412. max_wait_count = 4 * 1000 * 1000;/* 4 sec */
  413. } else {
  414. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  415. }
  416. do {
  417. udelay(1);
  418. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  419. value &= SPCv_MSGU_CFG_TABLE_UPDATE;
  420. } while ((value != 0) && (--max_wait_count));
  421. if (!max_wait_count)
  422. return -1;
  423. /* check the MPI-State for initialization upto 100ms*/
  424. max_wait_count = 100 * 1000;/* 100 msec */
  425. do {
  426. udelay(1);
  427. gst_len_mpistate =
  428. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  429. GST_GSTLEN_MPIS_OFFSET);
  430. } while ((GST_MPI_STATE_INIT !=
  431. (gst_len_mpistate & GST_MPI_STATE_MASK)) && (--max_wait_count));
  432. if (!max_wait_count)
  433. return -1;
  434. /* check MPI Initialization error */
  435. gst_len_mpistate = gst_len_mpistate >> 16;
  436. if (0x0000 != gst_len_mpistate)
  437. return -1;
  438. return 0;
  439. }
  440. /**
  441. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  442. * @pm8001_ha: our hba card information
  443. */
  444. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  445. {
  446. u32 value;
  447. u32 max_wait_count;
  448. u32 max_wait_time;
  449. int ret = 0;
  450. /* reset / PCIe ready */
  451. max_wait_time = max_wait_count = 100 * 1000; /* 100 milli sec */
  452. do {
  453. udelay(1);
  454. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  455. } while ((value == 0xFFFFFFFF) && (--max_wait_count));
  456. /* check ila status */
  457. max_wait_time = max_wait_count = 1000 * 1000; /* 1000 milli sec */
  458. do {
  459. udelay(1);
  460. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  461. } while (((value & SCRATCH_PAD_ILA_READY) !=
  462. SCRATCH_PAD_ILA_READY) && (--max_wait_count));
  463. if (!max_wait_count)
  464. ret = -1;
  465. else {
  466. PM8001_MSG_DBG(pm8001_ha,
  467. pm8001_printk(" ila ready status in %d millisec\n",
  468. (max_wait_time - max_wait_count)));
  469. }
  470. /* check RAAE status */
  471. max_wait_time = max_wait_count = 1800 * 1000; /* 1800 milli sec */
  472. do {
  473. udelay(1);
  474. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  475. } while (((value & SCRATCH_PAD_RAAE_READY) !=
  476. SCRATCH_PAD_RAAE_READY) && (--max_wait_count));
  477. if (!max_wait_count)
  478. ret = -1;
  479. else {
  480. PM8001_MSG_DBG(pm8001_ha,
  481. pm8001_printk(" raae ready status in %d millisec\n",
  482. (max_wait_time - max_wait_count)));
  483. }
  484. /* check iop0 status */
  485. max_wait_time = max_wait_count = 600 * 1000; /* 600 milli sec */
  486. do {
  487. udelay(1);
  488. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  489. } while (((value & SCRATCH_PAD_IOP0_READY) != SCRATCH_PAD_IOP0_READY) &&
  490. (--max_wait_count));
  491. if (!max_wait_count)
  492. ret = -1;
  493. else {
  494. PM8001_MSG_DBG(pm8001_ha,
  495. pm8001_printk(" iop0 ready status in %d millisec\n",
  496. (max_wait_time - max_wait_count)));
  497. }
  498. /* check iop1 status only for 16 port controllers */
  499. if ((pm8001_ha->chip_id != chip_8008) &&
  500. (pm8001_ha->chip_id != chip_8009)) {
  501. /* 200 milli sec */
  502. max_wait_time = max_wait_count = 200 * 1000;
  503. do {
  504. udelay(1);
  505. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  506. } while (((value & SCRATCH_PAD_IOP1_READY) !=
  507. SCRATCH_PAD_IOP1_READY) && (--max_wait_count));
  508. if (!max_wait_count)
  509. ret = -1;
  510. else {
  511. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  512. "iop1 ready status in %d millisec\n",
  513. (max_wait_time - max_wait_count)));
  514. }
  515. }
  516. return ret;
  517. }
  518. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  519. {
  520. void __iomem *base_addr;
  521. u32 value;
  522. u32 offset;
  523. u32 pcibar;
  524. u32 pcilogic;
  525. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  526. offset = value & 0x03FFFFFF; /* scratch pad 0 TBL address */
  527. PM8001_INIT_DBG(pm8001_ha,
  528. pm8001_printk("Scratchpad 0 Offset: 0x%x value 0x%x\n",
  529. offset, value));
  530. pcilogic = (value & 0xFC000000) >> 26;
  531. pcibar = get_pci_bar_index(pcilogic);
  532. PM8001_INIT_DBG(pm8001_ha,
  533. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  534. pm8001_ha->main_cfg_tbl_addr = base_addr =
  535. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  536. pm8001_ha->general_stat_tbl_addr =
  537. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x18) &
  538. 0xFFFFFF);
  539. pm8001_ha->inbnd_q_tbl_addr =
  540. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C) &
  541. 0xFFFFFF);
  542. pm8001_ha->outbnd_q_tbl_addr =
  543. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x20) &
  544. 0xFFFFFF);
  545. pm8001_ha->ivt_tbl_addr =
  546. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C) &
  547. 0xFFFFFF);
  548. pm8001_ha->pspa_q_tbl_addr =
  549. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x90) &
  550. 0xFFFFFF);
  551. PM8001_INIT_DBG(pm8001_ha,
  552. pm8001_printk("GST OFFSET 0x%x\n",
  553. pm8001_cr32(pm8001_ha, pcibar, offset + 0x18)));
  554. PM8001_INIT_DBG(pm8001_ha,
  555. pm8001_printk("INBND OFFSET 0x%x\n",
  556. pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C)));
  557. PM8001_INIT_DBG(pm8001_ha,
  558. pm8001_printk("OBND OFFSET 0x%x\n",
  559. pm8001_cr32(pm8001_ha, pcibar, offset + 0x20)));
  560. PM8001_INIT_DBG(pm8001_ha,
  561. pm8001_printk("IVT OFFSET 0x%x\n",
  562. pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C)));
  563. PM8001_INIT_DBG(pm8001_ha,
  564. pm8001_printk("PSPA OFFSET 0x%x\n",
  565. pm8001_cr32(pm8001_ha, pcibar, offset + 0x90)));
  566. PM8001_INIT_DBG(pm8001_ha,
  567. pm8001_printk("addr - main cfg %p general status %p\n",
  568. pm8001_ha->main_cfg_tbl_addr,
  569. pm8001_ha->general_stat_tbl_addr));
  570. PM8001_INIT_DBG(pm8001_ha,
  571. pm8001_printk("addr - inbnd %p obnd %p\n",
  572. pm8001_ha->inbnd_q_tbl_addr,
  573. pm8001_ha->outbnd_q_tbl_addr));
  574. PM8001_INIT_DBG(pm8001_ha,
  575. pm8001_printk("addr - pspa %p ivt %p\n",
  576. pm8001_ha->pspa_q_tbl_addr,
  577. pm8001_ha->ivt_tbl_addr));
  578. }
  579. /**
  580. * pm80xx_set_thermal_config - support the thermal configuration
  581. * @pm8001_ha: our hba card information.
  582. */
  583. int
  584. pm80xx_set_thermal_config(struct pm8001_hba_info *pm8001_ha)
  585. {
  586. struct set_ctrl_cfg_req payload;
  587. struct inbound_queue_table *circularQ;
  588. int rc;
  589. u32 tag;
  590. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  591. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  592. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  593. if (rc)
  594. return -1;
  595. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  596. payload.tag = cpu_to_le32(tag);
  597. payload.cfg_pg[0] = (THERMAL_LOG_ENABLE << 9) |
  598. (THERMAL_ENABLE << 8) | THERMAL_OP_CODE;
  599. payload.cfg_pg[1] = (LTEMPHIL << 24) | (RTEMPHIL << 8);
  600. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  601. return rc;
  602. }
  603. /**
  604. * pm80xx_set_sas_protocol_timer_config - support the SAS Protocol
  605. * Timer configuration page
  606. * @pm8001_ha: our hba card information.
  607. */
  608. static int
  609. pm80xx_set_sas_protocol_timer_config(struct pm8001_hba_info *pm8001_ha)
  610. {
  611. struct set_ctrl_cfg_req payload;
  612. struct inbound_queue_table *circularQ;
  613. SASProtocolTimerConfig_t SASConfigPage;
  614. int rc;
  615. u32 tag;
  616. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  617. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  618. memset(&SASConfigPage, 0, sizeof(SASProtocolTimerConfig_t));
  619. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  620. if (rc)
  621. return -1;
  622. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  623. payload.tag = cpu_to_le32(tag);
  624. SASConfigPage.pageCode = SAS_PROTOCOL_TIMER_CONFIG_PAGE;
  625. SASConfigPage.MST_MSI = 3 << 15;
  626. SASConfigPage.STP_SSP_MCT_TMO = (STP_MCT_TMO << 16) | SSP_MCT_TMO;
  627. SASConfigPage.STP_FRM_TMO = (SAS_MAX_OPEN_TIME << 24) |
  628. (SMP_MAX_CONN_TIMER << 16) | STP_FRM_TIMER;
  629. SASConfigPage.STP_IDLE_TMO = STP_IDLE_TIME;
  630. if (SASConfigPage.STP_IDLE_TMO > 0x3FFFFFF)
  631. SASConfigPage.STP_IDLE_TMO = 0x3FFFFFF;
  632. SASConfigPage.OPNRJT_RTRY_INTVL = (SAS_MFD << 16) |
  633. SAS_OPNRJT_RTRY_INTVL;
  634. SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO = (SAS_DOPNRJT_RTRY_TMO << 16)
  635. | SAS_COPNRJT_RTRY_TMO;
  636. SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR = (SAS_DOPNRJT_RTRY_THR << 16)
  637. | SAS_COPNRJT_RTRY_THR;
  638. SASConfigPage.MAX_AIP = SAS_MAX_AIP;
  639. PM8001_INIT_DBG(pm8001_ha,
  640. pm8001_printk("SASConfigPage.pageCode "
  641. "0x%08x\n", SASConfigPage.pageCode));
  642. PM8001_INIT_DBG(pm8001_ha,
  643. pm8001_printk("SASConfigPage.MST_MSI "
  644. " 0x%08x\n", SASConfigPage.MST_MSI));
  645. PM8001_INIT_DBG(pm8001_ha,
  646. pm8001_printk("SASConfigPage.STP_SSP_MCT_TMO "
  647. " 0x%08x\n", SASConfigPage.STP_SSP_MCT_TMO));
  648. PM8001_INIT_DBG(pm8001_ha,
  649. pm8001_printk("SASConfigPage.STP_FRM_TMO "
  650. " 0x%08x\n", SASConfigPage.STP_FRM_TMO));
  651. PM8001_INIT_DBG(pm8001_ha,
  652. pm8001_printk("SASConfigPage.STP_IDLE_TMO "
  653. " 0x%08x\n", SASConfigPage.STP_IDLE_TMO));
  654. PM8001_INIT_DBG(pm8001_ha,
  655. pm8001_printk("SASConfigPage.OPNRJT_RTRY_INTVL "
  656. " 0x%08x\n", SASConfigPage.OPNRJT_RTRY_INTVL));
  657. PM8001_INIT_DBG(pm8001_ha,
  658. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO "
  659. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO));
  660. PM8001_INIT_DBG(pm8001_ha,
  661. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR "
  662. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR));
  663. PM8001_INIT_DBG(pm8001_ha, pm8001_printk("SASConfigPage.MAX_AIP "
  664. " 0x%08x\n", SASConfigPage.MAX_AIP));
  665. memcpy(&payload.cfg_pg, &SASConfigPage,
  666. sizeof(SASProtocolTimerConfig_t));
  667. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  668. return rc;
  669. }
  670. /**
  671. * pm80xx_get_encrypt_info - Check for encryption
  672. * @pm8001_ha: our hba card information.
  673. */
  674. static int
  675. pm80xx_get_encrypt_info(struct pm8001_hba_info *pm8001_ha)
  676. {
  677. u32 scratch3_value;
  678. int ret;
  679. /* Read encryption status from SCRATCH PAD 3 */
  680. scratch3_value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  681. if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  682. SCRATCH_PAD3_ENC_READY) {
  683. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  684. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  685. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  686. SCRATCH_PAD3_SMF_ENABLED)
  687. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  688. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  689. SCRATCH_PAD3_SMA_ENABLED)
  690. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  691. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  692. SCRATCH_PAD3_SMB_ENABLED)
  693. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  694. pm8001_ha->encrypt_info.status = 0;
  695. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  696. "Encryption: SCRATCH_PAD3_ENC_READY 0x%08X."
  697. "Cipher mode 0x%x Sec mode 0x%x status 0x%x\n",
  698. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  699. pm8001_ha->encrypt_info.sec_mode,
  700. pm8001_ha->encrypt_info.status));
  701. ret = 0;
  702. } else if ((scratch3_value & SCRATCH_PAD3_ENC_READY) ==
  703. SCRATCH_PAD3_ENC_DISABLED) {
  704. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  705. "Encryption: SCRATCH_PAD3_ENC_DISABLED 0x%08X\n",
  706. scratch3_value));
  707. pm8001_ha->encrypt_info.status = 0xFFFFFFFF;
  708. pm8001_ha->encrypt_info.cipher_mode = 0;
  709. pm8001_ha->encrypt_info.sec_mode = 0;
  710. return 0;
  711. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  712. SCRATCH_PAD3_ENC_DIS_ERR) {
  713. pm8001_ha->encrypt_info.status =
  714. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  715. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  716. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  717. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  718. SCRATCH_PAD3_SMF_ENABLED)
  719. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  720. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  721. SCRATCH_PAD3_SMA_ENABLED)
  722. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  723. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  724. SCRATCH_PAD3_SMB_ENABLED)
  725. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  726. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  727. "Encryption: SCRATCH_PAD3_DIS_ERR 0x%08X."
  728. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  729. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  730. pm8001_ha->encrypt_info.sec_mode,
  731. pm8001_ha->encrypt_info.status));
  732. ret = -1;
  733. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  734. SCRATCH_PAD3_ENC_ENA_ERR) {
  735. pm8001_ha->encrypt_info.status =
  736. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  737. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  738. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  739. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  740. SCRATCH_PAD3_SMF_ENABLED)
  741. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  742. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  743. SCRATCH_PAD3_SMA_ENABLED)
  744. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  745. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  746. SCRATCH_PAD3_SMB_ENABLED)
  747. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  748. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  749. "Encryption: SCRATCH_PAD3_ENA_ERR 0x%08X."
  750. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  751. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  752. pm8001_ha->encrypt_info.sec_mode,
  753. pm8001_ha->encrypt_info.status));
  754. ret = -1;
  755. }
  756. return ret;
  757. }
  758. /**
  759. * pm80xx_encrypt_update - update flash with encryption informtion
  760. * @pm8001_ha: our hba card information.
  761. */
  762. static int pm80xx_encrypt_update(struct pm8001_hba_info *pm8001_ha)
  763. {
  764. struct kek_mgmt_req payload;
  765. struct inbound_queue_table *circularQ;
  766. int rc;
  767. u32 tag;
  768. u32 opc = OPC_INB_KEK_MANAGEMENT;
  769. memset(&payload, 0, sizeof(struct kek_mgmt_req));
  770. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  771. if (rc)
  772. return -1;
  773. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  774. payload.tag = cpu_to_le32(tag);
  775. /* Currently only one key is used. New KEK index is 1.
  776. * Current KEK index is 1. Store KEK to NVRAM is 1.
  777. */
  778. payload.new_curidx_ksop = ((1 << 24) | (1 << 16) | (1 << 8) |
  779. KEK_MGMT_SUBOP_KEYCARDUPDATE);
  780. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  781. return rc;
  782. }
  783. /**
  784. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  785. * @pm8001_ha: our hba card information
  786. */
  787. static int pm80xx_chip_init(struct pm8001_hba_info *pm8001_ha)
  788. {
  789. int ret;
  790. u8 i = 0;
  791. /* check the firmware status */
  792. if (-1 == check_fw_ready(pm8001_ha)) {
  793. PM8001_FAIL_DBG(pm8001_ha,
  794. pm8001_printk("Firmware is not ready!\n"));
  795. return -EBUSY;
  796. }
  797. /* Initialize pci space address eg: mpi offset */
  798. init_pci_device_addresses(pm8001_ha);
  799. init_default_table_values(pm8001_ha);
  800. read_main_config_table(pm8001_ha);
  801. read_general_status_table(pm8001_ha);
  802. read_inbnd_queue_table(pm8001_ha);
  803. read_outbnd_queue_table(pm8001_ha);
  804. read_phy_attr_table(pm8001_ha);
  805. /* update main config table ,inbound table and outbound table */
  806. update_main_config_table(pm8001_ha);
  807. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++)
  808. update_inbnd_queue_table(pm8001_ha, i);
  809. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++)
  810. update_outbnd_queue_table(pm8001_ha, i);
  811. /* notify firmware update finished and check initialization status */
  812. if (0 == mpi_init_check(pm8001_ha)) {
  813. PM8001_INIT_DBG(pm8001_ha,
  814. pm8001_printk("MPI initialize successful!\n"));
  815. } else
  816. return -EBUSY;
  817. /* send SAS protocol timer configuration page to FW */
  818. ret = pm80xx_set_sas_protocol_timer_config(pm8001_ha);
  819. /* Check for encryption */
  820. if (pm8001_ha->chip->encrypt) {
  821. PM8001_INIT_DBG(pm8001_ha,
  822. pm8001_printk("Checking for encryption\n"));
  823. ret = pm80xx_get_encrypt_info(pm8001_ha);
  824. if (ret == -1) {
  825. PM8001_INIT_DBG(pm8001_ha,
  826. pm8001_printk("Encryption error !!\n"));
  827. if (pm8001_ha->encrypt_info.status == 0x81) {
  828. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  829. "Encryption enabled with error."
  830. "Saving encryption key to flash\n"));
  831. pm80xx_encrypt_update(pm8001_ha);
  832. }
  833. }
  834. }
  835. return 0;
  836. }
  837. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  838. {
  839. u32 max_wait_count;
  840. u32 value;
  841. u32 gst_len_mpistate;
  842. init_pci_device_addresses(pm8001_ha);
  843. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  844. table is stop */
  845. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_RESET);
  846. /* wait until Inbound DoorBell Clear Register toggled */
  847. if (IS_SPCV_12G(pm8001_ha->pdev)) {
  848. max_wait_count = 4 * 1000 * 1000;/* 4 sec */
  849. } else {
  850. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  851. }
  852. do {
  853. udelay(1);
  854. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  855. value &= SPCv_MSGU_CFG_TABLE_RESET;
  856. } while ((value != 0) && (--max_wait_count));
  857. if (!max_wait_count) {
  858. PM8001_FAIL_DBG(pm8001_ha,
  859. pm8001_printk("TIMEOUT:IBDB value/=%x\n", value));
  860. return -1;
  861. }
  862. /* check the MPI-State for termination in progress */
  863. /* wait until Inbound DoorBell Clear Register toggled */
  864. max_wait_count = 2 * 1000 * 1000; /* 2 sec for spcv/ve */
  865. do {
  866. udelay(1);
  867. gst_len_mpistate =
  868. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  869. GST_GSTLEN_MPIS_OFFSET);
  870. if (GST_MPI_STATE_UNINIT ==
  871. (gst_len_mpistate & GST_MPI_STATE_MASK))
  872. break;
  873. } while (--max_wait_count);
  874. if (!max_wait_count) {
  875. PM8001_FAIL_DBG(pm8001_ha,
  876. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  877. gst_len_mpistate & GST_MPI_STATE_MASK));
  878. return -1;
  879. }
  880. return 0;
  881. }
  882. /**
  883. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  884. * the FW register status to the originated status.
  885. * @pm8001_ha: our hba card information
  886. */
  887. static int
  888. pm80xx_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
  889. {
  890. u32 regval;
  891. u32 bootloader_state;
  892. u32 ibutton0, ibutton1;
  893. /* Check if MPI is in ready state to reset */
  894. if (mpi_uninit_check(pm8001_ha) != 0) {
  895. PM8001_FAIL_DBG(pm8001_ha,
  896. pm8001_printk("MPI state is not ready\n"));
  897. return -1;
  898. }
  899. /* checked for reset register normal state; 0x0 */
  900. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  901. PM8001_INIT_DBG(pm8001_ha,
  902. pm8001_printk("reset register before write : 0x%x\n", regval));
  903. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, SPCv_NORMAL_RESET_VALUE);
  904. mdelay(500);
  905. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  906. PM8001_INIT_DBG(pm8001_ha,
  907. pm8001_printk("reset register after write 0x%x\n", regval));
  908. if ((regval & SPCv_SOFT_RESET_READ_MASK) ==
  909. SPCv_SOFT_RESET_NORMAL_RESET_OCCURED) {
  910. PM8001_MSG_DBG(pm8001_ha,
  911. pm8001_printk(" soft reset successful [regval: 0x%x]\n",
  912. regval));
  913. } else {
  914. PM8001_MSG_DBG(pm8001_ha,
  915. pm8001_printk(" soft reset failed [regval: 0x%x]\n",
  916. regval));
  917. /* check bootloader is successfully executed or in HDA mode */
  918. bootloader_state =
  919. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  920. SCRATCH_PAD1_BOOTSTATE_MASK;
  921. if (bootloader_state == SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM) {
  922. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  923. "Bootloader state - HDA mode SEEPROM\n"));
  924. } else if (bootloader_state ==
  925. SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP) {
  926. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  927. "Bootloader state - HDA mode Bootstrap Pin\n"));
  928. } else if (bootloader_state ==
  929. SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET) {
  930. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  931. "Bootloader state - HDA mode soft reset\n"));
  932. } else if (bootloader_state ==
  933. SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR) {
  934. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  935. "Bootloader state-HDA mode critical error\n"));
  936. }
  937. return -EBUSY;
  938. }
  939. /* check the firmware status after reset */
  940. if (-1 == check_fw_ready(pm8001_ha)) {
  941. PM8001_FAIL_DBG(pm8001_ha,
  942. pm8001_printk("Firmware is not ready!\n"));
  943. /* check iButton feature support for motherboard controller */
  944. if (pm8001_ha->pdev->subsystem_vendor !=
  945. PCI_VENDOR_ID_ADAPTEC2 &&
  946. pm8001_ha->pdev->subsystem_vendor != 0) {
  947. ibutton0 = pm8001_cr32(pm8001_ha, 0,
  948. MSGU_HOST_SCRATCH_PAD_6);
  949. ibutton1 = pm8001_cr32(pm8001_ha, 0,
  950. MSGU_HOST_SCRATCH_PAD_7);
  951. if (!ibutton0 && !ibutton1) {
  952. PM8001_FAIL_DBG(pm8001_ha,
  953. pm8001_printk("iButton Feature is"
  954. " not Available!!!\n"));
  955. return -EBUSY;
  956. }
  957. if (ibutton0 == 0xdeadbeef && ibutton1 == 0xdeadbeef) {
  958. PM8001_FAIL_DBG(pm8001_ha,
  959. pm8001_printk("CRC Check for iButton"
  960. " Feature Failed!!!\n"));
  961. return -EBUSY;
  962. }
  963. }
  964. }
  965. PM8001_INIT_DBG(pm8001_ha,
  966. pm8001_printk("SPCv soft reset Complete\n"));
  967. return 0;
  968. }
  969. static void pm80xx_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  970. {
  971. u32 i;
  972. PM8001_INIT_DBG(pm8001_ha,
  973. pm8001_printk("chip reset start\n"));
  974. /* do SPCv chip reset. */
  975. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, 0x11);
  976. PM8001_INIT_DBG(pm8001_ha,
  977. pm8001_printk("SPC soft reset Complete\n"));
  978. /* Check this ..whether delay is required or no */
  979. /* delay 10 usec */
  980. udelay(10);
  981. /* wait for 20 msec until the firmware gets reloaded */
  982. i = 20;
  983. do {
  984. mdelay(1);
  985. } while ((--i) != 0);
  986. PM8001_INIT_DBG(pm8001_ha,
  987. pm8001_printk("chip reset finished\n"));
  988. }
  989. /**
  990. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  991. * @pm8001_ha: our hba card information
  992. */
  993. static void
  994. pm80xx_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  995. {
  996. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  997. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  998. }
  999. /**
  1000. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1001. * @pm8001_ha: our hba card information
  1002. */
  1003. static void
  1004. pm80xx_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1005. {
  1006. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, ODMR_MASK_ALL);
  1007. }
  1008. /**
  1009. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1010. * @pm8001_ha: our hba card information
  1011. */
  1012. static void
  1013. pm80xx_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1014. {
  1015. #ifdef PM8001_USE_MSIX
  1016. u32 mask;
  1017. mask = (u32)(1 << vec);
  1018. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, (u32)(mask & 0xFFFFFFFF));
  1019. return;
  1020. #endif
  1021. pm80xx_chip_intx_interrupt_enable(pm8001_ha);
  1022. }
  1023. /**
  1024. * pm8001_chip_interrupt_disable- disable PM8001 chip interrupt
  1025. * @pm8001_ha: our hba card information
  1026. */
  1027. static void
  1028. pm80xx_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1029. {
  1030. #ifdef PM8001_USE_MSIX
  1031. u32 mask;
  1032. if (vec == 0xFF)
  1033. mask = 0xFFFFFFFF;
  1034. else
  1035. mask = (u32)(1 << vec);
  1036. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, (u32)(mask & 0xFFFFFFFF));
  1037. return;
  1038. #endif
  1039. pm80xx_chip_intx_interrupt_disable(pm8001_ha);
  1040. }
  1041. static void pm80xx_send_abort_all(struct pm8001_hba_info *pm8001_ha,
  1042. struct pm8001_device *pm8001_ha_dev)
  1043. {
  1044. int res;
  1045. u32 ccb_tag;
  1046. struct pm8001_ccb_info *ccb;
  1047. struct sas_task *task = NULL;
  1048. struct task_abort_req task_abort;
  1049. struct inbound_queue_table *circularQ;
  1050. u32 opc = OPC_INB_SATA_ABORT;
  1051. int ret;
  1052. if (!pm8001_ha_dev) {
  1053. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("dev is null\n"));
  1054. return;
  1055. }
  1056. task = sas_alloc_slow_task(GFP_ATOMIC);
  1057. if (!task) {
  1058. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("cannot "
  1059. "allocate task\n"));
  1060. return;
  1061. }
  1062. task->task_done = pm8001_task_done;
  1063. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1064. if (res)
  1065. return;
  1066. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1067. ccb->device = pm8001_ha_dev;
  1068. ccb->ccb_tag = ccb_tag;
  1069. ccb->task = task;
  1070. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1071. memset(&task_abort, 0, sizeof(task_abort));
  1072. task_abort.abort_all = cpu_to_le32(1);
  1073. task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1074. task_abort.tag = cpu_to_le32(ccb_tag);
  1075. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  1076. }
  1077. static void pm80xx_send_read_log(struct pm8001_hba_info *pm8001_ha,
  1078. struct pm8001_device *pm8001_ha_dev)
  1079. {
  1080. struct sata_start_req sata_cmd;
  1081. int res;
  1082. u32 ccb_tag;
  1083. struct pm8001_ccb_info *ccb;
  1084. struct sas_task *task = NULL;
  1085. struct host_to_dev_fis fis;
  1086. struct domain_device *dev;
  1087. struct inbound_queue_table *circularQ;
  1088. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  1089. task = sas_alloc_slow_task(GFP_ATOMIC);
  1090. if (!task) {
  1091. PM8001_FAIL_DBG(pm8001_ha,
  1092. pm8001_printk("cannot allocate task !!!\n"));
  1093. return;
  1094. }
  1095. task->task_done = pm8001_task_done;
  1096. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1097. if (res) {
  1098. PM8001_FAIL_DBG(pm8001_ha,
  1099. pm8001_printk("cannot allocate tag !!!\n"));
  1100. return;
  1101. }
  1102. /* allocate domain device by ourselves as libsas
  1103. * is not going to provide any
  1104. */
  1105. dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
  1106. if (!dev) {
  1107. PM8001_FAIL_DBG(pm8001_ha,
  1108. pm8001_printk("Domain device cannot be allocated\n"));
  1109. sas_free_task(task);
  1110. return;
  1111. } else {
  1112. task->dev = dev;
  1113. task->dev->lldd_dev = pm8001_ha_dev;
  1114. }
  1115. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1116. ccb->device = pm8001_ha_dev;
  1117. ccb->ccb_tag = ccb_tag;
  1118. ccb->task = task;
  1119. pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
  1120. pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
  1121. memset(&sata_cmd, 0, sizeof(sata_cmd));
  1122. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1123. /* construct read log FIS */
  1124. memset(&fis, 0, sizeof(struct host_to_dev_fis));
  1125. fis.fis_type = 0x27;
  1126. fis.flags = 0x80;
  1127. fis.command = ATA_CMD_READ_LOG_EXT;
  1128. fis.lbal = 0x10;
  1129. fis.sector_count = 0x1;
  1130. sata_cmd.tag = cpu_to_le32(ccb_tag);
  1131. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1132. sata_cmd.ncqtag_atap_dir_m_dad |= ((0x1 << 7) | (0x5 << 9));
  1133. memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
  1134. res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  1135. }
  1136. /**
  1137. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1138. * @pm8001_ha: our hba card information
  1139. * @piomb: the message contents of this outbound message.
  1140. *
  1141. * When FW has completed a ssp request for example a IO request, after it has
  1142. * filled the SG data with the data, it will trigger this event represent
  1143. * that he has finished the job,please check the coresponding buffer.
  1144. * So we will tell the caller who maybe waiting the result to tell upper layer
  1145. * that the task has been finished.
  1146. */
  1147. static void
  1148. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1149. {
  1150. struct sas_task *t;
  1151. struct pm8001_ccb_info *ccb;
  1152. unsigned long flags;
  1153. u32 status;
  1154. u32 param;
  1155. u32 tag;
  1156. struct ssp_completion_resp *psspPayload;
  1157. struct task_status_struct *ts;
  1158. struct ssp_response_iu *iu;
  1159. struct pm8001_device *pm8001_dev;
  1160. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1161. status = le32_to_cpu(psspPayload->status);
  1162. tag = le32_to_cpu(psspPayload->tag);
  1163. ccb = &pm8001_ha->ccb_info[tag];
  1164. if ((status == IO_ABORTED) && ccb->open_retry) {
  1165. /* Being completed by another */
  1166. ccb->open_retry = 0;
  1167. return;
  1168. }
  1169. pm8001_dev = ccb->device;
  1170. param = le32_to_cpu(psspPayload->param);
  1171. t = ccb->task;
  1172. if (status && status != IO_UNDERFLOW)
  1173. PM8001_FAIL_DBG(pm8001_ha,
  1174. pm8001_printk("sas IO status 0x%x\n", status));
  1175. if (unlikely(!t || !t->lldd_task || !t->dev))
  1176. return;
  1177. ts = &t->task_status;
  1178. /* Print sas address of IO failed device */
  1179. if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
  1180. (status != IO_UNDERFLOW))
  1181. PM8001_FAIL_DBG(pm8001_ha,
  1182. pm8001_printk("SAS Address of IO Failure Drive"
  1183. ":%016llx", SAS_ADDR(t->dev->sas_addr)));
  1184. switch (status) {
  1185. case IO_SUCCESS:
  1186. PM8001_IO_DBG(pm8001_ha,
  1187. pm8001_printk("IO_SUCCESS ,param = 0x%x\n",
  1188. param));
  1189. if (param == 0) {
  1190. ts->resp = SAS_TASK_COMPLETE;
  1191. ts->stat = SAM_STAT_GOOD;
  1192. } else {
  1193. ts->resp = SAS_TASK_COMPLETE;
  1194. ts->stat = SAS_PROTO_RESPONSE;
  1195. ts->residual = param;
  1196. iu = &psspPayload->ssp_resp_iu;
  1197. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1198. }
  1199. if (pm8001_dev)
  1200. pm8001_dev->running_req--;
  1201. break;
  1202. case IO_ABORTED:
  1203. PM8001_IO_DBG(pm8001_ha,
  1204. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1205. ts->resp = SAS_TASK_COMPLETE;
  1206. ts->stat = SAS_ABORTED_TASK;
  1207. break;
  1208. case IO_UNDERFLOW:
  1209. /* SSP Completion with error */
  1210. PM8001_IO_DBG(pm8001_ha,
  1211. pm8001_printk("IO_UNDERFLOW ,param = 0x%x\n",
  1212. param));
  1213. ts->resp = SAS_TASK_COMPLETE;
  1214. ts->stat = SAS_DATA_UNDERRUN;
  1215. ts->residual = param;
  1216. if (pm8001_dev)
  1217. pm8001_dev->running_req--;
  1218. break;
  1219. case IO_NO_DEVICE:
  1220. PM8001_IO_DBG(pm8001_ha,
  1221. pm8001_printk("IO_NO_DEVICE\n"));
  1222. ts->resp = SAS_TASK_UNDELIVERED;
  1223. ts->stat = SAS_PHY_DOWN;
  1224. break;
  1225. case IO_XFER_ERROR_BREAK:
  1226. PM8001_IO_DBG(pm8001_ha,
  1227. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1228. ts->resp = SAS_TASK_COMPLETE;
  1229. ts->stat = SAS_OPEN_REJECT;
  1230. /* Force the midlayer to retry */
  1231. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1232. break;
  1233. case IO_XFER_ERROR_PHY_NOT_READY:
  1234. PM8001_IO_DBG(pm8001_ha,
  1235. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1236. ts->resp = SAS_TASK_COMPLETE;
  1237. ts->stat = SAS_OPEN_REJECT;
  1238. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1239. break;
  1240. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1241. PM8001_IO_DBG(pm8001_ha,
  1242. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1243. ts->resp = SAS_TASK_COMPLETE;
  1244. ts->stat = SAS_OPEN_REJECT;
  1245. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1246. break;
  1247. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1248. PM8001_IO_DBG(pm8001_ha,
  1249. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1250. ts->resp = SAS_TASK_COMPLETE;
  1251. ts->stat = SAS_OPEN_REJECT;
  1252. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1253. break;
  1254. case IO_OPEN_CNX_ERROR_BREAK:
  1255. PM8001_IO_DBG(pm8001_ha,
  1256. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1257. ts->resp = SAS_TASK_COMPLETE;
  1258. ts->stat = SAS_OPEN_REJECT;
  1259. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1260. break;
  1261. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1262. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1263. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1264. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1265. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1266. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1267. PM8001_IO_DBG(pm8001_ha,
  1268. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1269. ts->resp = SAS_TASK_COMPLETE;
  1270. ts->stat = SAS_OPEN_REJECT;
  1271. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1272. if (!t->uldd_task)
  1273. pm8001_handle_event(pm8001_ha,
  1274. pm8001_dev,
  1275. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1276. break;
  1277. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1278. PM8001_IO_DBG(pm8001_ha,
  1279. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1280. ts->resp = SAS_TASK_COMPLETE;
  1281. ts->stat = SAS_OPEN_REJECT;
  1282. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1283. break;
  1284. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1285. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1286. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1287. ts->resp = SAS_TASK_COMPLETE;
  1288. ts->stat = SAS_OPEN_REJECT;
  1289. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1290. break;
  1291. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1292. PM8001_IO_DBG(pm8001_ha,
  1293. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1294. ts->resp = SAS_TASK_UNDELIVERED;
  1295. ts->stat = SAS_OPEN_REJECT;
  1296. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1297. break;
  1298. case IO_XFER_ERROR_NAK_RECEIVED:
  1299. PM8001_IO_DBG(pm8001_ha,
  1300. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1301. ts->resp = SAS_TASK_COMPLETE;
  1302. ts->stat = SAS_OPEN_REJECT;
  1303. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1304. break;
  1305. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1306. PM8001_IO_DBG(pm8001_ha,
  1307. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1308. ts->resp = SAS_TASK_COMPLETE;
  1309. ts->stat = SAS_NAK_R_ERR;
  1310. break;
  1311. case IO_XFER_ERROR_DMA:
  1312. PM8001_IO_DBG(pm8001_ha,
  1313. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1314. ts->resp = SAS_TASK_COMPLETE;
  1315. ts->stat = SAS_OPEN_REJECT;
  1316. break;
  1317. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1318. PM8001_IO_DBG(pm8001_ha,
  1319. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1320. ts->resp = SAS_TASK_COMPLETE;
  1321. ts->stat = SAS_OPEN_REJECT;
  1322. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1323. break;
  1324. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1325. PM8001_IO_DBG(pm8001_ha,
  1326. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1327. ts->resp = SAS_TASK_COMPLETE;
  1328. ts->stat = SAS_OPEN_REJECT;
  1329. break;
  1330. case IO_PORT_IN_RESET:
  1331. PM8001_IO_DBG(pm8001_ha,
  1332. pm8001_printk("IO_PORT_IN_RESET\n"));
  1333. ts->resp = SAS_TASK_COMPLETE;
  1334. ts->stat = SAS_OPEN_REJECT;
  1335. break;
  1336. case IO_DS_NON_OPERATIONAL:
  1337. PM8001_IO_DBG(pm8001_ha,
  1338. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1339. ts->resp = SAS_TASK_COMPLETE;
  1340. ts->stat = SAS_OPEN_REJECT;
  1341. if (!t->uldd_task)
  1342. pm8001_handle_event(pm8001_ha,
  1343. pm8001_dev,
  1344. IO_DS_NON_OPERATIONAL);
  1345. break;
  1346. case IO_DS_IN_RECOVERY:
  1347. PM8001_IO_DBG(pm8001_ha,
  1348. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1349. ts->resp = SAS_TASK_COMPLETE;
  1350. ts->stat = SAS_OPEN_REJECT;
  1351. break;
  1352. case IO_TM_TAG_NOT_FOUND:
  1353. PM8001_IO_DBG(pm8001_ha,
  1354. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1355. ts->resp = SAS_TASK_COMPLETE;
  1356. ts->stat = SAS_OPEN_REJECT;
  1357. break;
  1358. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1359. PM8001_IO_DBG(pm8001_ha,
  1360. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1361. ts->resp = SAS_TASK_COMPLETE;
  1362. ts->stat = SAS_OPEN_REJECT;
  1363. break;
  1364. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1365. PM8001_IO_DBG(pm8001_ha,
  1366. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1367. ts->resp = SAS_TASK_COMPLETE;
  1368. ts->stat = SAS_OPEN_REJECT;
  1369. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1370. break;
  1371. default:
  1372. PM8001_IO_DBG(pm8001_ha,
  1373. pm8001_printk("Unknown status 0x%x\n", status));
  1374. /* not allowed case. Therefore, return failed status */
  1375. ts->resp = SAS_TASK_COMPLETE;
  1376. ts->stat = SAS_OPEN_REJECT;
  1377. break;
  1378. }
  1379. PM8001_IO_DBG(pm8001_ha,
  1380. pm8001_printk("scsi_status = 0x%x\n ",
  1381. psspPayload->ssp_resp_iu.status));
  1382. spin_lock_irqsave(&t->task_state_lock, flags);
  1383. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1384. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1385. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1386. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1387. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1388. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1389. "task 0x%p done with io_status 0x%x resp 0x%x "
  1390. "stat 0x%x but aborted by upper layer!\n",
  1391. t, status, ts->resp, ts->stat));
  1392. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1393. } else {
  1394. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1395. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1396. mb();/* in order to force CPU ordering */
  1397. t->task_done(t);
  1398. }
  1399. }
  1400. /*See the comments for mpi_ssp_completion */
  1401. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1402. {
  1403. struct sas_task *t;
  1404. unsigned long flags;
  1405. struct task_status_struct *ts;
  1406. struct pm8001_ccb_info *ccb;
  1407. struct pm8001_device *pm8001_dev;
  1408. struct ssp_event_resp *psspPayload =
  1409. (struct ssp_event_resp *)(piomb + 4);
  1410. u32 event = le32_to_cpu(psspPayload->event);
  1411. u32 tag = le32_to_cpu(psspPayload->tag);
  1412. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1413. ccb = &pm8001_ha->ccb_info[tag];
  1414. t = ccb->task;
  1415. pm8001_dev = ccb->device;
  1416. if (event)
  1417. PM8001_FAIL_DBG(pm8001_ha,
  1418. pm8001_printk("sas IO status 0x%x\n", event));
  1419. if (unlikely(!t || !t->lldd_task || !t->dev))
  1420. return;
  1421. ts = &t->task_status;
  1422. PM8001_IO_DBG(pm8001_ha,
  1423. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  1424. port_id, tag, event));
  1425. switch (event) {
  1426. case IO_OVERFLOW:
  1427. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1428. ts->resp = SAS_TASK_COMPLETE;
  1429. ts->stat = SAS_DATA_OVERRUN;
  1430. ts->residual = 0;
  1431. if (pm8001_dev)
  1432. pm8001_dev->running_req--;
  1433. break;
  1434. case IO_XFER_ERROR_BREAK:
  1435. PM8001_IO_DBG(pm8001_ha,
  1436. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1437. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1438. return;
  1439. case IO_XFER_ERROR_PHY_NOT_READY:
  1440. PM8001_IO_DBG(pm8001_ha,
  1441. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1442. ts->resp = SAS_TASK_COMPLETE;
  1443. ts->stat = SAS_OPEN_REJECT;
  1444. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1445. break;
  1446. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1447. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1448. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1449. ts->resp = SAS_TASK_COMPLETE;
  1450. ts->stat = SAS_OPEN_REJECT;
  1451. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1452. break;
  1453. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1454. PM8001_IO_DBG(pm8001_ha,
  1455. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1456. ts->resp = SAS_TASK_COMPLETE;
  1457. ts->stat = SAS_OPEN_REJECT;
  1458. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1459. break;
  1460. case IO_OPEN_CNX_ERROR_BREAK:
  1461. PM8001_IO_DBG(pm8001_ha,
  1462. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1463. ts->resp = SAS_TASK_COMPLETE;
  1464. ts->stat = SAS_OPEN_REJECT;
  1465. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1466. break;
  1467. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1468. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1469. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1470. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1471. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1472. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1473. PM8001_IO_DBG(pm8001_ha,
  1474. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1475. ts->resp = SAS_TASK_COMPLETE;
  1476. ts->stat = SAS_OPEN_REJECT;
  1477. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1478. if (!t->uldd_task)
  1479. pm8001_handle_event(pm8001_ha,
  1480. pm8001_dev,
  1481. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1482. break;
  1483. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1484. PM8001_IO_DBG(pm8001_ha,
  1485. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1486. ts->resp = SAS_TASK_COMPLETE;
  1487. ts->stat = SAS_OPEN_REJECT;
  1488. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1489. break;
  1490. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1491. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1492. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1493. ts->resp = SAS_TASK_COMPLETE;
  1494. ts->stat = SAS_OPEN_REJECT;
  1495. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1496. break;
  1497. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1498. PM8001_IO_DBG(pm8001_ha,
  1499. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1500. ts->resp = SAS_TASK_COMPLETE;
  1501. ts->stat = SAS_OPEN_REJECT;
  1502. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1503. break;
  1504. case IO_XFER_ERROR_NAK_RECEIVED:
  1505. PM8001_IO_DBG(pm8001_ha,
  1506. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1507. ts->resp = SAS_TASK_COMPLETE;
  1508. ts->stat = SAS_OPEN_REJECT;
  1509. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1510. break;
  1511. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1512. PM8001_IO_DBG(pm8001_ha,
  1513. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1514. ts->resp = SAS_TASK_COMPLETE;
  1515. ts->stat = SAS_NAK_R_ERR;
  1516. break;
  1517. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1518. PM8001_IO_DBG(pm8001_ha,
  1519. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1520. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1521. return;
  1522. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1523. PM8001_IO_DBG(pm8001_ha,
  1524. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1525. ts->resp = SAS_TASK_COMPLETE;
  1526. ts->stat = SAS_DATA_OVERRUN;
  1527. break;
  1528. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1529. PM8001_IO_DBG(pm8001_ha,
  1530. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1531. ts->resp = SAS_TASK_COMPLETE;
  1532. ts->stat = SAS_DATA_OVERRUN;
  1533. break;
  1534. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1535. PM8001_IO_DBG(pm8001_ha,
  1536. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1537. ts->resp = SAS_TASK_COMPLETE;
  1538. ts->stat = SAS_DATA_OVERRUN;
  1539. break;
  1540. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1541. PM8001_IO_DBG(pm8001_ha,
  1542. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1543. ts->resp = SAS_TASK_COMPLETE;
  1544. ts->stat = SAS_DATA_OVERRUN;
  1545. break;
  1546. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1547. PM8001_IO_DBG(pm8001_ha,
  1548. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1549. ts->resp = SAS_TASK_COMPLETE;
  1550. ts->stat = SAS_DATA_OVERRUN;
  1551. break;
  1552. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1553. PM8001_IO_DBG(pm8001_ha,
  1554. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1555. ts->resp = SAS_TASK_COMPLETE;
  1556. ts->stat = SAS_DATA_OVERRUN;
  1557. break;
  1558. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  1559. PM8001_IO_DBG(pm8001_ha,
  1560. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  1561. /* TBC: used default set values */
  1562. ts->resp = SAS_TASK_COMPLETE;
  1563. ts->stat = SAS_DATA_OVERRUN;
  1564. break;
  1565. case IO_XFER_CMD_FRAME_ISSUED:
  1566. PM8001_IO_DBG(pm8001_ha,
  1567. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  1568. return;
  1569. default:
  1570. PM8001_IO_DBG(pm8001_ha,
  1571. pm8001_printk("Unknown status 0x%x\n", event));
  1572. /* not allowed case. Therefore, return failed status */
  1573. ts->resp = SAS_TASK_COMPLETE;
  1574. ts->stat = SAS_DATA_OVERRUN;
  1575. break;
  1576. }
  1577. spin_lock_irqsave(&t->task_state_lock, flags);
  1578. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1579. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1580. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1581. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1582. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1583. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1584. "task 0x%p done with event 0x%x resp 0x%x "
  1585. "stat 0x%x but aborted by upper layer!\n",
  1586. t, event, ts->resp, ts->stat));
  1587. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1588. } else {
  1589. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1590. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1591. mb();/* in order to force CPU ordering */
  1592. t->task_done(t);
  1593. }
  1594. }
  1595. /*See the comments for mpi_ssp_completion */
  1596. static void
  1597. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1598. {
  1599. struct sas_task *t;
  1600. struct pm8001_ccb_info *ccb;
  1601. u32 param;
  1602. u32 status;
  1603. u32 tag;
  1604. int i, j;
  1605. u8 sata_addr_low[4];
  1606. u32 temp_sata_addr_low, temp_sata_addr_hi;
  1607. u8 sata_addr_hi[4];
  1608. struct sata_completion_resp *psataPayload;
  1609. struct task_status_struct *ts;
  1610. struct ata_task_resp *resp ;
  1611. u32 *sata_resp;
  1612. struct pm8001_device *pm8001_dev;
  1613. unsigned long flags;
  1614. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1615. status = le32_to_cpu(psataPayload->status);
  1616. tag = le32_to_cpu(psataPayload->tag);
  1617. if (!tag) {
  1618. PM8001_FAIL_DBG(pm8001_ha,
  1619. pm8001_printk("tag null\n"));
  1620. return;
  1621. }
  1622. ccb = &pm8001_ha->ccb_info[tag];
  1623. param = le32_to_cpu(psataPayload->param);
  1624. if (ccb) {
  1625. t = ccb->task;
  1626. pm8001_dev = ccb->device;
  1627. } else {
  1628. PM8001_FAIL_DBG(pm8001_ha,
  1629. pm8001_printk("ccb null\n"));
  1630. return;
  1631. }
  1632. if (t) {
  1633. if (t->dev && (t->dev->lldd_dev))
  1634. pm8001_dev = t->dev->lldd_dev;
  1635. } else {
  1636. PM8001_FAIL_DBG(pm8001_ha,
  1637. pm8001_printk("task null\n"));
  1638. return;
  1639. }
  1640. if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
  1641. && unlikely(!t || !t->lldd_task || !t->dev)) {
  1642. PM8001_FAIL_DBG(pm8001_ha,
  1643. pm8001_printk("task or dev null\n"));
  1644. return;
  1645. }
  1646. ts = &t->task_status;
  1647. if (!ts) {
  1648. PM8001_FAIL_DBG(pm8001_ha,
  1649. pm8001_printk("ts null\n"));
  1650. return;
  1651. }
  1652. /* Print sas address of IO failed device */
  1653. if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
  1654. (status != IO_UNDERFLOW)) {
  1655. if (!((t->dev->parent) &&
  1656. (DEV_IS_EXPANDER(t->dev->parent->dev_type)))) {
  1657. for (i = 0 , j = 4; i <= 3 && j <= 7; i++ , j++)
  1658. sata_addr_low[i] = pm8001_ha->sas_addr[j];
  1659. for (i = 0 , j = 0; i <= 3 && j <= 3; i++ , j++)
  1660. sata_addr_hi[i] = pm8001_ha->sas_addr[j];
  1661. memcpy(&temp_sata_addr_low, sata_addr_low,
  1662. sizeof(sata_addr_low));
  1663. memcpy(&temp_sata_addr_hi, sata_addr_hi,
  1664. sizeof(sata_addr_hi));
  1665. temp_sata_addr_hi = (((temp_sata_addr_hi >> 24) & 0xff)
  1666. |((temp_sata_addr_hi << 8) &
  1667. 0xff0000) |
  1668. ((temp_sata_addr_hi >> 8)
  1669. & 0xff00) |
  1670. ((temp_sata_addr_hi << 24) &
  1671. 0xff000000));
  1672. temp_sata_addr_low = ((((temp_sata_addr_low >> 24)
  1673. & 0xff) |
  1674. ((temp_sata_addr_low << 8)
  1675. & 0xff0000) |
  1676. ((temp_sata_addr_low >> 8)
  1677. & 0xff00) |
  1678. ((temp_sata_addr_low << 24)
  1679. & 0xff000000)) +
  1680. pm8001_dev->attached_phy +
  1681. 0x10);
  1682. PM8001_FAIL_DBG(pm8001_ha,
  1683. pm8001_printk("SAS Address of IO Failure Drive:"
  1684. "%08x%08x", temp_sata_addr_hi,
  1685. temp_sata_addr_low));
  1686. } else {
  1687. PM8001_FAIL_DBG(pm8001_ha,
  1688. pm8001_printk("SAS Address of IO Failure Drive:"
  1689. "%016llx", SAS_ADDR(t->dev->sas_addr)));
  1690. }
  1691. }
  1692. switch (status) {
  1693. case IO_SUCCESS:
  1694. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1695. if (param == 0) {
  1696. ts->resp = SAS_TASK_COMPLETE;
  1697. ts->stat = SAM_STAT_GOOD;
  1698. /* check if response is for SEND READ LOG */
  1699. if (pm8001_dev &&
  1700. (pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
  1701. /* set new bit for abort_all */
  1702. pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
  1703. /* clear bit for read log */
  1704. pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
  1705. pm80xx_send_abort_all(pm8001_ha, pm8001_dev);
  1706. /* Free the tag */
  1707. pm8001_tag_free(pm8001_ha, tag);
  1708. sas_free_task(t);
  1709. return;
  1710. }
  1711. } else {
  1712. u8 len;
  1713. ts->resp = SAS_TASK_COMPLETE;
  1714. ts->stat = SAS_PROTO_RESPONSE;
  1715. ts->residual = param;
  1716. PM8001_IO_DBG(pm8001_ha,
  1717. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1718. param));
  1719. sata_resp = &psataPayload->sata_resp[0];
  1720. resp = (struct ata_task_resp *)ts->buf;
  1721. if (t->ata_task.dma_xfer == 0 &&
  1722. t->data_dir == PCI_DMA_FROMDEVICE) {
  1723. len = sizeof(struct pio_setup_fis);
  1724. PM8001_IO_DBG(pm8001_ha,
  1725. pm8001_printk("PIO read len = %d\n", len));
  1726. } else if (t->ata_task.use_ncq) {
  1727. len = sizeof(struct set_dev_bits_fis);
  1728. PM8001_IO_DBG(pm8001_ha,
  1729. pm8001_printk("FPDMA len = %d\n", len));
  1730. } else {
  1731. len = sizeof(struct dev_to_host_fis);
  1732. PM8001_IO_DBG(pm8001_ha,
  1733. pm8001_printk("other len = %d\n", len));
  1734. }
  1735. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1736. resp->frame_len = len;
  1737. memcpy(&resp->ending_fis[0], sata_resp, len);
  1738. ts->buf_valid_size = sizeof(*resp);
  1739. } else
  1740. PM8001_IO_DBG(pm8001_ha,
  1741. pm8001_printk("response to large\n"));
  1742. }
  1743. if (pm8001_dev)
  1744. pm8001_dev->running_req--;
  1745. break;
  1746. case IO_ABORTED:
  1747. PM8001_IO_DBG(pm8001_ha,
  1748. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1749. ts->resp = SAS_TASK_COMPLETE;
  1750. ts->stat = SAS_ABORTED_TASK;
  1751. if (pm8001_dev)
  1752. pm8001_dev->running_req--;
  1753. break;
  1754. /* following cases are to do cases */
  1755. case IO_UNDERFLOW:
  1756. /* SATA Completion with error */
  1757. PM8001_IO_DBG(pm8001_ha,
  1758. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1759. ts->resp = SAS_TASK_COMPLETE;
  1760. ts->stat = SAS_DATA_UNDERRUN;
  1761. ts->residual = param;
  1762. if (pm8001_dev)
  1763. pm8001_dev->running_req--;
  1764. break;
  1765. case IO_NO_DEVICE:
  1766. PM8001_IO_DBG(pm8001_ha,
  1767. pm8001_printk("IO_NO_DEVICE\n"));
  1768. ts->resp = SAS_TASK_UNDELIVERED;
  1769. ts->stat = SAS_PHY_DOWN;
  1770. break;
  1771. case IO_XFER_ERROR_BREAK:
  1772. PM8001_IO_DBG(pm8001_ha,
  1773. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1774. ts->resp = SAS_TASK_COMPLETE;
  1775. ts->stat = SAS_INTERRUPTED;
  1776. break;
  1777. case IO_XFER_ERROR_PHY_NOT_READY:
  1778. PM8001_IO_DBG(pm8001_ha,
  1779. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1780. ts->resp = SAS_TASK_COMPLETE;
  1781. ts->stat = SAS_OPEN_REJECT;
  1782. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1783. break;
  1784. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1785. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1786. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1787. ts->resp = SAS_TASK_COMPLETE;
  1788. ts->stat = SAS_OPEN_REJECT;
  1789. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1790. break;
  1791. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1792. PM8001_IO_DBG(pm8001_ha,
  1793. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1794. ts->resp = SAS_TASK_COMPLETE;
  1795. ts->stat = SAS_OPEN_REJECT;
  1796. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1797. break;
  1798. case IO_OPEN_CNX_ERROR_BREAK:
  1799. PM8001_IO_DBG(pm8001_ha,
  1800. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1801. ts->resp = SAS_TASK_COMPLETE;
  1802. ts->stat = SAS_OPEN_REJECT;
  1803. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1804. break;
  1805. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1806. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1807. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1808. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1809. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1810. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1811. PM8001_IO_DBG(pm8001_ha,
  1812. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1813. ts->resp = SAS_TASK_COMPLETE;
  1814. ts->stat = SAS_DEV_NO_RESPONSE;
  1815. if (!t->uldd_task) {
  1816. pm8001_handle_event(pm8001_ha,
  1817. pm8001_dev,
  1818. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1819. ts->resp = SAS_TASK_UNDELIVERED;
  1820. ts->stat = SAS_QUEUE_FULL;
  1821. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1822. mb();/*in order to force CPU ordering*/
  1823. spin_unlock_irq(&pm8001_ha->lock);
  1824. t->task_done(t);
  1825. spin_lock_irq(&pm8001_ha->lock);
  1826. return;
  1827. }
  1828. break;
  1829. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1830. PM8001_IO_DBG(pm8001_ha,
  1831. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1832. ts->resp = SAS_TASK_UNDELIVERED;
  1833. ts->stat = SAS_OPEN_REJECT;
  1834. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1835. if (!t->uldd_task) {
  1836. pm8001_handle_event(pm8001_ha,
  1837. pm8001_dev,
  1838. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1839. ts->resp = SAS_TASK_UNDELIVERED;
  1840. ts->stat = SAS_QUEUE_FULL;
  1841. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1842. mb();/*ditto*/
  1843. spin_unlock_irq(&pm8001_ha->lock);
  1844. t->task_done(t);
  1845. spin_lock_irq(&pm8001_ha->lock);
  1846. return;
  1847. }
  1848. break;
  1849. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1850. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1851. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1852. ts->resp = SAS_TASK_COMPLETE;
  1853. ts->stat = SAS_OPEN_REJECT;
  1854. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1855. break;
  1856. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1857. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1858. "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n"));
  1859. ts->resp = SAS_TASK_COMPLETE;
  1860. ts->stat = SAS_DEV_NO_RESPONSE;
  1861. if (!t->uldd_task) {
  1862. pm8001_handle_event(pm8001_ha,
  1863. pm8001_dev,
  1864. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1865. ts->resp = SAS_TASK_UNDELIVERED;
  1866. ts->stat = SAS_QUEUE_FULL;
  1867. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1868. mb();/* ditto*/
  1869. spin_unlock_irq(&pm8001_ha->lock);
  1870. t->task_done(t);
  1871. spin_lock_irq(&pm8001_ha->lock);
  1872. return;
  1873. }
  1874. break;
  1875. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1876. PM8001_IO_DBG(pm8001_ha,
  1877. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1878. ts->resp = SAS_TASK_COMPLETE;
  1879. ts->stat = SAS_OPEN_REJECT;
  1880. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1881. break;
  1882. case IO_XFER_ERROR_NAK_RECEIVED:
  1883. PM8001_IO_DBG(pm8001_ha,
  1884. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1885. ts->resp = SAS_TASK_COMPLETE;
  1886. ts->stat = SAS_NAK_R_ERR;
  1887. break;
  1888. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1889. PM8001_IO_DBG(pm8001_ha,
  1890. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1891. ts->resp = SAS_TASK_COMPLETE;
  1892. ts->stat = SAS_NAK_R_ERR;
  1893. break;
  1894. case IO_XFER_ERROR_DMA:
  1895. PM8001_IO_DBG(pm8001_ha,
  1896. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1897. ts->resp = SAS_TASK_COMPLETE;
  1898. ts->stat = SAS_ABORTED_TASK;
  1899. break;
  1900. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  1901. PM8001_IO_DBG(pm8001_ha,
  1902. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  1903. ts->resp = SAS_TASK_UNDELIVERED;
  1904. ts->stat = SAS_DEV_NO_RESPONSE;
  1905. break;
  1906. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  1907. PM8001_IO_DBG(pm8001_ha,
  1908. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  1909. ts->resp = SAS_TASK_COMPLETE;
  1910. ts->stat = SAS_DATA_UNDERRUN;
  1911. break;
  1912. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1913. PM8001_IO_DBG(pm8001_ha,
  1914. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1915. ts->resp = SAS_TASK_COMPLETE;
  1916. ts->stat = SAS_OPEN_TO;
  1917. break;
  1918. case IO_PORT_IN_RESET:
  1919. PM8001_IO_DBG(pm8001_ha,
  1920. pm8001_printk("IO_PORT_IN_RESET\n"));
  1921. ts->resp = SAS_TASK_COMPLETE;
  1922. ts->stat = SAS_DEV_NO_RESPONSE;
  1923. break;
  1924. case IO_DS_NON_OPERATIONAL:
  1925. PM8001_IO_DBG(pm8001_ha,
  1926. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1927. ts->resp = SAS_TASK_COMPLETE;
  1928. ts->stat = SAS_DEV_NO_RESPONSE;
  1929. if (!t->uldd_task) {
  1930. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1931. IO_DS_NON_OPERATIONAL);
  1932. ts->resp = SAS_TASK_UNDELIVERED;
  1933. ts->stat = SAS_QUEUE_FULL;
  1934. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1935. mb();/*ditto*/
  1936. spin_unlock_irq(&pm8001_ha->lock);
  1937. t->task_done(t);
  1938. spin_lock_irq(&pm8001_ha->lock);
  1939. return;
  1940. }
  1941. break;
  1942. case IO_DS_IN_RECOVERY:
  1943. PM8001_IO_DBG(pm8001_ha,
  1944. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1945. ts->resp = SAS_TASK_COMPLETE;
  1946. ts->stat = SAS_DEV_NO_RESPONSE;
  1947. break;
  1948. case IO_DS_IN_ERROR:
  1949. PM8001_IO_DBG(pm8001_ha,
  1950. pm8001_printk("IO_DS_IN_ERROR\n"));
  1951. ts->resp = SAS_TASK_COMPLETE;
  1952. ts->stat = SAS_DEV_NO_RESPONSE;
  1953. if (!t->uldd_task) {
  1954. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1955. IO_DS_IN_ERROR);
  1956. ts->resp = SAS_TASK_UNDELIVERED;
  1957. ts->stat = SAS_QUEUE_FULL;
  1958. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1959. mb();/*ditto*/
  1960. spin_unlock_irq(&pm8001_ha->lock);
  1961. t->task_done(t);
  1962. spin_lock_irq(&pm8001_ha->lock);
  1963. return;
  1964. }
  1965. break;
  1966. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1967. PM8001_IO_DBG(pm8001_ha,
  1968. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1969. ts->resp = SAS_TASK_COMPLETE;
  1970. ts->stat = SAS_OPEN_REJECT;
  1971. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1972. default:
  1973. PM8001_IO_DBG(pm8001_ha,
  1974. pm8001_printk("Unknown status 0x%x\n", status));
  1975. /* not allowed case. Therefore, return failed status */
  1976. ts->resp = SAS_TASK_COMPLETE;
  1977. ts->stat = SAS_DEV_NO_RESPONSE;
  1978. break;
  1979. }
  1980. spin_lock_irqsave(&t->task_state_lock, flags);
  1981. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1982. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1983. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1984. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1985. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1986. PM8001_FAIL_DBG(pm8001_ha,
  1987. pm8001_printk("task 0x%p done with io_status 0x%x"
  1988. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  1989. t, status, ts->resp, ts->stat));
  1990. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1991. } else if (t->uldd_task) {
  1992. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1993. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1994. mb();/* ditto */
  1995. spin_unlock_irq(&pm8001_ha->lock);
  1996. t->task_done(t);
  1997. spin_lock_irq(&pm8001_ha->lock);
  1998. } else if (!t->uldd_task) {
  1999. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2000. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2001. mb();/*ditto*/
  2002. spin_unlock_irq(&pm8001_ha->lock);
  2003. t->task_done(t);
  2004. spin_lock_irq(&pm8001_ha->lock);
  2005. }
  2006. }
  2007. /*See the comments for mpi_ssp_completion */
  2008. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2009. {
  2010. struct sas_task *t;
  2011. struct task_status_struct *ts;
  2012. struct pm8001_ccb_info *ccb;
  2013. struct pm8001_device *pm8001_dev;
  2014. struct sata_event_resp *psataPayload =
  2015. (struct sata_event_resp *)(piomb + 4);
  2016. u32 event = le32_to_cpu(psataPayload->event);
  2017. u32 tag = le32_to_cpu(psataPayload->tag);
  2018. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2019. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2020. unsigned long flags;
  2021. ccb = &pm8001_ha->ccb_info[tag];
  2022. if (ccb) {
  2023. t = ccb->task;
  2024. pm8001_dev = ccb->device;
  2025. } else {
  2026. PM8001_FAIL_DBG(pm8001_ha,
  2027. pm8001_printk("No CCB !!!. returning\n"));
  2028. return;
  2029. }
  2030. if (event)
  2031. PM8001_FAIL_DBG(pm8001_ha,
  2032. pm8001_printk("SATA EVENT 0x%x\n", event));
  2033. /* Check if this is NCQ error */
  2034. if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
  2035. /* find device using device id */
  2036. pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
  2037. /* send read log extension */
  2038. if (pm8001_dev)
  2039. pm80xx_send_read_log(pm8001_ha, pm8001_dev);
  2040. return;
  2041. }
  2042. if (unlikely(!t || !t->lldd_task || !t->dev)) {
  2043. PM8001_FAIL_DBG(pm8001_ha,
  2044. pm8001_printk("task or dev null\n"));
  2045. return;
  2046. }
  2047. ts = &t->task_status;
  2048. PM8001_IO_DBG(pm8001_ha,
  2049. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  2050. port_id, tag, event));
  2051. switch (event) {
  2052. case IO_OVERFLOW:
  2053. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2054. ts->resp = SAS_TASK_COMPLETE;
  2055. ts->stat = SAS_DATA_OVERRUN;
  2056. ts->residual = 0;
  2057. if (pm8001_dev)
  2058. pm8001_dev->running_req--;
  2059. break;
  2060. case IO_XFER_ERROR_BREAK:
  2061. PM8001_IO_DBG(pm8001_ha,
  2062. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2063. ts->resp = SAS_TASK_COMPLETE;
  2064. ts->stat = SAS_INTERRUPTED;
  2065. break;
  2066. case IO_XFER_ERROR_PHY_NOT_READY:
  2067. PM8001_IO_DBG(pm8001_ha,
  2068. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2069. ts->resp = SAS_TASK_COMPLETE;
  2070. ts->stat = SAS_OPEN_REJECT;
  2071. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2072. break;
  2073. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2074. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2075. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2076. ts->resp = SAS_TASK_COMPLETE;
  2077. ts->stat = SAS_OPEN_REJECT;
  2078. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2079. break;
  2080. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2081. PM8001_IO_DBG(pm8001_ha,
  2082. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2083. ts->resp = SAS_TASK_COMPLETE;
  2084. ts->stat = SAS_OPEN_REJECT;
  2085. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2086. break;
  2087. case IO_OPEN_CNX_ERROR_BREAK:
  2088. PM8001_IO_DBG(pm8001_ha,
  2089. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2090. ts->resp = SAS_TASK_COMPLETE;
  2091. ts->stat = SAS_OPEN_REJECT;
  2092. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2093. break;
  2094. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2095. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2096. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2097. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2098. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2099. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2100. PM8001_FAIL_DBG(pm8001_ha,
  2101. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2102. ts->resp = SAS_TASK_UNDELIVERED;
  2103. ts->stat = SAS_DEV_NO_RESPONSE;
  2104. if (!t->uldd_task) {
  2105. pm8001_handle_event(pm8001_ha,
  2106. pm8001_dev,
  2107. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2108. ts->resp = SAS_TASK_COMPLETE;
  2109. ts->stat = SAS_QUEUE_FULL;
  2110. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2111. mb();/*ditto*/
  2112. spin_unlock_irq(&pm8001_ha->lock);
  2113. t->task_done(t);
  2114. spin_lock_irq(&pm8001_ha->lock);
  2115. return;
  2116. }
  2117. break;
  2118. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2119. PM8001_IO_DBG(pm8001_ha,
  2120. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2121. ts->resp = SAS_TASK_UNDELIVERED;
  2122. ts->stat = SAS_OPEN_REJECT;
  2123. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2124. break;
  2125. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2126. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2127. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2128. ts->resp = SAS_TASK_COMPLETE;
  2129. ts->stat = SAS_OPEN_REJECT;
  2130. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2131. break;
  2132. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2133. PM8001_IO_DBG(pm8001_ha,
  2134. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2135. ts->resp = SAS_TASK_COMPLETE;
  2136. ts->stat = SAS_OPEN_REJECT;
  2137. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2138. break;
  2139. case IO_XFER_ERROR_NAK_RECEIVED:
  2140. PM8001_IO_DBG(pm8001_ha,
  2141. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2142. ts->resp = SAS_TASK_COMPLETE;
  2143. ts->stat = SAS_NAK_R_ERR;
  2144. break;
  2145. case IO_XFER_ERROR_PEER_ABORTED:
  2146. PM8001_IO_DBG(pm8001_ha,
  2147. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2148. ts->resp = SAS_TASK_COMPLETE;
  2149. ts->stat = SAS_NAK_R_ERR;
  2150. break;
  2151. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2152. PM8001_IO_DBG(pm8001_ha,
  2153. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2154. ts->resp = SAS_TASK_COMPLETE;
  2155. ts->stat = SAS_DATA_UNDERRUN;
  2156. break;
  2157. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2158. PM8001_IO_DBG(pm8001_ha,
  2159. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2160. ts->resp = SAS_TASK_COMPLETE;
  2161. ts->stat = SAS_OPEN_TO;
  2162. break;
  2163. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2164. PM8001_IO_DBG(pm8001_ha,
  2165. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2166. ts->resp = SAS_TASK_COMPLETE;
  2167. ts->stat = SAS_OPEN_TO;
  2168. break;
  2169. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2170. PM8001_IO_DBG(pm8001_ha,
  2171. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2172. ts->resp = SAS_TASK_COMPLETE;
  2173. ts->stat = SAS_OPEN_TO;
  2174. break;
  2175. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2176. PM8001_IO_DBG(pm8001_ha,
  2177. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2178. ts->resp = SAS_TASK_COMPLETE;
  2179. ts->stat = SAS_OPEN_TO;
  2180. break;
  2181. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2182. PM8001_IO_DBG(pm8001_ha,
  2183. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2184. ts->resp = SAS_TASK_COMPLETE;
  2185. ts->stat = SAS_OPEN_TO;
  2186. break;
  2187. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2188. PM8001_IO_DBG(pm8001_ha,
  2189. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2190. ts->resp = SAS_TASK_COMPLETE;
  2191. ts->stat = SAS_OPEN_TO;
  2192. break;
  2193. case IO_XFER_CMD_FRAME_ISSUED:
  2194. PM8001_IO_DBG(pm8001_ha,
  2195. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2196. break;
  2197. case IO_XFER_PIO_SETUP_ERROR:
  2198. PM8001_IO_DBG(pm8001_ha,
  2199. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2200. ts->resp = SAS_TASK_COMPLETE;
  2201. ts->stat = SAS_OPEN_TO;
  2202. break;
  2203. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  2204. PM8001_FAIL_DBG(pm8001_ha,
  2205. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  2206. /* TBC: used default set values */
  2207. ts->resp = SAS_TASK_COMPLETE;
  2208. ts->stat = SAS_OPEN_TO;
  2209. break;
  2210. case IO_XFER_DMA_ACTIVATE_TIMEOUT:
  2211. PM8001_FAIL_DBG(pm8001_ha,
  2212. pm8001_printk("IO_XFR_DMA_ACTIVATE_TIMEOUT\n"));
  2213. /* TBC: used default set values */
  2214. ts->resp = SAS_TASK_COMPLETE;
  2215. ts->stat = SAS_OPEN_TO;
  2216. break;
  2217. default:
  2218. PM8001_IO_DBG(pm8001_ha,
  2219. pm8001_printk("Unknown status 0x%x\n", event));
  2220. /* not allowed case. Therefore, return failed status */
  2221. ts->resp = SAS_TASK_COMPLETE;
  2222. ts->stat = SAS_OPEN_TO;
  2223. break;
  2224. }
  2225. spin_lock_irqsave(&t->task_state_lock, flags);
  2226. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2227. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2228. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2229. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2230. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2231. PM8001_FAIL_DBG(pm8001_ha,
  2232. pm8001_printk("task 0x%p done with io_status 0x%x"
  2233. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2234. t, event, ts->resp, ts->stat));
  2235. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2236. } else if (t->uldd_task) {
  2237. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2238. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2239. mb();/* ditto */
  2240. spin_unlock_irq(&pm8001_ha->lock);
  2241. t->task_done(t);
  2242. spin_lock_irq(&pm8001_ha->lock);
  2243. } else if (!t->uldd_task) {
  2244. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2245. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2246. mb();/*ditto*/
  2247. spin_unlock_irq(&pm8001_ha->lock);
  2248. t->task_done(t);
  2249. spin_lock_irq(&pm8001_ha->lock);
  2250. }
  2251. }
  2252. /*See the comments for mpi_ssp_completion */
  2253. static void
  2254. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2255. {
  2256. u32 param, i;
  2257. struct sas_task *t;
  2258. struct pm8001_ccb_info *ccb;
  2259. unsigned long flags;
  2260. u32 status;
  2261. u32 tag;
  2262. struct smp_completion_resp *psmpPayload;
  2263. struct task_status_struct *ts;
  2264. struct pm8001_device *pm8001_dev;
  2265. char *pdma_respaddr = NULL;
  2266. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2267. status = le32_to_cpu(psmpPayload->status);
  2268. tag = le32_to_cpu(psmpPayload->tag);
  2269. ccb = &pm8001_ha->ccb_info[tag];
  2270. param = le32_to_cpu(psmpPayload->param);
  2271. t = ccb->task;
  2272. ts = &t->task_status;
  2273. pm8001_dev = ccb->device;
  2274. if (status)
  2275. PM8001_FAIL_DBG(pm8001_ha,
  2276. pm8001_printk("smp IO status 0x%x\n", status));
  2277. if (unlikely(!t || !t->lldd_task || !t->dev))
  2278. return;
  2279. switch (status) {
  2280. case IO_SUCCESS:
  2281. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2282. ts->resp = SAS_TASK_COMPLETE;
  2283. ts->stat = SAM_STAT_GOOD;
  2284. if (pm8001_dev)
  2285. pm8001_dev->running_req--;
  2286. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  2287. PM8001_IO_DBG(pm8001_ha,
  2288. pm8001_printk("DIRECT RESPONSE Length:%d\n",
  2289. param));
  2290. pdma_respaddr = (char *)(phys_to_virt(cpu_to_le64
  2291. ((u64)sg_dma_address
  2292. (&t->smp_task.smp_resp))));
  2293. for (i = 0; i < param; i++) {
  2294. *(pdma_respaddr+i) = psmpPayload->_r_a[i];
  2295. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2296. "SMP Byte%d DMA data 0x%x psmp 0x%x\n",
  2297. i, *(pdma_respaddr+i),
  2298. psmpPayload->_r_a[i]));
  2299. }
  2300. }
  2301. break;
  2302. case IO_ABORTED:
  2303. PM8001_IO_DBG(pm8001_ha,
  2304. pm8001_printk("IO_ABORTED IOMB\n"));
  2305. ts->resp = SAS_TASK_COMPLETE;
  2306. ts->stat = SAS_ABORTED_TASK;
  2307. if (pm8001_dev)
  2308. pm8001_dev->running_req--;
  2309. break;
  2310. case IO_OVERFLOW:
  2311. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2312. ts->resp = SAS_TASK_COMPLETE;
  2313. ts->stat = SAS_DATA_OVERRUN;
  2314. ts->residual = 0;
  2315. if (pm8001_dev)
  2316. pm8001_dev->running_req--;
  2317. break;
  2318. case IO_NO_DEVICE:
  2319. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2320. ts->resp = SAS_TASK_COMPLETE;
  2321. ts->stat = SAS_PHY_DOWN;
  2322. break;
  2323. case IO_ERROR_HW_TIMEOUT:
  2324. PM8001_IO_DBG(pm8001_ha,
  2325. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2326. ts->resp = SAS_TASK_COMPLETE;
  2327. ts->stat = SAM_STAT_BUSY;
  2328. break;
  2329. case IO_XFER_ERROR_BREAK:
  2330. PM8001_IO_DBG(pm8001_ha,
  2331. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2332. ts->resp = SAS_TASK_COMPLETE;
  2333. ts->stat = SAM_STAT_BUSY;
  2334. break;
  2335. case IO_XFER_ERROR_PHY_NOT_READY:
  2336. PM8001_IO_DBG(pm8001_ha,
  2337. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2338. ts->resp = SAS_TASK_COMPLETE;
  2339. ts->stat = SAM_STAT_BUSY;
  2340. break;
  2341. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2342. PM8001_IO_DBG(pm8001_ha,
  2343. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2344. ts->resp = SAS_TASK_COMPLETE;
  2345. ts->stat = SAS_OPEN_REJECT;
  2346. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2347. break;
  2348. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2349. PM8001_IO_DBG(pm8001_ha,
  2350. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2351. ts->resp = SAS_TASK_COMPLETE;
  2352. ts->stat = SAS_OPEN_REJECT;
  2353. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2354. break;
  2355. case IO_OPEN_CNX_ERROR_BREAK:
  2356. PM8001_IO_DBG(pm8001_ha,
  2357. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2358. ts->resp = SAS_TASK_COMPLETE;
  2359. ts->stat = SAS_OPEN_REJECT;
  2360. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2361. break;
  2362. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2363. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2364. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2365. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2366. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2367. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2368. PM8001_IO_DBG(pm8001_ha,
  2369. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2370. ts->resp = SAS_TASK_COMPLETE;
  2371. ts->stat = SAS_OPEN_REJECT;
  2372. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2373. pm8001_handle_event(pm8001_ha,
  2374. pm8001_dev,
  2375. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2376. break;
  2377. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2378. PM8001_IO_DBG(pm8001_ha,
  2379. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2380. ts->resp = SAS_TASK_COMPLETE;
  2381. ts->stat = SAS_OPEN_REJECT;
  2382. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2383. break;
  2384. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2385. PM8001_IO_DBG(pm8001_ha, pm8001_printk(\
  2386. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2387. ts->resp = SAS_TASK_COMPLETE;
  2388. ts->stat = SAS_OPEN_REJECT;
  2389. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2390. break;
  2391. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2392. PM8001_IO_DBG(pm8001_ha,
  2393. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2394. ts->resp = SAS_TASK_COMPLETE;
  2395. ts->stat = SAS_OPEN_REJECT;
  2396. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2397. break;
  2398. case IO_XFER_ERROR_RX_FRAME:
  2399. PM8001_IO_DBG(pm8001_ha,
  2400. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2401. ts->resp = SAS_TASK_COMPLETE;
  2402. ts->stat = SAS_DEV_NO_RESPONSE;
  2403. break;
  2404. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2405. PM8001_IO_DBG(pm8001_ha,
  2406. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2407. ts->resp = SAS_TASK_COMPLETE;
  2408. ts->stat = SAS_OPEN_REJECT;
  2409. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2410. break;
  2411. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2412. PM8001_IO_DBG(pm8001_ha,
  2413. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2414. ts->resp = SAS_TASK_COMPLETE;
  2415. ts->stat = SAS_QUEUE_FULL;
  2416. break;
  2417. case IO_PORT_IN_RESET:
  2418. PM8001_IO_DBG(pm8001_ha,
  2419. pm8001_printk("IO_PORT_IN_RESET\n"));
  2420. ts->resp = SAS_TASK_COMPLETE;
  2421. ts->stat = SAS_OPEN_REJECT;
  2422. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2423. break;
  2424. case IO_DS_NON_OPERATIONAL:
  2425. PM8001_IO_DBG(pm8001_ha,
  2426. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2427. ts->resp = SAS_TASK_COMPLETE;
  2428. ts->stat = SAS_DEV_NO_RESPONSE;
  2429. break;
  2430. case IO_DS_IN_RECOVERY:
  2431. PM8001_IO_DBG(pm8001_ha,
  2432. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2433. ts->resp = SAS_TASK_COMPLETE;
  2434. ts->stat = SAS_OPEN_REJECT;
  2435. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2436. break;
  2437. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2438. PM8001_IO_DBG(pm8001_ha,
  2439. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2440. ts->resp = SAS_TASK_COMPLETE;
  2441. ts->stat = SAS_OPEN_REJECT;
  2442. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2443. break;
  2444. default:
  2445. PM8001_IO_DBG(pm8001_ha,
  2446. pm8001_printk("Unknown status 0x%x\n", status));
  2447. ts->resp = SAS_TASK_COMPLETE;
  2448. ts->stat = SAS_DEV_NO_RESPONSE;
  2449. /* not allowed case. Therefore, return failed status */
  2450. break;
  2451. }
  2452. spin_lock_irqsave(&t->task_state_lock, flags);
  2453. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2454. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2455. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2456. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2457. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2458. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  2459. "task 0x%p done with io_status 0x%x resp 0x%x"
  2460. "stat 0x%x but aborted by upper layer!\n",
  2461. t, status, ts->resp, ts->stat));
  2462. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2463. } else {
  2464. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2465. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2466. mb();/* in order to force CPU ordering */
  2467. t->task_done(t);
  2468. }
  2469. }
  2470. /**
  2471. * pm80xx_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2472. * @pm8001_ha: our hba card information
  2473. * @Qnum: the outbound queue message number.
  2474. * @SEA: source of event to ack
  2475. * @port_id: port id.
  2476. * @phyId: phy id.
  2477. * @param0: parameter 0.
  2478. * @param1: parameter 1.
  2479. */
  2480. static void pm80xx_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2481. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2482. {
  2483. struct hw_event_ack_req payload;
  2484. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2485. struct inbound_queue_table *circularQ;
  2486. memset((u8 *)&payload, 0, sizeof(payload));
  2487. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2488. payload.tag = cpu_to_le32(1);
  2489. payload.phyid_sea_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2490. ((phyId & 0xFF) << 24) | (port_id & 0xFF));
  2491. payload.param0 = cpu_to_le32(param0);
  2492. payload.param1 = cpu_to_le32(param1);
  2493. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  2494. }
  2495. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2496. u32 phyId, u32 phy_op);
  2497. /**
  2498. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2499. * @pm8001_ha: our hba card information
  2500. * @piomb: IO message buffer
  2501. */
  2502. static void
  2503. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2504. {
  2505. struct hw_event_resp *pPayload =
  2506. (struct hw_event_resp *)(piomb + 4);
  2507. u32 lr_status_evt_portid =
  2508. le32_to_cpu(pPayload->lr_status_evt_portid);
  2509. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2510. u8 link_rate =
  2511. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2512. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2513. u8 phy_id =
  2514. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2515. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2516. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2517. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2518. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2519. unsigned long flags;
  2520. u8 deviceType = pPayload->sas_identify.dev_type;
  2521. port->port_state = portstate;
  2522. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2523. "portid:%d; phyid:%d; linkrate:%d; "
  2524. "portstate:%x; devicetype:%x\n",
  2525. port_id, phy_id, link_rate, portstate, deviceType));
  2526. switch (deviceType) {
  2527. case SAS_PHY_UNUSED:
  2528. PM8001_MSG_DBG(pm8001_ha,
  2529. pm8001_printk("device type no device.\n"));
  2530. break;
  2531. case SAS_END_DEVICE:
  2532. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2533. pm80xx_chip_phy_ctl_req(pm8001_ha, phy_id,
  2534. PHY_NOTIFY_ENABLE_SPINUP);
  2535. port->port_attached = 1;
  2536. pm8001_get_lrate_mode(phy, link_rate);
  2537. break;
  2538. case SAS_EDGE_EXPANDER_DEVICE:
  2539. PM8001_MSG_DBG(pm8001_ha,
  2540. pm8001_printk("expander device.\n"));
  2541. port->port_attached = 1;
  2542. pm8001_get_lrate_mode(phy, link_rate);
  2543. break;
  2544. case SAS_FANOUT_EXPANDER_DEVICE:
  2545. PM8001_MSG_DBG(pm8001_ha,
  2546. pm8001_printk("fanout expander device.\n"));
  2547. port->port_attached = 1;
  2548. pm8001_get_lrate_mode(phy, link_rate);
  2549. break;
  2550. default:
  2551. PM8001_MSG_DBG(pm8001_ha,
  2552. pm8001_printk("unknown device type(%x)\n", deviceType));
  2553. break;
  2554. }
  2555. phy->phy_type |= PORT_TYPE_SAS;
  2556. phy->identify.device_type = deviceType;
  2557. phy->phy_attached = 1;
  2558. if (phy->identify.device_type == SAS_END_DEVICE)
  2559. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2560. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  2561. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2562. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2563. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2564. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2565. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2566. sizeof(struct sas_identify_frame)-4);
  2567. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2568. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2569. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2570. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2571. mdelay(200);/*delay a moment to wait disk to spinup*/
  2572. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2573. }
  2574. /**
  2575. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2576. * @pm8001_ha: our hba card information
  2577. * @piomb: IO message buffer
  2578. */
  2579. static void
  2580. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2581. {
  2582. struct hw_event_resp *pPayload =
  2583. (struct hw_event_resp *)(piomb + 4);
  2584. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2585. u32 lr_status_evt_portid =
  2586. le32_to_cpu(pPayload->lr_status_evt_portid);
  2587. u8 link_rate =
  2588. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2589. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2590. u8 phy_id =
  2591. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2592. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2593. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2594. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2595. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2596. unsigned long flags;
  2597. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2598. "port id %d, phy id %d link_rate %d portstate 0x%x\n",
  2599. port_id, phy_id, link_rate, portstate));
  2600. port->port_state = portstate;
  2601. port->port_attached = 1;
  2602. pm8001_get_lrate_mode(phy, link_rate);
  2603. phy->phy_type |= PORT_TYPE_SATA;
  2604. phy->phy_attached = 1;
  2605. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2606. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2607. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2608. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2609. sizeof(struct dev_to_host_fis));
  2610. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2611. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2612. phy->identify.device_type = SAS_SATA_DEV;
  2613. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2614. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2615. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2616. }
  2617. /**
  2618. * hw_event_phy_down -we should notify the libsas the phy is down.
  2619. * @pm8001_ha: our hba card information
  2620. * @piomb: IO message buffer
  2621. */
  2622. static void
  2623. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2624. {
  2625. struct hw_event_resp *pPayload =
  2626. (struct hw_event_resp *)(piomb + 4);
  2627. u32 lr_status_evt_portid =
  2628. le32_to_cpu(pPayload->lr_status_evt_portid);
  2629. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2630. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2631. u8 phy_id =
  2632. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2633. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2634. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2635. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2636. port->port_state = portstate;
  2637. phy->phy_type = 0;
  2638. phy->identify.device_type = 0;
  2639. phy->phy_attached = 0;
  2640. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2641. switch (portstate) {
  2642. case PORT_VALID:
  2643. break;
  2644. case PORT_INVALID:
  2645. PM8001_MSG_DBG(pm8001_ha,
  2646. pm8001_printk(" PortInvalid portID %d\n", port_id));
  2647. PM8001_MSG_DBG(pm8001_ha,
  2648. pm8001_printk(" Last phy Down and port invalid\n"));
  2649. port->port_attached = 0;
  2650. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2651. port_id, phy_id, 0, 0);
  2652. break;
  2653. case PORT_IN_RESET:
  2654. PM8001_MSG_DBG(pm8001_ha,
  2655. pm8001_printk(" Port In Reset portID %d\n", port_id));
  2656. break;
  2657. case PORT_NOT_ESTABLISHED:
  2658. PM8001_MSG_DBG(pm8001_ha,
  2659. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2660. port->port_attached = 0;
  2661. break;
  2662. case PORT_LOSTCOMM:
  2663. PM8001_MSG_DBG(pm8001_ha,
  2664. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2665. PM8001_MSG_DBG(pm8001_ha,
  2666. pm8001_printk(" Last phy Down and port invalid\n"));
  2667. port->port_attached = 0;
  2668. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2669. port_id, phy_id, 0, 0);
  2670. break;
  2671. default:
  2672. port->port_attached = 0;
  2673. PM8001_MSG_DBG(pm8001_ha,
  2674. pm8001_printk(" phy Down and(default) = 0x%x\n",
  2675. portstate));
  2676. break;
  2677. }
  2678. }
  2679. static int mpi_phy_start_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2680. {
  2681. struct phy_start_resp *pPayload =
  2682. (struct phy_start_resp *)(piomb + 4);
  2683. u32 status =
  2684. le32_to_cpu(pPayload->status);
  2685. u32 phy_id =
  2686. le32_to_cpu(pPayload->phyid);
  2687. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2688. PM8001_INIT_DBG(pm8001_ha,
  2689. pm8001_printk("phy start resp status:0x%x, phyid:0x%x\n",
  2690. status, phy_id));
  2691. if (status == 0) {
  2692. phy->phy_state = 1;
  2693. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2694. complete(phy->enable_completion);
  2695. }
  2696. return 0;
  2697. }
  2698. /**
  2699. * mpi_thermal_hw_event -The hw event has come.
  2700. * @pm8001_ha: our hba card information
  2701. * @piomb: IO message buffer
  2702. */
  2703. static int mpi_thermal_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2704. {
  2705. struct thermal_hw_event *pPayload =
  2706. (struct thermal_hw_event *)(piomb + 4);
  2707. u32 thermal_event = le32_to_cpu(pPayload->thermal_event);
  2708. u32 rht_lht = le32_to_cpu(pPayload->rht_lht);
  2709. if (thermal_event & 0x40) {
  2710. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2711. "Thermal Event: Local high temperature violated!\n"));
  2712. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2713. "Thermal Event: Measured local high temperature %d\n",
  2714. ((rht_lht & 0xFF00) >> 8)));
  2715. }
  2716. if (thermal_event & 0x10) {
  2717. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2718. "Thermal Event: Remote high temperature violated!\n"));
  2719. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2720. "Thermal Event: Measured remote high temperature %d\n",
  2721. ((rht_lht & 0xFF000000) >> 24)));
  2722. }
  2723. return 0;
  2724. }
  2725. /**
  2726. * mpi_hw_event -The hw event has come.
  2727. * @pm8001_ha: our hba card information
  2728. * @piomb: IO message buffer
  2729. */
  2730. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2731. {
  2732. unsigned long flags;
  2733. struct hw_event_resp *pPayload =
  2734. (struct hw_event_resp *)(piomb + 4);
  2735. u32 lr_status_evt_portid =
  2736. le32_to_cpu(pPayload->lr_status_evt_portid);
  2737. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2738. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2739. u8 phy_id =
  2740. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2741. u16 eventType =
  2742. (u16)((lr_status_evt_portid & 0x00FFFF00) >> 8);
  2743. u8 status =
  2744. (u8)((lr_status_evt_portid & 0x0F000000) >> 24);
  2745. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2746. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2747. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  2748. PM8001_MSG_DBG(pm8001_ha,
  2749. pm8001_printk("portid:%d phyid:%d event:0x%x status:0x%x\n",
  2750. port_id, phy_id, eventType, status));
  2751. switch (eventType) {
  2752. case HW_EVENT_SAS_PHY_UP:
  2753. PM8001_MSG_DBG(pm8001_ha,
  2754. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  2755. hw_event_sas_phy_up(pm8001_ha, piomb);
  2756. break;
  2757. case HW_EVENT_SATA_PHY_UP:
  2758. PM8001_MSG_DBG(pm8001_ha,
  2759. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  2760. hw_event_sata_phy_up(pm8001_ha, piomb);
  2761. break;
  2762. case HW_EVENT_SATA_SPINUP_HOLD:
  2763. PM8001_MSG_DBG(pm8001_ha,
  2764. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  2765. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  2766. break;
  2767. case HW_EVENT_PHY_DOWN:
  2768. PM8001_MSG_DBG(pm8001_ha,
  2769. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  2770. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  2771. phy->phy_attached = 0;
  2772. phy->phy_state = 0;
  2773. hw_event_phy_down(pm8001_ha, piomb);
  2774. break;
  2775. case HW_EVENT_PORT_INVALID:
  2776. PM8001_MSG_DBG(pm8001_ha,
  2777. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  2778. sas_phy_disconnected(sas_phy);
  2779. phy->phy_attached = 0;
  2780. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2781. break;
  2782. /* the broadcast change primitive received, tell the LIBSAS this event
  2783. to revalidate the sas domain*/
  2784. case HW_EVENT_BROADCAST_CHANGE:
  2785. PM8001_MSG_DBG(pm8001_ha,
  2786. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  2787. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  2788. port_id, phy_id, 1, 0);
  2789. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2790. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  2791. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2792. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2793. break;
  2794. case HW_EVENT_PHY_ERROR:
  2795. PM8001_MSG_DBG(pm8001_ha,
  2796. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  2797. sas_phy_disconnected(&phy->sas_phy);
  2798. phy->phy_attached = 0;
  2799. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  2800. break;
  2801. case HW_EVENT_BROADCAST_EXP:
  2802. PM8001_MSG_DBG(pm8001_ha,
  2803. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  2804. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2805. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  2806. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2807. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2808. break;
  2809. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  2810. PM8001_MSG_DBG(pm8001_ha,
  2811. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  2812. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2813. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  2814. sas_phy_disconnected(sas_phy);
  2815. phy->phy_attached = 0;
  2816. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2817. break;
  2818. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  2819. PM8001_MSG_DBG(pm8001_ha,
  2820. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  2821. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2822. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  2823. port_id, phy_id, 0, 0);
  2824. sas_phy_disconnected(sas_phy);
  2825. phy->phy_attached = 0;
  2826. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2827. break;
  2828. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  2829. PM8001_MSG_DBG(pm8001_ha,
  2830. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  2831. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2832. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  2833. port_id, phy_id, 0, 0);
  2834. sas_phy_disconnected(sas_phy);
  2835. phy->phy_attached = 0;
  2836. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2837. break;
  2838. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  2839. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2840. "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  2841. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2842. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  2843. port_id, phy_id, 0, 0);
  2844. sas_phy_disconnected(sas_phy);
  2845. phy->phy_attached = 0;
  2846. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2847. break;
  2848. case HW_EVENT_MALFUNCTION:
  2849. PM8001_MSG_DBG(pm8001_ha,
  2850. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  2851. break;
  2852. case HW_EVENT_BROADCAST_SES:
  2853. PM8001_MSG_DBG(pm8001_ha,
  2854. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  2855. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2856. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  2857. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2858. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2859. break;
  2860. case HW_EVENT_INBOUND_CRC_ERROR:
  2861. PM8001_MSG_DBG(pm8001_ha,
  2862. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  2863. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2864. HW_EVENT_INBOUND_CRC_ERROR,
  2865. port_id, phy_id, 0, 0);
  2866. break;
  2867. case HW_EVENT_HARD_RESET_RECEIVED:
  2868. PM8001_MSG_DBG(pm8001_ha,
  2869. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  2870. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  2871. break;
  2872. case HW_EVENT_ID_FRAME_TIMEOUT:
  2873. PM8001_MSG_DBG(pm8001_ha,
  2874. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  2875. sas_phy_disconnected(sas_phy);
  2876. phy->phy_attached = 0;
  2877. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2878. break;
  2879. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  2880. PM8001_MSG_DBG(pm8001_ha,
  2881. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  2882. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2883. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  2884. port_id, phy_id, 0, 0);
  2885. sas_phy_disconnected(sas_phy);
  2886. phy->phy_attached = 0;
  2887. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2888. break;
  2889. case HW_EVENT_PORT_RESET_TIMER_TMO:
  2890. PM8001_MSG_DBG(pm8001_ha,
  2891. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  2892. sas_phy_disconnected(sas_phy);
  2893. phy->phy_attached = 0;
  2894. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2895. break;
  2896. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  2897. PM8001_MSG_DBG(pm8001_ha,
  2898. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  2899. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2900. HW_EVENT_PORT_RECOVERY_TIMER_TMO,
  2901. port_id, phy_id, 0, 0);
  2902. sas_phy_disconnected(sas_phy);
  2903. phy->phy_attached = 0;
  2904. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2905. break;
  2906. case HW_EVENT_PORT_RECOVER:
  2907. PM8001_MSG_DBG(pm8001_ha,
  2908. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  2909. break;
  2910. case HW_EVENT_PORT_RESET_COMPLETE:
  2911. PM8001_MSG_DBG(pm8001_ha,
  2912. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  2913. break;
  2914. case EVENT_BROADCAST_ASYNCH_EVENT:
  2915. PM8001_MSG_DBG(pm8001_ha,
  2916. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  2917. break;
  2918. default:
  2919. PM8001_MSG_DBG(pm8001_ha,
  2920. pm8001_printk("Unknown event type 0x%x\n", eventType));
  2921. break;
  2922. }
  2923. return 0;
  2924. }
  2925. /**
  2926. * mpi_phy_stop_resp - SPCv specific
  2927. * @pm8001_ha: our hba card information
  2928. * @piomb: IO message buffer
  2929. */
  2930. static int mpi_phy_stop_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2931. {
  2932. struct phy_stop_resp *pPayload =
  2933. (struct phy_stop_resp *)(piomb + 4);
  2934. u32 status =
  2935. le32_to_cpu(pPayload->status);
  2936. u32 phyid =
  2937. le32_to_cpu(pPayload->phyid);
  2938. struct pm8001_phy *phy = &pm8001_ha->phy[phyid];
  2939. PM8001_MSG_DBG(pm8001_ha,
  2940. pm8001_printk("phy:0x%x status:0x%x\n",
  2941. phyid, status));
  2942. if (status == 0)
  2943. phy->phy_state = 0;
  2944. return 0;
  2945. }
  2946. /**
  2947. * mpi_set_controller_config_resp - SPCv specific
  2948. * @pm8001_ha: our hba card information
  2949. * @piomb: IO message buffer
  2950. */
  2951. static int mpi_set_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2952. void *piomb)
  2953. {
  2954. struct set_ctrl_cfg_resp *pPayload =
  2955. (struct set_ctrl_cfg_resp *)(piomb + 4);
  2956. u32 status = le32_to_cpu(pPayload->status);
  2957. u32 err_qlfr_pgcd = le32_to_cpu(pPayload->err_qlfr_pgcd);
  2958. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2959. "SET CONTROLLER RESP: status 0x%x qlfr_pgcd 0x%x\n",
  2960. status, err_qlfr_pgcd));
  2961. return 0;
  2962. }
  2963. /**
  2964. * mpi_get_controller_config_resp - SPCv specific
  2965. * @pm8001_ha: our hba card information
  2966. * @piomb: IO message buffer
  2967. */
  2968. static int mpi_get_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2969. void *piomb)
  2970. {
  2971. PM8001_MSG_DBG(pm8001_ha,
  2972. pm8001_printk(" pm80xx_addition_functionality\n"));
  2973. return 0;
  2974. }
  2975. /**
  2976. * mpi_get_phy_profile_resp - SPCv specific
  2977. * @pm8001_ha: our hba card information
  2978. * @piomb: IO message buffer
  2979. */
  2980. static int mpi_get_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  2981. void *piomb)
  2982. {
  2983. PM8001_MSG_DBG(pm8001_ha,
  2984. pm8001_printk(" pm80xx_addition_functionality\n"));
  2985. return 0;
  2986. }
  2987. /**
  2988. * mpi_flash_op_ext_resp - SPCv specific
  2989. * @pm8001_ha: our hba card information
  2990. * @piomb: IO message buffer
  2991. */
  2992. static int mpi_flash_op_ext_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2993. {
  2994. PM8001_MSG_DBG(pm8001_ha,
  2995. pm8001_printk(" pm80xx_addition_functionality\n"));
  2996. return 0;
  2997. }
  2998. /**
  2999. * mpi_set_phy_profile_resp - SPCv specific
  3000. * @pm8001_ha: our hba card information
  3001. * @piomb: IO message buffer
  3002. */
  3003. static int mpi_set_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  3004. void *piomb)
  3005. {
  3006. u8 page_code;
  3007. struct set_phy_profile_resp *pPayload =
  3008. (struct set_phy_profile_resp *)(piomb + 4);
  3009. u32 ppc_phyid = le32_to_cpu(pPayload->ppc_phyid);
  3010. u32 status = le32_to_cpu(pPayload->status);
  3011. page_code = (u8)((ppc_phyid & 0xFF00) >> 8);
  3012. if (status) {
  3013. /* status is FAILED */
  3014. PM8001_FAIL_DBG(pm8001_ha,
  3015. pm8001_printk("PhyProfile command failed with status "
  3016. "0x%08X \n", status));
  3017. return -1;
  3018. } else {
  3019. if (page_code != SAS_PHY_ANALOG_SETTINGS_PAGE) {
  3020. PM8001_FAIL_DBG(pm8001_ha,
  3021. pm8001_printk("Invalid page code 0x%X\n",
  3022. page_code));
  3023. return -1;
  3024. }
  3025. }
  3026. return 0;
  3027. }
  3028. /**
  3029. * mpi_kek_management_resp - SPCv specific
  3030. * @pm8001_ha: our hba card information
  3031. * @piomb: IO message buffer
  3032. */
  3033. static int mpi_kek_management_resp(struct pm8001_hba_info *pm8001_ha,
  3034. void *piomb)
  3035. {
  3036. struct kek_mgmt_resp *pPayload = (struct kek_mgmt_resp *)(piomb + 4);
  3037. u32 status = le32_to_cpu(pPayload->status);
  3038. u32 kidx_new_curr_ksop = le32_to_cpu(pPayload->kidx_new_curr_ksop);
  3039. u32 err_qlfr = le32_to_cpu(pPayload->err_qlfr);
  3040. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3041. "KEK MGMT RESP. Status 0x%x idx_ksop 0x%x err_qlfr 0x%x\n",
  3042. status, kidx_new_curr_ksop, err_qlfr));
  3043. return 0;
  3044. }
  3045. /**
  3046. * mpi_dek_management_resp - SPCv specific
  3047. * @pm8001_ha: our hba card information
  3048. * @piomb: IO message buffer
  3049. */
  3050. static int mpi_dek_management_resp(struct pm8001_hba_info *pm8001_ha,
  3051. void *piomb)
  3052. {
  3053. PM8001_MSG_DBG(pm8001_ha,
  3054. pm8001_printk(" pm80xx_addition_functionality\n"));
  3055. return 0;
  3056. }
  3057. /**
  3058. * ssp_coalesced_comp_resp - SPCv specific
  3059. * @pm8001_ha: our hba card information
  3060. * @piomb: IO message buffer
  3061. */
  3062. static int ssp_coalesced_comp_resp(struct pm8001_hba_info *pm8001_ha,
  3063. void *piomb)
  3064. {
  3065. PM8001_MSG_DBG(pm8001_ha,
  3066. pm8001_printk(" pm80xx_addition_functionality\n"));
  3067. return 0;
  3068. }
  3069. /**
  3070. * process_one_iomb - process one outbound Queue memory block
  3071. * @pm8001_ha: our hba card information
  3072. * @piomb: IO message buffer
  3073. */
  3074. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3075. {
  3076. __le32 pHeader = *(__le32 *)piomb;
  3077. u32 opc = (u32)((le32_to_cpu(pHeader)) & 0xFFF);
  3078. switch (opc) {
  3079. case OPC_OUB_ECHO:
  3080. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3081. break;
  3082. case OPC_OUB_HW_EVENT:
  3083. PM8001_MSG_DBG(pm8001_ha,
  3084. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3085. mpi_hw_event(pm8001_ha, piomb);
  3086. break;
  3087. case OPC_OUB_THERM_HW_EVENT:
  3088. PM8001_MSG_DBG(pm8001_ha,
  3089. pm8001_printk("OPC_OUB_THERMAL_EVENT\n"));
  3090. mpi_thermal_hw_event(pm8001_ha, piomb);
  3091. break;
  3092. case OPC_OUB_SSP_COMP:
  3093. PM8001_MSG_DBG(pm8001_ha,
  3094. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3095. mpi_ssp_completion(pm8001_ha, piomb);
  3096. break;
  3097. case OPC_OUB_SMP_COMP:
  3098. PM8001_MSG_DBG(pm8001_ha,
  3099. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3100. mpi_smp_completion(pm8001_ha, piomb);
  3101. break;
  3102. case OPC_OUB_LOCAL_PHY_CNTRL:
  3103. PM8001_MSG_DBG(pm8001_ha,
  3104. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3105. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3106. break;
  3107. case OPC_OUB_DEV_REGIST:
  3108. PM8001_MSG_DBG(pm8001_ha,
  3109. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3110. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3111. break;
  3112. case OPC_OUB_DEREG_DEV:
  3113. PM8001_MSG_DBG(pm8001_ha,
  3114. pm8001_printk("unregister the device\n"));
  3115. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3116. break;
  3117. case OPC_OUB_GET_DEV_HANDLE:
  3118. PM8001_MSG_DBG(pm8001_ha,
  3119. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3120. break;
  3121. case OPC_OUB_SATA_COMP:
  3122. PM8001_MSG_DBG(pm8001_ha,
  3123. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3124. mpi_sata_completion(pm8001_ha, piomb);
  3125. break;
  3126. case OPC_OUB_SATA_EVENT:
  3127. PM8001_MSG_DBG(pm8001_ha,
  3128. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3129. mpi_sata_event(pm8001_ha, piomb);
  3130. break;
  3131. case OPC_OUB_SSP_EVENT:
  3132. PM8001_MSG_DBG(pm8001_ha,
  3133. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3134. mpi_ssp_event(pm8001_ha, piomb);
  3135. break;
  3136. case OPC_OUB_DEV_HANDLE_ARRIV:
  3137. PM8001_MSG_DBG(pm8001_ha,
  3138. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3139. /*This is for target*/
  3140. break;
  3141. case OPC_OUB_SSP_RECV_EVENT:
  3142. PM8001_MSG_DBG(pm8001_ha,
  3143. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3144. /*This is for target*/
  3145. break;
  3146. case OPC_OUB_FW_FLASH_UPDATE:
  3147. PM8001_MSG_DBG(pm8001_ha,
  3148. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3149. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3150. break;
  3151. case OPC_OUB_GPIO_RESPONSE:
  3152. PM8001_MSG_DBG(pm8001_ha,
  3153. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3154. break;
  3155. case OPC_OUB_GPIO_EVENT:
  3156. PM8001_MSG_DBG(pm8001_ha,
  3157. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3158. break;
  3159. case OPC_OUB_GENERAL_EVENT:
  3160. PM8001_MSG_DBG(pm8001_ha,
  3161. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3162. pm8001_mpi_general_event(pm8001_ha, piomb);
  3163. break;
  3164. case OPC_OUB_SSP_ABORT_RSP:
  3165. PM8001_MSG_DBG(pm8001_ha,
  3166. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3167. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3168. break;
  3169. case OPC_OUB_SATA_ABORT_RSP:
  3170. PM8001_MSG_DBG(pm8001_ha,
  3171. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3172. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3173. break;
  3174. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3175. PM8001_MSG_DBG(pm8001_ha,
  3176. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3177. break;
  3178. case OPC_OUB_SAS_DIAG_EXECUTE:
  3179. PM8001_MSG_DBG(pm8001_ha,
  3180. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3181. break;
  3182. case OPC_OUB_GET_TIME_STAMP:
  3183. PM8001_MSG_DBG(pm8001_ha,
  3184. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3185. break;
  3186. case OPC_OUB_SAS_HW_EVENT_ACK:
  3187. PM8001_MSG_DBG(pm8001_ha,
  3188. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3189. break;
  3190. case OPC_OUB_PORT_CONTROL:
  3191. PM8001_MSG_DBG(pm8001_ha,
  3192. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3193. break;
  3194. case OPC_OUB_SMP_ABORT_RSP:
  3195. PM8001_MSG_DBG(pm8001_ha,
  3196. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3197. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3198. break;
  3199. case OPC_OUB_GET_NVMD_DATA:
  3200. PM8001_MSG_DBG(pm8001_ha,
  3201. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3202. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3203. break;
  3204. case OPC_OUB_SET_NVMD_DATA:
  3205. PM8001_MSG_DBG(pm8001_ha,
  3206. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3207. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3208. break;
  3209. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3210. PM8001_MSG_DBG(pm8001_ha,
  3211. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3212. break;
  3213. case OPC_OUB_SET_DEVICE_STATE:
  3214. PM8001_MSG_DBG(pm8001_ha,
  3215. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3216. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3217. break;
  3218. case OPC_OUB_GET_DEVICE_STATE:
  3219. PM8001_MSG_DBG(pm8001_ha,
  3220. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3221. break;
  3222. case OPC_OUB_SET_DEV_INFO:
  3223. PM8001_MSG_DBG(pm8001_ha,
  3224. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3225. break;
  3226. /* spcv specifc commands */
  3227. case OPC_OUB_PHY_START_RESP:
  3228. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3229. "OPC_OUB_PHY_START_RESP opcode:%x\n", opc));
  3230. mpi_phy_start_resp(pm8001_ha, piomb);
  3231. break;
  3232. case OPC_OUB_PHY_STOP_RESP:
  3233. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3234. "OPC_OUB_PHY_STOP_RESP opcode:%x\n", opc));
  3235. mpi_phy_stop_resp(pm8001_ha, piomb);
  3236. break;
  3237. case OPC_OUB_SET_CONTROLLER_CONFIG:
  3238. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3239. "OPC_OUB_SET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3240. mpi_set_controller_config_resp(pm8001_ha, piomb);
  3241. break;
  3242. case OPC_OUB_GET_CONTROLLER_CONFIG:
  3243. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3244. "OPC_OUB_GET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3245. mpi_get_controller_config_resp(pm8001_ha, piomb);
  3246. break;
  3247. case OPC_OUB_GET_PHY_PROFILE:
  3248. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3249. "OPC_OUB_GET_PHY_PROFILE opcode:%x\n", opc));
  3250. mpi_get_phy_profile_resp(pm8001_ha, piomb);
  3251. break;
  3252. case OPC_OUB_FLASH_OP_EXT:
  3253. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3254. "OPC_OUB_FLASH_OP_EXT opcode:%x\n", opc));
  3255. mpi_flash_op_ext_resp(pm8001_ha, piomb);
  3256. break;
  3257. case OPC_OUB_SET_PHY_PROFILE:
  3258. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3259. "OPC_OUB_SET_PHY_PROFILE opcode:%x\n", opc));
  3260. mpi_set_phy_profile_resp(pm8001_ha, piomb);
  3261. break;
  3262. case OPC_OUB_KEK_MANAGEMENT_RESP:
  3263. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3264. "OPC_OUB_KEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3265. mpi_kek_management_resp(pm8001_ha, piomb);
  3266. break;
  3267. case OPC_OUB_DEK_MANAGEMENT_RESP:
  3268. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3269. "OPC_OUB_DEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3270. mpi_dek_management_resp(pm8001_ha, piomb);
  3271. break;
  3272. case OPC_OUB_SSP_COALESCED_COMP_RESP:
  3273. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3274. "OPC_OUB_SSP_COALESCED_COMP_RESP opcode:%x\n", opc));
  3275. ssp_coalesced_comp_resp(pm8001_ha, piomb);
  3276. break;
  3277. default:
  3278. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3279. "Unknown outbound Queue IOMB OPC = 0x%x\n", opc));
  3280. break;
  3281. }
  3282. }
  3283. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3284. {
  3285. struct outbound_queue_table *circularQ;
  3286. void *pMsg1 = NULL;
  3287. u8 uninitialized_var(bc);
  3288. u32 ret = MPI_IO_STATUS_FAIL;
  3289. unsigned long flags;
  3290. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3291. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3292. do {
  3293. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3294. if (MPI_IO_STATUS_SUCCESS == ret) {
  3295. /* process the outbound message */
  3296. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3297. /* free the message from the outbound circular buffer */
  3298. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3299. circularQ, bc);
  3300. }
  3301. if (MPI_IO_STATUS_BUSY == ret) {
  3302. /* Update the producer index from SPC */
  3303. circularQ->producer_index =
  3304. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3305. if (le32_to_cpu(circularQ->producer_index) ==
  3306. circularQ->consumer_idx)
  3307. /* OQ is empty */
  3308. break;
  3309. }
  3310. } while (1);
  3311. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3312. return ret;
  3313. }
  3314. /* PCI_DMA_... to our direction translation. */
  3315. static const u8 data_dir_flags[] = {
  3316. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3317. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3318. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3319. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3320. };
  3321. static void build_smp_cmd(u32 deviceID, __le32 hTag,
  3322. struct smp_req *psmp_cmd, int mode, int length)
  3323. {
  3324. psmp_cmd->tag = hTag;
  3325. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3326. if (mode == SMP_DIRECT) {
  3327. length = length - 4; /* subtract crc */
  3328. psmp_cmd->len_ip_ir = cpu_to_le32(length << 16);
  3329. } else {
  3330. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3331. }
  3332. }
  3333. /**
  3334. * pm8001_chip_smp_req - send a SMP task to FW
  3335. * @pm8001_ha: our hba card information.
  3336. * @ccb: the ccb information this request used.
  3337. */
  3338. static int pm80xx_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3339. struct pm8001_ccb_info *ccb)
  3340. {
  3341. int elem, rc;
  3342. struct sas_task *task = ccb->task;
  3343. struct domain_device *dev = task->dev;
  3344. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3345. struct scatterlist *sg_req, *sg_resp;
  3346. u32 req_len, resp_len;
  3347. struct smp_req smp_cmd;
  3348. u32 opc;
  3349. struct inbound_queue_table *circularQ;
  3350. char *preq_dma_addr = NULL;
  3351. __le64 tmp_addr;
  3352. u32 i, length;
  3353. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3354. /*
  3355. * DMA-map SMP request, response buffers
  3356. */
  3357. sg_req = &task->smp_task.smp_req;
  3358. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3359. if (!elem)
  3360. return -ENOMEM;
  3361. req_len = sg_dma_len(sg_req);
  3362. sg_resp = &task->smp_task.smp_resp;
  3363. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3364. if (!elem) {
  3365. rc = -ENOMEM;
  3366. goto err_out;
  3367. }
  3368. resp_len = sg_dma_len(sg_resp);
  3369. /* must be in dwords */
  3370. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3371. rc = -EINVAL;
  3372. goto err_out_2;
  3373. }
  3374. opc = OPC_INB_SMP_REQUEST;
  3375. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3376. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3377. length = sg_req->length;
  3378. PM8001_IO_DBG(pm8001_ha,
  3379. pm8001_printk("SMP Frame Length %d\n", sg_req->length));
  3380. if (!(length - 8))
  3381. pm8001_ha->smp_exp_mode = SMP_DIRECT;
  3382. else
  3383. pm8001_ha->smp_exp_mode = SMP_INDIRECT;
  3384. tmp_addr = cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3385. preq_dma_addr = (char *)phys_to_virt(tmp_addr);
  3386. /* INDIRECT MODE command settings. Use DMA */
  3387. if (pm8001_ha->smp_exp_mode == SMP_INDIRECT) {
  3388. PM8001_IO_DBG(pm8001_ha,
  3389. pm8001_printk("SMP REQUEST INDIRECT MODE\n"));
  3390. /* for SPCv indirect mode. Place the top 4 bytes of
  3391. * SMP Request header here. */
  3392. for (i = 0; i < 4; i++)
  3393. smp_cmd.smp_req16[i] = *(preq_dma_addr + i);
  3394. /* exclude top 4 bytes for SMP req header */
  3395. smp_cmd.long_smp_req.long_req_addr =
  3396. cpu_to_le64((u64)sg_dma_address
  3397. (&task->smp_task.smp_req) + 4);
  3398. /* exclude 4 bytes for SMP req header and CRC */
  3399. smp_cmd.long_smp_req.long_req_size =
  3400. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-8);
  3401. smp_cmd.long_smp_req.long_resp_addr =
  3402. cpu_to_le64((u64)sg_dma_address
  3403. (&task->smp_task.smp_resp));
  3404. smp_cmd.long_smp_req.long_resp_size =
  3405. cpu_to_le32((u32)sg_dma_len
  3406. (&task->smp_task.smp_resp)-4);
  3407. } else { /* DIRECT MODE */
  3408. smp_cmd.long_smp_req.long_req_addr =
  3409. cpu_to_le64((u64)sg_dma_address
  3410. (&task->smp_task.smp_req));
  3411. smp_cmd.long_smp_req.long_req_size =
  3412. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3413. smp_cmd.long_smp_req.long_resp_addr =
  3414. cpu_to_le64((u64)sg_dma_address
  3415. (&task->smp_task.smp_resp));
  3416. smp_cmd.long_smp_req.long_resp_size =
  3417. cpu_to_le32
  3418. ((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3419. }
  3420. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  3421. PM8001_IO_DBG(pm8001_ha,
  3422. pm8001_printk("SMP REQUEST DIRECT MODE\n"));
  3423. for (i = 0; i < length; i++)
  3424. if (i < 16) {
  3425. smp_cmd.smp_req16[i] = *(preq_dma_addr+i);
  3426. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3427. "Byte[%d]:%x (DMA data:%x)\n",
  3428. i, smp_cmd.smp_req16[i],
  3429. *(preq_dma_addr)));
  3430. } else {
  3431. smp_cmd.smp_req[i] = *(preq_dma_addr+i);
  3432. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3433. "Byte[%d]:%x (DMA data:%x)\n",
  3434. i, smp_cmd.smp_req[i],
  3435. *(preq_dma_addr)));
  3436. }
  3437. }
  3438. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag,
  3439. &smp_cmd, pm8001_ha->smp_exp_mode, length);
  3440. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  3441. return 0;
  3442. err_out_2:
  3443. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3444. PCI_DMA_FROMDEVICE);
  3445. err_out:
  3446. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3447. PCI_DMA_TODEVICE);
  3448. return rc;
  3449. }
  3450. static int check_enc_sas_cmd(struct sas_task *task)
  3451. {
  3452. u8 cmd = task->ssp_task.cmd->cmnd[0];
  3453. if (cmd == READ_10 || cmd == WRITE_10 || cmd == WRITE_VERIFY)
  3454. return 1;
  3455. else
  3456. return 0;
  3457. }
  3458. static int check_enc_sat_cmd(struct sas_task *task)
  3459. {
  3460. int ret = 0;
  3461. switch (task->ata_task.fis.command) {
  3462. case ATA_CMD_FPDMA_READ:
  3463. case ATA_CMD_READ_EXT:
  3464. case ATA_CMD_READ:
  3465. case ATA_CMD_FPDMA_WRITE:
  3466. case ATA_CMD_WRITE_EXT:
  3467. case ATA_CMD_WRITE:
  3468. case ATA_CMD_PIO_READ:
  3469. case ATA_CMD_PIO_READ_EXT:
  3470. case ATA_CMD_PIO_WRITE:
  3471. case ATA_CMD_PIO_WRITE_EXT:
  3472. ret = 1;
  3473. break;
  3474. default:
  3475. ret = 0;
  3476. break;
  3477. }
  3478. return ret;
  3479. }
  3480. /**
  3481. * pm80xx_chip_ssp_io_req - send a SSP task to FW
  3482. * @pm8001_ha: our hba card information.
  3483. * @ccb: the ccb information this request used.
  3484. */
  3485. static int pm80xx_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3486. struct pm8001_ccb_info *ccb)
  3487. {
  3488. struct sas_task *task = ccb->task;
  3489. struct domain_device *dev = task->dev;
  3490. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3491. struct ssp_ini_io_start_req ssp_cmd;
  3492. u32 tag = ccb->ccb_tag;
  3493. int ret;
  3494. u64 phys_addr, start_addr, end_addr;
  3495. u32 end_addr_high, end_addr_low;
  3496. struct inbound_queue_table *circularQ;
  3497. u32 q_index;
  3498. u32 opc = OPC_INB_SSPINIIOSTART;
  3499. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3500. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3501. /* data address domain added for spcv; set to 0 by host,
  3502. * used internally by controller
  3503. * 0 for SAS 1.1 and SAS 2.0 compatible TLR
  3504. */
  3505. ssp_cmd.dad_dir_m_tlr =
  3506. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);
  3507. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3508. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3509. ssp_cmd.tag = cpu_to_le32(tag);
  3510. if (task->ssp_task.enable_first_burst)
  3511. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3512. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3513. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3514. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
  3515. task->ssp_task.cmd->cmd_len);
  3516. q_index = (u32) (pm8001_dev->id & 0x00ffffff) % PM8001_MAX_INB_NUM;
  3517. circularQ = &pm8001_ha->inbnd_q_tbl[q_index];
  3518. /* Check if encryption is set */
  3519. if (pm8001_ha->chip->encrypt &&
  3520. !(pm8001_ha->encrypt_info.status) && check_enc_sas_cmd(task)) {
  3521. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3522. "Encryption enabled.Sending Encrypt SAS command 0x%x\n",
  3523. task->ssp_task.cmd->cmnd[0]));
  3524. opc = OPC_INB_SSP_INI_DIF_ENC_IO;
  3525. /* enable encryption. 0 for SAS 1.1 and SAS 2.0 compatible TLR*/
  3526. ssp_cmd.dad_dir_m_tlr = cpu_to_le32
  3527. ((data_dir_flags[task->data_dir] << 8) | 0x20 | 0x0);
  3528. /* fill in PRD (scatter/gather) table, if any */
  3529. if (task->num_scatter > 1) {
  3530. pm8001_chip_make_sg(task->scatter,
  3531. ccb->n_elem, ccb->buf_prd);
  3532. phys_addr = ccb->ccb_dma_handle +
  3533. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3534. ssp_cmd.enc_addr_low =
  3535. cpu_to_le32(lower_32_bits(phys_addr));
  3536. ssp_cmd.enc_addr_high =
  3537. cpu_to_le32(upper_32_bits(phys_addr));
  3538. ssp_cmd.enc_esgl = cpu_to_le32(1<<31);
  3539. } else if (task->num_scatter == 1) {
  3540. u64 dma_addr = sg_dma_address(task->scatter);
  3541. ssp_cmd.enc_addr_low =
  3542. cpu_to_le32(lower_32_bits(dma_addr));
  3543. ssp_cmd.enc_addr_high =
  3544. cpu_to_le32(upper_32_bits(dma_addr));
  3545. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3546. ssp_cmd.enc_esgl = 0;
  3547. /* Check 4G Boundary */
  3548. start_addr = cpu_to_le64(dma_addr);
  3549. end_addr = (start_addr + ssp_cmd.enc_len) - 1;
  3550. end_addr_low = cpu_to_le32(lower_32_bits(end_addr));
  3551. end_addr_high = cpu_to_le32(upper_32_bits(end_addr));
  3552. if (end_addr_high != ssp_cmd.enc_addr_high) {
  3553. PM8001_FAIL_DBG(pm8001_ha,
  3554. pm8001_printk("The sg list address "
  3555. "start_addr=0x%016llx data_len=0x%x "
  3556. "end_addr_high=0x%08x end_addr_low="
  3557. "0x%08x has crossed 4G boundary\n",
  3558. start_addr, ssp_cmd.enc_len,
  3559. end_addr_high, end_addr_low));
  3560. pm8001_chip_make_sg(task->scatter, 1,
  3561. ccb->buf_prd);
  3562. phys_addr = ccb->ccb_dma_handle +
  3563. offsetof(struct pm8001_ccb_info,
  3564. buf_prd[0]);
  3565. ssp_cmd.enc_addr_low =
  3566. cpu_to_le32(lower_32_bits(phys_addr));
  3567. ssp_cmd.enc_addr_high =
  3568. cpu_to_le32(upper_32_bits(phys_addr));
  3569. ssp_cmd.enc_esgl = cpu_to_le32(1<<31);
  3570. }
  3571. } else if (task->num_scatter == 0) {
  3572. ssp_cmd.enc_addr_low = 0;
  3573. ssp_cmd.enc_addr_high = 0;
  3574. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3575. ssp_cmd.enc_esgl = 0;
  3576. }
  3577. /* XTS mode. All other fields are 0 */
  3578. ssp_cmd.key_cmode = 0x6 << 4;
  3579. /* set tweak values. Should be the start lba */
  3580. ssp_cmd.twk_val0 = cpu_to_le32((task->ssp_task.cmd->cmnd[2] << 24) |
  3581. (task->ssp_task.cmd->cmnd[3] << 16) |
  3582. (task->ssp_task.cmd->cmnd[4] << 8) |
  3583. (task->ssp_task.cmd->cmnd[5]));
  3584. } else {
  3585. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3586. "Sending Normal SAS command 0x%x inb q %x\n",
  3587. task->ssp_task.cmd->cmnd[0], q_index));
  3588. /* fill in PRD (scatter/gather) table, if any */
  3589. if (task->num_scatter > 1) {
  3590. pm8001_chip_make_sg(task->scatter, ccb->n_elem,
  3591. ccb->buf_prd);
  3592. phys_addr = ccb->ccb_dma_handle +
  3593. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3594. ssp_cmd.addr_low =
  3595. cpu_to_le32(lower_32_bits(phys_addr));
  3596. ssp_cmd.addr_high =
  3597. cpu_to_le32(upper_32_bits(phys_addr));
  3598. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3599. } else if (task->num_scatter == 1) {
  3600. u64 dma_addr = sg_dma_address(task->scatter);
  3601. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3602. ssp_cmd.addr_high =
  3603. cpu_to_le32(upper_32_bits(dma_addr));
  3604. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3605. ssp_cmd.esgl = 0;
  3606. /* Check 4G Boundary */
  3607. start_addr = cpu_to_le64(dma_addr);
  3608. end_addr = (start_addr + ssp_cmd.len) - 1;
  3609. end_addr_low = cpu_to_le32(lower_32_bits(end_addr));
  3610. end_addr_high = cpu_to_le32(upper_32_bits(end_addr));
  3611. if (end_addr_high != ssp_cmd.addr_high) {
  3612. PM8001_FAIL_DBG(pm8001_ha,
  3613. pm8001_printk("The sg list address "
  3614. "start_addr=0x%016llx data_len=0x%x "
  3615. "end_addr_high=0x%08x end_addr_low="
  3616. "0x%08x has crossed 4G boundary\n",
  3617. start_addr, ssp_cmd.len,
  3618. end_addr_high, end_addr_low));
  3619. pm8001_chip_make_sg(task->scatter, 1,
  3620. ccb->buf_prd);
  3621. phys_addr = ccb->ccb_dma_handle +
  3622. offsetof(struct pm8001_ccb_info,
  3623. buf_prd[0]);
  3624. ssp_cmd.addr_low =
  3625. cpu_to_le32(lower_32_bits(phys_addr));
  3626. ssp_cmd.addr_high =
  3627. cpu_to_le32(upper_32_bits(phys_addr));
  3628. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3629. }
  3630. } else if (task->num_scatter == 0) {
  3631. ssp_cmd.addr_low = 0;
  3632. ssp_cmd.addr_high = 0;
  3633. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3634. ssp_cmd.esgl = 0;
  3635. }
  3636. }
  3637. q_index = (u32) (pm8001_dev->id & 0x00ffffff) % PM8001_MAX_OUTB_NUM;
  3638. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
  3639. &ssp_cmd, q_index);
  3640. return ret;
  3641. }
  3642. static int pm80xx_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3643. struct pm8001_ccb_info *ccb)
  3644. {
  3645. struct sas_task *task = ccb->task;
  3646. struct domain_device *dev = task->dev;
  3647. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3648. u32 tag = ccb->ccb_tag;
  3649. int ret;
  3650. u32 q_index;
  3651. struct sata_start_req sata_cmd;
  3652. u32 hdr_tag, ncg_tag = 0;
  3653. u64 phys_addr, start_addr, end_addr;
  3654. u32 end_addr_high, end_addr_low;
  3655. u32 ATAP = 0x0;
  3656. u32 dir;
  3657. struct inbound_queue_table *circularQ;
  3658. unsigned long flags;
  3659. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3660. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3661. q_index = (u32) (pm8001_ha_dev->id & 0x00ffffff) % PM8001_MAX_INB_NUM;
  3662. circularQ = &pm8001_ha->inbnd_q_tbl[q_index];
  3663. if (task->data_dir == PCI_DMA_NONE) {
  3664. ATAP = 0x04; /* no data*/
  3665. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3666. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3667. if (task->ata_task.dma_xfer) {
  3668. ATAP = 0x06; /* DMA */
  3669. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3670. } else {
  3671. ATAP = 0x05; /* PIO*/
  3672. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3673. }
  3674. if (task->ata_task.use_ncq &&
  3675. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3676. ATAP = 0x07; /* FPDMA */
  3677. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3678. }
  3679. }
  3680. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
  3681. task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
  3682. ncg_tag = hdr_tag;
  3683. }
  3684. dir = data_dir_flags[task->data_dir] << 8;
  3685. sata_cmd.tag = cpu_to_le32(tag);
  3686. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3687. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3688. sata_cmd.sata_fis = task->ata_task.fis;
  3689. if (likely(!task->ata_task.device_control_reg_update))
  3690. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3691. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3692. /* Check if encryption is set */
  3693. if (pm8001_ha->chip->encrypt &&
  3694. !(pm8001_ha->encrypt_info.status) && check_enc_sat_cmd(task)) {
  3695. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3696. "Encryption enabled.Sending Encrypt SATA cmd 0x%x\n",
  3697. sata_cmd.sata_fis.command));
  3698. opc = OPC_INB_SATA_DIF_ENC_IO;
  3699. /* set encryption bit */
  3700. sata_cmd.ncqtag_atap_dir_m_dad =
  3701. cpu_to_le32(((ncg_tag & 0xff)<<16)|
  3702. ((ATAP & 0x3f) << 10) | 0x20 | dir);
  3703. /* dad (bit 0-1) is 0 */
  3704. /* fill in PRD (scatter/gather) table, if any */
  3705. if (task->num_scatter > 1) {
  3706. pm8001_chip_make_sg(task->scatter,
  3707. ccb->n_elem, ccb->buf_prd);
  3708. phys_addr = ccb->ccb_dma_handle +
  3709. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3710. sata_cmd.enc_addr_low = lower_32_bits(phys_addr);
  3711. sata_cmd.enc_addr_high = upper_32_bits(phys_addr);
  3712. sata_cmd.enc_esgl = cpu_to_le32(1 << 31);
  3713. } else if (task->num_scatter == 1) {
  3714. u64 dma_addr = sg_dma_address(task->scatter);
  3715. sata_cmd.enc_addr_low = lower_32_bits(dma_addr);
  3716. sata_cmd.enc_addr_high = upper_32_bits(dma_addr);
  3717. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3718. sata_cmd.enc_esgl = 0;
  3719. /* Check 4G Boundary */
  3720. start_addr = cpu_to_le64(dma_addr);
  3721. end_addr = (start_addr + sata_cmd.enc_len) - 1;
  3722. end_addr_low = cpu_to_le32(lower_32_bits(end_addr));
  3723. end_addr_high = cpu_to_le32(upper_32_bits(end_addr));
  3724. if (end_addr_high != sata_cmd.enc_addr_high) {
  3725. PM8001_FAIL_DBG(pm8001_ha,
  3726. pm8001_printk("The sg list address "
  3727. "start_addr=0x%016llx data_len=0x%x "
  3728. "end_addr_high=0x%08x end_addr_low"
  3729. "=0x%08x has crossed 4G boundary\n",
  3730. start_addr, sata_cmd.enc_len,
  3731. end_addr_high, end_addr_low));
  3732. pm8001_chip_make_sg(task->scatter, 1,
  3733. ccb->buf_prd);
  3734. phys_addr = ccb->ccb_dma_handle +
  3735. offsetof(struct pm8001_ccb_info,
  3736. buf_prd[0]);
  3737. sata_cmd.enc_addr_low =
  3738. lower_32_bits(phys_addr);
  3739. sata_cmd.enc_addr_high =
  3740. upper_32_bits(phys_addr);
  3741. sata_cmd.enc_esgl =
  3742. cpu_to_le32(1 << 31);
  3743. }
  3744. } else if (task->num_scatter == 0) {
  3745. sata_cmd.enc_addr_low = 0;
  3746. sata_cmd.enc_addr_high = 0;
  3747. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3748. sata_cmd.enc_esgl = 0;
  3749. }
  3750. /* XTS mode. All other fields are 0 */
  3751. sata_cmd.key_index_mode = 0x6 << 4;
  3752. /* set tweak values. Should be the start lba */
  3753. sata_cmd.twk_val0 =
  3754. cpu_to_le32((sata_cmd.sata_fis.lbal_exp << 24) |
  3755. (sata_cmd.sata_fis.lbah << 16) |
  3756. (sata_cmd.sata_fis.lbam << 8) |
  3757. (sata_cmd.sata_fis.lbal));
  3758. sata_cmd.twk_val1 =
  3759. cpu_to_le32((sata_cmd.sata_fis.lbah_exp << 8) |
  3760. (sata_cmd.sata_fis.lbam_exp));
  3761. } else {
  3762. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3763. "Sending Normal SATA command 0x%x inb %x\n",
  3764. sata_cmd.sata_fis.command, q_index));
  3765. /* dad (bit 0-1) is 0 */
  3766. sata_cmd.ncqtag_atap_dir_m_dad =
  3767. cpu_to_le32(((ncg_tag & 0xff)<<16) |
  3768. ((ATAP & 0x3f) << 10) | dir);
  3769. /* fill in PRD (scatter/gather) table, if any */
  3770. if (task->num_scatter > 1) {
  3771. pm8001_chip_make_sg(task->scatter,
  3772. ccb->n_elem, ccb->buf_prd);
  3773. phys_addr = ccb->ccb_dma_handle +
  3774. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3775. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3776. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3777. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3778. } else if (task->num_scatter == 1) {
  3779. u64 dma_addr = sg_dma_address(task->scatter);
  3780. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3781. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3782. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3783. sata_cmd.esgl = 0;
  3784. /* Check 4G Boundary */
  3785. start_addr = cpu_to_le64(dma_addr);
  3786. end_addr = (start_addr + sata_cmd.len) - 1;
  3787. end_addr_low = cpu_to_le32(lower_32_bits(end_addr));
  3788. end_addr_high = cpu_to_le32(upper_32_bits(end_addr));
  3789. if (end_addr_high != sata_cmd.addr_high) {
  3790. PM8001_FAIL_DBG(pm8001_ha,
  3791. pm8001_printk("The sg list address "
  3792. "start_addr=0x%016llx data_len=0x%x"
  3793. "end_addr_high=0x%08x end_addr_low="
  3794. "0x%08x has crossed 4G boundary\n",
  3795. start_addr, sata_cmd.len,
  3796. end_addr_high, end_addr_low));
  3797. pm8001_chip_make_sg(task->scatter, 1,
  3798. ccb->buf_prd);
  3799. phys_addr = ccb->ccb_dma_handle +
  3800. offsetof(struct pm8001_ccb_info,
  3801. buf_prd[0]);
  3802. sata_cmd.addr_low =
  3803. lower_32_bits(phys_addr);
  3804. sata_cmd.addr_high =
  3805. upper_32_bits(phys_addr);
  3806. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3807. }
  3808. } else if (task->num_scatter == 0) {
  3809. sata_cmd.addr_low = 0;
  3810. sata_cmd.addr_high = 0;
  3811. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3812. sata_cmd.esgl = 0;
  3813. }
  3814. /* scsi cdb */
  3815. sata_cmd.atapi_scsi_cdb[0] =
  3816. cpu_to_le32(((task->ata_task.atapi_packet[0]) |
  3817. (task->ata_task.atapi_packet[1] << 8) |
  3818. (task->ata_task.atapi_packet[2] << 16) |
  3819. (task->ata_task.atapi_packet[3] << 24)));
  3820. sata_cmd.atapi_scsi_cdb[1] =
  3821. cpu_to_le32(((task->ata_task.atapi_packet[4]) |
  3822. (task->ata_task.atapi_packet[5] << 8) |
  3823. (task->ata_task.atapi_packet[6] << 16) |
  3824. (task->ata_task.atapi_packet[7] << 24)));
  3825. sata_cmd.atapi_scsi_cdb[2] =
  3826. cpu_to_le32(((task->ata_task.atapi_packet[8]) |
  3827. (task->ata_task.atapi_packet[9] << 8) |
  3828. (task->ata_task.atapi_packet[10] << 16) |
  3829. (task->ata_task.atapi_packet[11] << 24)));
  3830. sata_cmd.atapi_scsi_cdb[3] =
  3831. cpu_to_le32(((task->ata_task.atapi_packet[12]) |
  3832. (task->ata_task.atapi_packet[13] << 8) |
  3833. (task->ata_task.atapi_packet[14] << 16) |
  3834. (task->ata_task.atapi_packet[15] << 24)));
  3835. }
  3836. /* Check for read log for failed drive and return */
  3837. if (sata_cmd.sata_fis.command == 0x2f) {
  3838. if (pm8001_ha_dev && ((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
  3839. (pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
  3840. (pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
  3841. struct task_status_struct *ts;
  3842. pm8001_ha_dev->id &= 0xDFFFFFFF;
  3843. ts = &task->task_status;
  3844. spin_lock_irqsave(&task->task_state_lock, flags);
  3845. ts->resp = SAS_TASK_COMPLETE;
  3846. ts->stat = SAM_STAT_GOOD;
  3847. task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3848. task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3849. task->task_state_flags |= SAS_TASK_STATE_DONE;
  3850. if (unlikely((task->task_state_flags &
  3851. SAS_TASK_STATE_ABORTED))) {
  3852. spin_unlock_irqrestore(&task->task_state_lock,
  3853. flags);
  3854. PM8001_FAIL_DBG(pm8001_ha,
  3855. pm8001_printk("task 0x%p resp 0x%x "
  3856. " stat 0x%x but aborted by upper layer "
  3857. "\n", task, ts->resp, ts->stat));
  3858. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3859. return 0;
  3860. } else if (task->uldd_task) {
  3861. spin_unlock_irqrestore(&task->task_state_lock,
  3862. flags);
  3863. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3864. mb();/* ditto */
  3865. spin_unlock_irq(&pm8001_ha->lock);
  3866. task->task_done(task);
  3867. spin_lock_irq(&pm8001_ha->lock);
  3868. return 0;
  3869. } else if (!task->uldd_task) {
  3870. spin_unlock_irqrestore(&task->task_state_lock,
  3871. flags);
  3872. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3873. mb();/*ditto*/
  3874. spin_unlock_irq(&pm8001_ha->lock);
  3875. task->task_done(task);
  3876. spin_lock_irq(&pm8001_ha->lock);
  3877. return 0;
  3878. }
  3879. }
  3880. }
  3881. q_index = (u32) (pm8001_ha_dev->id & 0x00ffffff) % PM8001_MAX_OUTB_NUM;
  3882. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
  3883. &sata_cmd, q_index);
  3884. return ret;
  3885. }
  3886. /**
  3887. * pm80xx_chip_phy_start_req - start phy via PHY_START COMMAND
  3888. * @pm8001_ha: our hba card information.
  3889. * @num: the inbound queue number
  3890. * @phy_id: the phy id which we wanted to start up.
  3891. */
  3892. static int
  3893. pm80xx_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3894. {
  3895. struct phy_start_req payload;
  3896. struct inbound_queue_table *circularQ;
  3897. int ret;
  3898. u32 tag = 0x01;
  3899. u32 opcode = OPC_INB_PHYSTART;
  3900. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3901. memset(&payload, 0, sizeof(payload));
  3902. payload.tag = cpu_to_le32(tag);
  3903. PM8001_INIT_DBG(pm8001_ha,
  3904. pm8001_printk("PHY START REQ for phy_id %d\n", phy_id));
  3905. /*
  3906. ** [0:7] PHY Identifier
  3907. ** [8:11] link rate 1.5G, 3G, 6G
  3908. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b Auto mode
  3909. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3910. ** [15] ob no change in current PHY analig setup 1b enable using SPAST
  3911. */
  3912. if (!IS_SPCV_12G(pm8001_ha->pdev))
  3913. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3914. LINKMODE_AUTO | LINKRATE_15 |
  3915. LINKRATE_30 | LINKRATE_60 | phy_id);
  3916. else
  3917. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3918. LINKMODE_AUTO | LINKRATE_15 |
  3919. LINKRATE_30 | LINKRATE_60 | LINKRATE_120 |
  3920. phy_id);
  3921. /* SSC Disable and SAS Analog ST configuration */
  3922. /**
  3923. payload.ase_sh_lm_slr_phyid =
  3924. cpu_to_le32(SSC_DISABLE_30 | SAS_ASE | SPINHOLD_DISABLE |
  3925. LINKMODE_AUTO | LINKRATE_15 | LINKRATE_30 | LINKRATE_60 |
  3926. phy_id);
  3927. Have to add "SAS PHY Analog Setup SPASTI 1 Byte" Based on need
  3928. **/
  3929. payload.sas_identify.dev_type = SAS_END_DEVICE;
  3930. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3931. memcpy(payload.sas_identify.sas_addr,
  3932. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3933. payload.sas_identify.phy_id = phy_id;
  3934. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3935. return ret;
  3936. }
  3937. /**
  3938. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3939. * @pm8001_ha: our hba card information.
  3940. * @num: the inbound queue number
  3941. * @phy_id: the phy id which we wanted to start up.
  3942. */
  3943. static int pm80xx_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3944. u8 phy_id)
  3945. {
  3946. struct phy_stop_req payload;
  3947. struct inbound_queue_table *circularQ;
  3948. int ret;
  3949. u32 tag = 0x01;
  3950. u32 opcode = OPC_INB_PHYSTOP;
  3951. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3952. memset(&payload, 0, sizeof(payload));
  3953. payload.tag = cpu_to_le32(tag);
  3954. payload.phy_id = cpu_to_le32(phy_id);
  3955. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3956. return ret;
  3957. }
  3958. /**
  3959. * see comments on pm8001_mpi_reg_resp.
  3960. */
  3961. static int pm80xx_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3962. struct pm8001_device *pm8001_dev, u32 flag)
  3963. {
  3964. struct reg_dev_req payload;
  3965. u32 opc;
  3966. u32 stp_sspsmp_sata = 0x4;
  3967. struct inbound_queue_table *circularQ;
  3968. u32 linkrate, phy_id;
  3969. int rc, tag = 0xdeadbeef;
  3970. struct pm8001_ccb_info *ccb;
  3971. u8 retryFlag = 0x1;
  3972. u16 firstBurstSize = 0;
  3973. u16 ITNT = 2000;
  3974. struct domain_device *dev = pm8001_dev->sas_device;
  3975. struct domain_device *parent_dev = dev->parent;
  3976. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3977. memset(&payload, 0, sizeof(payload));
  3978. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3979. if (rc)
  3980. return rc;
  3981. ccb = &pm8001_ha->ccb_info[tag];
  3982. ccb->device = pm8001_dev;
  3983. ccb->ccb_tag = tag;
  3984. payload.tag = cpu_to_le32(tag);
  3985. if (flag == 1) {
  3986. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3987. } else {
  3988. if (pm8001_dev->dev_type == SAS_SATA_DEV)
  3989. stp_sspsmp_sata = 0x00; /* stp*/
  3990. else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
  3991. pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
  3992. pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
  3993. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3994. }
  3995. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3996. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3997. else
  3998. phy_id = pm8001_dev->attached_phy;
  3999. opc = OPC_INB_REG_DEV;
  4000. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4001. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4002. payload.phyid_portid =
  4003. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0xFF) |
  4004. ((phy_id & 0xFF) << 8));
  4005. payload.dtype_dlr_mcn_ir_retry = cpu_to_le32((retryFlag & 0x01) |
  4006. ((linkrate & 0x0F) << 24) |
  4007. ((stp_sspsmp_sata & 0x03) << 28));
  4008. payload.firstburstsize_ITNexustimeout =
  4009. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4010. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4011. SAS_ADDR_SIZE);
  4012. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4013. return rc;
  4014. }
  4015. /**
  4016. * pm80xx_chip_phy_ctl_req - support the local phy operation
  4017. * @pm8001_ha: our hba card information.
  4018. * @num: the inbound queue number
  4019. * @phy_id: the phy id which we wanted to operate
  4020. * @phy_op:
  4021. */
  4022. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4023. u32 phyId, u32 phy_op)
  4024. {
  4025. struct local_phy_ctl_req payload;
  4026. struct inbound_queue_table *circularQ;
  4027. int ret;
  4028. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4029. memset(&payload, 0, sizeof(payload));
  4030. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4031. payload.tag = cpu_to_le32(1);
  4032. payload.phyop_phyid =
  4033. cpu_to_le32(((phy_op & 0xFF) << 8) | (phyId & 0xFF));
  4034. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4035. return ret;
  4036. }
  4037. static u32 pm80xx_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4038. {
  4039. u32 value;
  4040. #ifdef PM8001_USE_MSIX
  4041. return 1;
  4042. #endif
  4043. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4044. if (value)
  4045. return 1;
  4046. return 0;
  4047. }
  4048. /**
  4049. * pm8001_chip_isr - PM8001 isr handler.
  4050. * @pm8001_ha: our hba card information.
  4051. * @irq: irq number.
  4052. * @stat: stat.
  4053. */
  4054. static irqreturn_t
  4055. pm80xx_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  4056. {
  4057. pm80xx_chip_interrupt_disable(pm8001_ha, vec);
  4058. process_oq(pm8001_ha, vec);
  4059. pm80xx_chip_interrupt_enable(pm8001_ha, vec);
  4060. return IRQ_HANDLED;
  4061. }
  4062. void mpi_set_phy_profile_req(struct pm8001_hba_info *pm8001_ha,
  4063. u32 operation, u32 phyid, u32 length, u32 *buf)
  4064. {
  4065. u32 tag , i, j = 0;
  4066. int rc;
  4067. struct set_phy_profile_req payload;
  4068. struct inbound_queue_table *circularQ;
  4069. u32 opc = OPC_INB_SET_PHY_PROFILE;
  4070. memset(&payload, 0, sizeof(payload));
  4071. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4072. if (rc)
  4073. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("Invalid tag\n"));
  4074. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4075. payload.tag = cpu_to_le32(tag);
  4076. payload.ppc_phyid = (((operation & 0xF) << 8) | (phyid & 0xFF));
  4077. PM8001_INIT_DBG(pm8001_ha,
  4078. pm8001_printk(" phy profile command for phy %x ,length is %d\n",
  4079. payload.ppc_phyid, length));
  4080. for (i = length; i < (length + PHY_DWORD_LENGTH - 1); i++) {
  4081. payload.reserved[j] = cpu_to_le32(*((u32 *)buf + i));
  4082. j++;
  4083. }
  4084. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4085. }
  4086. void pm8001_set_phy_profile(struct pm8001_hba_info *pm8001_ha,
  4087. u32 length, u8 *buf)
  4088. {
  4089. u32 page_code, i;
  4090. page_code = SAS_PHY_ANALOG_SETTINGS_PAGE;
  4091. for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
  4092. mpi_set_phy_profile_req(pm8001_ha,
  4093. SAS_PHY_ANALOG_SETTINGS_PAGE, i, length, (u32 *)buf);
  4094. length = length + PHY_DWORD_LENGTH;
  4095. }
  4096. PM8001_INIT_DBG(pm8001_ha, pm8001_printk("phy settings completed\n"));
  4097. }
  4098. const struct pm8001_dispatch pm8001_80xx_dispatch = {
  4099. .name = "pmc80xx",
  4100. .chip_init = pm80xx_chip_init,
  4101. .chip_soft_rst = pm80xx_chip_soft_rst,
  4102. .chip_rst = pm80xx_hw_chip_rst,
  4103. .chip_iounmap = pm8001_chip_iounmap,
  4104. .isr = pm80xx_chip_isr,
  4105. .is_our_interupt = pm80xx_chip_is_our_interupt,
  4106. .isr_process_oq = process_oq,
  4107. .interrupt_enable = pm80xx_chip_interrupt_enable,
  4108. .interrupt_disable = pm80xx_chip_interrupt_disable,
  4109. .make_prd = pm8001_chip_make_sg,
  4110. .smp_req = pm80xx_chip_smp_req,
  4111. .ssp_io_req = pm80xx_chip_ssp_io_req,
  4112. .sata_req = pm80xx_chip_sata_req,
  4113. .phy_start_req = pm80xx_chip_phy_start_req,
  4114. .phy_stop_req = pm80xx_chip_phy_stop_req,
  4115. .reg_dev_req = pm80xx_chip_reg_dev_req,
  4116. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4117. .phy_ctl_req = pm80xx_chip_phy_ctl_req,
  4118. .task_abort = pm8001_chip_abort_task,
  4119. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4120. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4121. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4122. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4123. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4124. };