apic_32.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  56. static int disable_apic_timer __cpuinitdata;
  57. /* Local APIC timer works in C2 */
  58. int local_apic_timer_c2_ok;
  59. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  60. int first_system_vector = 0xfe;
  61. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  62. /*
  63. * Debug level, exported for io_apic.c
  64. */
  65. unsigned int apic_verbosity;
  66. int pic_mode;
  67. /* Have we found an MP table */
  68. int smp_found_config;
  69. static struct resource lapic_resource = {
  70. .name = "Local APIC",
  71. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  72. };
  73. static unsigned int calibration_result;
  74. static int lapic_next_event(unsigned long delta,
  75. struct clock_event_device *evt);
  76. static void lapic_timer_setup(enum clock_event_mode mode,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_broadcast(cpumask_t mask);
  79. static void apic_pm_activate(void);
  80. /*
  81. * The local apic timer can be used for any function which is CPU local.
  82. */
  83. static struct clock_event_device lapic_clockevent = {
  84. .name = "lapic",
  85. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  86. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  87. .shift = 32,
  88. .set_mode = lapic_timer_setup,
  89. .set_next_event = lapic_next_event,
  90. .broadcast = lapic_timer_broadcast,
  91. .rating = 100,
  92. .irq = -1,
  93. };
  94. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  95. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  96. static int enabled_via_apicbase;
  97. static unsigned long apic_phys;
  98. /*
  99. * Get the LAPIC version
  100. */
  101. static inline int lapic_get_version(void)
  102. {
  103. return GET_APIC_VERSION(apic_read(APIC_LVR));
  104. }
  105. /*
  106. * Check, if the APIC is integrated or a separate chip
  107. */
  108. static inline int lapic_is_integrated(void)
  109. {
  110. return APIC_INTEGRATED(lapic_get_version());
  111. }
  112. /*
  113. * Check, whether this is a modern or a first generation APIC
  114. */
  115. static int modern_apic(void)
  116. {
  117. /* AMD systems use old APIC versions, so check the CPU */
  118. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  119. boot_cpu_data.x86 >= 0xf)
  120. return 1;
  121. return lapic_get_version() >= 0x14;
  122. }
  123. /*
  124. * Paravirt kernels also might be using these below ops. So we still
  125. * use generic apic_read()/apic_write(), which might be pointing to different
  126. * ops in PARAVIRT case.
  127. */
  128. void xapic_wait_icr_idle(void)
  129. {
  130. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  131. cpu_relax();
  132. }
  133. u32 safe_xapic_wait_icr_idle(void)
  134. {
  135. u32 send_status;
  136. int timeout;
  137. timeout = 0;
  138. do {
  139. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  140. if (!send_status)
  141. break;
  142. udelay(100);
  143. } while (timeout++ < 1000);
  144. return send_status;
  145. }
  146. void xapic_icr_write(u32 low, u32 id)
  147. {
  148. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  149. apic_write(APIC_ICR, low);
  150. }
  151. u64 xapic_icr_read(void)
  152. {
  153. u32 icr1, icr2;
  154. icr2 = apic_read(APIC_ICR2);
  155. icr1 = apic_read(APIC_ICR);
  156. return icr1 | ((u64)icr2 << 32);
  157. }
  158. static struct apic_ops xapic_ops = {
  159. .read = native_apic_mem_read,
  160. .write = native_apic_mem_write,
  161. .icr_read = xapic_icr_read,
  162. .icr_write = xapic_icr_write,
  163. .wait_icr_idle = xapic_wait_icr_idle,
  164. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  165. };
  166. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  167. EXPORT_SYMBOL_GPL(apic_ops);
  168. /**
  169. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  170. */
  171. void __cpuinit enable_NMI_through_LVT0(void)
  172. {
  173. unsigned int v;
  174. /* unmask and set to NMI */
  175. v = APIC_DM_NMI;
  176. /* Level triggered for 82489DX (32bit mode) */
  177. if (!lapic_is_integrated())
  178. v |= APIC_LVT_LEVEL_TRIGGER;
  179. apic_write(APIC_LVT0, v);
  180. }
  181. /**
  182. * get_physical_broadcast - Get number of physical broadcast IDs
  183. */
  184. int get_physical_broadcast(void)
  185. {
  186. return modern_apic() ? 0xff : 0xf;
  187. }
  188. /**
  189. * lapic_get_maxlvt - get the maximum number of local vector table entries
  190. */
  191. int lapic_get_maxlvt(void)
  192. {
  193. unsigned int v;
  194. v = apic_read(APIC_LVR);
  195. /*
  196. * - we always have APIC integrated on 64bit mode
  197. * - 82489DXs do not report # of LVT entries
  198. */
  199. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  200. }
  201. /*
  202. * Local APIC timer
  203. */
  204. /* Clock divisor is set to 16 */
  205. #define APIC_DIVISOR 16
  206. /*
  207. * This function sets up the local APIC timer, with a timeout of
  208. * 'clocks' APIC bus clock. During calibration we actually call
  209. * this function twice on the boot CPU, once with a bogus timeout
  210. * value, second time for real. The other (noncalibrating) CPUs
  211. * call this function only once, with the real, calibrated value.
  212. *
  213. * We do reads before writes even if unnecessary, to get around the
  214. * P5 APIC double write bug.
  215. */
  216. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  217. {
  218. unsigned int lvtt_value, tmp_value;
  219. lvtt_value = LOCAL_TIMER_VECTOR;
  220. if (!oneshot)
  221. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  222. if (!lapic_is_integrated())
  223. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  224. if (!irqen)
  225. lvtt_value |= APIC_LVT_MASKED;
  226. apic_write(APIC_LVTT, lvtt_value);
  227. /*
  228. * Divide PICLK by 16
  229. */
  230. tmp_value = apic_read(APIC_TDCR);
  231. apic_write(APIC_TDCR,
  232. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  233. APIC_TDR_DIV_16);
  234. if (!oneshot)
  235. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  236. }
  237. /*
  238. * Setup extended LVT, AMD specific (K8, family 10h)
  239. *
  240. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  241. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  242. */
  243. #define APIC_EILVT_LVTOFF_MCE 0
  244. #define APIC_EILVT_LVTOFF_IBS 1
  245. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  246. {
  247. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  248. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  249. apic_write(reg, v);
  250. }
  251. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  252. {
  253. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  254. return APIC_EILVT_LVTOFF_MCE;
  255. }
  256. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  257. {
  258. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  259. return APIC_EILVT_LVTOFF_IBS;
  260. }
  261. /*
  262. * Program the next event, relative to now
  263. */
  264. static int lapic_next_event(unsigned long delta,
  265. struct clock_event_device *evt)
  266. {
  267. apic_write(APIC_TMICT, delta);
  268. return 0;
  269. }
  270. /*
  271. * Setup the lapic timer in periodic or oneshot mode
  272. */
  273. static void lapic_timer_setup(enum clock_event_mode mode,
  274. struct clock_event_device *evt)
  275. {
  276. unsigned long flags;
  277. unsigned int v;
  278. /* Lapic used as dummy for broadcast ? */
  279. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  280. return;
  281. local_irq_save(flags);
  282. switch (mode) {
  283. case CLOCK_EVT_MODE_PERIODIC:
  284. case CLOCK_EVT_MODE_ONESHOT:
  285. __setup_APIC_LVTT(calibration_result,
  286. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  287. break;
  288. case CLOCK_EVT_MODE_UNUSED:
  289. case CLOCK_EVT_MODE_SHUTDOWN:
  290. v = apic_read(APIC_LVTT);
  291. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  292. apic_write(APIC_LVTT, v);
  293. break;
  294. case CLOCK_EVT_MODE_RESUME:
  295. /* Nothing to do here */
  296. break;
  297. }
  298. local_irq_restore(flags);
  299. }
  300. /*
  301. * Local APIC timer broadcast function
  302. */
  303. static void lapic_timer_broadcast(cpumask_t mask)
  304. {
  305. #ifdef CONFIG_SMP
  306. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  307. #endif
  308. }
  309. /*
  310. * Setup the local APIC timer for this CPU. Copy the initilized values
  311. * of the boot CPU and register the clock event in the framework.
  312. */
  313. static void __devinit setup_APIC_timer(void)
  314. {
  315. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  316. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  317. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  318. clockevents_register_device(levt);
  319. }
  320. /*
  321. * In this functions we calibrate APIC bus clocks to the external timer.
  322. *
  323. * We want to do the calibration only once since we want to have local timer
  324. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  325. * frequency.
  326. *
  327. * This was previously done by reading the PIT/HPET and waiting for a wrap
  328. * around to find out, that a tick has elapsed. I have a box, where the PIT
  329. * readout is broken, so it never gets out of the wait loop again. This was
  330. * also reported by others.
  331. *
  332. * Monitoring the jiffies value is inaccurate and the clockevents
  333. * infrastructure allows us to do a simple substitution of the interrupt
  334. * handler.
  335. *
  336. * The calibration routine also uses the pm_timer when possible, as the PIT
  337. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  338. * back to normal later in the boot process).
  339. */
  340. #define LAPIC_CAL_LOOPS (HZ/10)
  341. static __initdata int lapic_cal_loops = -1;
  342. static __initdata long lapic_cal_t1, lapic_cal_t2;
  343. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  344. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  345. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  346. /*
  347. * Temporary interrupt handler.
  348. */
  349. static void __init lapic_cal_handler(struct clock_event_device *dev)
  350. {
  351. unsigned long long tsc = 0;
  352. long tapic = apic_read(APIC_TMCCT);
  353. unsigned long pm = acpi_pm_read_early();
  354. if (cpu_has_tsc)
  355. rdtscll(tsc);
  356. switch (lapic_cal_loops++) {
  357. case 0:
  358. lapic_cal_t1 = tapic;
  359. lapic_cal_tsc1 = tsc;
  360. lapic_cal_pm1 = pm;
  361. lapic_cal_j1 = jiffies;
  362. break;
  363. case LAPIC_CAL_LOOPS:
  364. lapic_cal_t2 = tapic;
  365. lapic_cal_tsc2 = tsc;
  366. if (pm < lapic_cal_pm1)
  367. pm += ACPI_PM_OVRRUN;
  368. lapic_cal_pm2 = pm;
  369. lapic_cal_j2 = jiffies;
  370. break;
  371. }
  372. }
  373. static int __init calibrate_APIC_clock(void)
  374. {
  375. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  376. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  377. const long pm_thresh = pm_100ms/100;
  378. void (*real_handler)(struct clock_event_device *dev);
  379. unsigned long deltaj;
  380. long delta, deltapm;
  381. int pm_referenced = 0;
  382. local_irq_disable();
  383. /* Replace the global interrupt handler */
  384. real_handler = global_clock_event->event_handler;
  385. global_clock_event->event_handler = lapic_cal_handler;
  386. /*
  387. * Setup the APIC counter to 1e9. There is no way the lapic
  388. * can underflow in the 100ms detection time frame
  389. */
  390. __setup_APIC_LVTT(1000000000, 0, 0);
  391. /* Let the interrupts run */
  392. local_irq_enable();
  393. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  394. cpu_relax();
  395. local_irq_disable();
  396. /* Restore the real event handler */
  397. global_clock_event->event_handler = real_handler;
  398. /* Build delta t1-t2 as apic timer counts down */
  399. delta = lapic_cal_t1 - lapic_cal_t2;
  400. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  401. /* Check, if the PM timer is available */
  402. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  403. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  404. if (deltapm) {
  405. unsigned long mult;
  406. u64 res;
  407. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  408. if (deltapm > (pm_100ms - pm_thresh) &&
  409. deltapm < (pm_100ms + pm_thresh)) {
  410. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  411. } else {
  412. res = (((u64) deltapm) * mult) >> 22;
  413. do_div(res, 1000000);
  414. printk(KERN_WARNING "APIC calibration not consistent "
  415. "with PM Timer: %ldms instead of 100ms\n",
  416. (long)res);
  417. /* Correct the lapic counter value */
  418. res = (((u64) delta) * pm_100ms);
  419. do_div(res, deltapm);
  420. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  421. "%lu (%ld)\n", (unsigned long) res, delta);
  422. delta = (long) res;
  423. }
  424. pm_referenced = 1;
  425. }
  426. /* Calculate the scaled math multiplication factor */
  427. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  428. lapic_clockevent.shift);
  429. lapic_clockevent.max_delta_ns =
  430. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  431. lapic_clockevent.min_delta_ns =
  432. clockevent_delta2ns(0xF, &lapic_clockevent);
  433. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  434. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  435. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  436. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  437. calibration_result);
  438. if (cpu_has_tsc) {
  439. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  440. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  441. "%ld.%04ld MHz.\n",
  442. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  443. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  444. }
  445. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  446. "%u.%04u MHz.\n",
  447. calibration_result / (1000000 / HZ),
  448. calibration_result % (1000000 / HZ));
  449. /*
  450. * Do a sanity check on the APIC calibration result
  451. */
  452. if (calibration_result < (1000000 / HZ)) {
  453. local_irq_enable();
  454. printk(KERN_WARNING
  455. "APIC frequency too slow, disabling apic timer\n");
  456. return -1;
  457. }
  458. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  459. /* We trust the pm timer based calibration */
  460. if (!pm_referenced) {
  461. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  462. /*
  463. * Setup the apic timer manually
  464. */
  465. levt->event_handler = lapic_cal_handler;
  466. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  467. lapic_cal_loops = -1;
  468. /* Let the interrupts run */
  469. local_irq_enable();
  470. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  471. cpu_relax();
  472. local_irq_disable();
  473. /* Stop the lapic timer */
  474. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  475. local_irq_enable();
  476. /* Jiffies delta */
  477. deltaj = lapic_cal_j2 - lapic_cal_j1;
  478. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  479. /* Check, if the jiffies result is consistent */
  480. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  481. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  482. else
  483. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  484. } else
  485. local_irq_enable();
  486. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  487. printk(KERN_WARNING
  488. "APIC timer disabled due to verification failure.\n");
  489. return -1;
  490. }
  491. return 0;
  492. }
  493. /*
  494. * Setup the boot APIC
  495. *
  496. * Calibrate and verify the result.
  497. */
  498. void __init setup_boot_APIC_clock(void)
  499. {
  500. /*
  501. * The local apic timer can be disabled via the kernel
  502. * commandline or from the CPU detection code. Register the lapic
  503. * timer as a dummy clock event source on SMP systems, so the
  504. * broadcast mechanism is used. On UP systems simply ignore it.
  505. */
  506. if (disable_apic_timer) {
  507. /* No broadcast on UP ! */
  508. if (num_possible_cpus() > 1) {
  509. lapic_clockevent.mult = 1;
  510. setup_APIC_timer();
  511. }
  512. return;
  513. }
  514. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  515. "calibrating APIC timer ...\n");
  516. if (calibrate_APIC_clock()) {
  517. /* No broadcast on UP ! */
  518. if (num_possible_cpus() > 1)
  519. setup_APIC_timer();
  520. return;
  521. }
  522. /*
  523. * If nmi_watchdog is set to IO_APIC, we need the
  524. * PIT/HPET going. Otherwise register lapic as a dummy
  525. * device.
  526. */
  527. if (nmi_watchdog != NMI_IO_APIC)
  528. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  529. else
  530. printk(KERN_WARNING "APIC timer registered as dummy,"
  531. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  532. /* Setup the lapic or request the broadcast */
  533. setup_APIC_timer();
  534. }
  535. void __devinit setup_secondary_APIC_clock(void)
  536. {
  537. setup_APIC_timer();
  538. }
  539. /*
  540. * The guts of the apic timer interrupt
  541. */
  542. static void local_apic_timer_interrupt(void)
  543. {
  544. int cpu = smp_processor_id();
  545. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  546. /*
  547. * Normally we should not be here till LAPIC has been initialized but
  548. * in some cases like kdump, its possible that there is a pending LAPIC
  549. * timer interrupt from previous kernel's context and is delivered in
  550. * new kernel the moment interrupts are enabled.
  551. *
  552. * Interrupts are enabled early and LAPIC is setup much later, hence
  553. * its possible that when we get here evt->event_handler is NULL.
  554. * Check for event_handler being NULL and discard the interrupt as
  555. * spurious.
  556. */
  557. if (!evt->event_handler) {
  558. printk(KERN_WARNING
  559. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  560. /* Switch it off */
  561. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  562. return;
  563. }
  564. /*
  565. * the NMI deadlock-detector uses this.
  566. */
  567. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  568. evt->event_handler(evt);
  569. }
  570. /*
  571. * Local APIC timer interrupt. This is the most natural way for doing
  572. * local interrupts, but local timer interrupts can be emulated by
  573. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  574. *
  575. * [ if a single-CPU system runs an SMP kernel then we call the local
  576. * interrupt as well. Thus we cannot inline the local irq ... ]
  577. */
  578. void smp_apic_timer_interrupt(struct pt_regs *regs)
  579. {
  580. struct pt_regs *old_regs = set_irq_regs(regs);
  581. /*
  582. * NOTE! We'd better ACK the irq immediately,
  583. * because timer handling can be slow.
  584. */
  585. ack_APIC_irq();
  586. /*
  587. * update_process_times() expects us to have done irq_enter().
  588. * Besides, if we don't timer interrupts ignore the global
  589. * interrupt lock, which is the WrongThing (tm) to do.
  590. */
  591. irq_enter();
  592. local_apic_timer_interrupt();
  593. irq_exit();
  594. set_irq_regs(old_regs);
  595. }
  596. int setup_profiling_timer(unsigned int multiplier)
  597. {
  598. return -EINVAL;
  599. }
  600. /*
  601. * Local APIC start and shutdown
  602. */
  603. /**
  604. * clear_local_APIC - shutdown the local APIC
  605. *
  606. * This is called, when a CPU is disabled and before rebooting, so the state of
  607. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  608. * leftovers during boot.
  609. */
  610. void clear_local_APIC(void)
  611. {
  612. int maxlvt;
  613. u32 v;
  614. /* APIC hasn't been mapped yet */
  615. if (!apic_phys)
  616. return;
  617. maxlvt = lapic_get_maxlvt();
  618. /*
  619. * Masking an LVT entry can trigger a local APIC error
  620. * if the vector is zero. Mask LVTERR first to prevent this.
  621. */
  622. if (maxlvt >= 3) {
  623. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  624. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  625. }
  626. /*
  627. * Careful: we have to set masks only first to deassert
  628. * any level-triggered sources.
  629. */
  630. v = apic_read(APIC_LVTT);
  631. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  632. v = apic_read(APIC_LVT0);
  633. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  634. v = apic_read(APIC_LVT1);
  635. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  636. if (maxlvt >= 4) {
  637. v = apic_read(APIC_LVTPC);
  638. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  639. }
  640. /* lets not touch this if we didn't frob it */
  641. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
  642. if (maxlvt >= 5) {
  643. v = apic_read(APIC_LVTTHMR);
  644. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  645. }
  646. #endif
  647. /*
  648. * Clean APIC state for other OSs:
  649. */
  650. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  651. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  652. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  653. if (maxlvt >= 3)
  654. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  655. if (maxlvt >= 4)
  656. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  657. /* Integrated APIC (!82489DX) ? */
  658. if (lapic_is_integrated()) {
  659. if (maxlvt > 3)
  660. /* Clear ESR due to Pentium errata 3AP and 11AP */
  661. apic_write(APIC_ESR, 0);
  662. apic_read(APIC_ESR);
  663. }
  664. }
  665. /**
  666. * disable_local_APIC - clear and disable the local APIC
  667. */
  668. void disable_local_APIC(void)
  669. {
  670. unsigned long value;
  671. clear_local_APIC();
  672. /*
  673. * Disable APIC (implies clearing of registers
  674. * for 82489DX!).
  675. */
  676. value = apic_read(APIC_SPIV);
  677. value &= ~APIC_SPIV_APIC_ENABLED;
  678. apic_write(APIC_SPIV, value);
  679. /*
  680. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  681. * restore the disabled state.
  682. */
  683. if (enabled_via_apicbase) {
  684. unsigned int l, h;
  685. rdmsr(MSR_IA32_APICBASE, l, h);
  686. l &= ~MSR_IA32_APICBASE_ENABLE;
  687. wrmsr(MSR_IA32_APICBASE, l, h);
  688. }
  689. }
  690. /*
  691. * If Linux enabled the LAPIC against the BIOS default disable it down before
  692. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  693. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  694. * for the case where Linux didn't enable the LAPIC.
  695. */
  696. void lapic_shutdown(void)
  697. {
  698. unsigned long flags;
  699. if (!cpu_has_apic)
  700. return;
  701. local_irq_save(flags);
  702. if (enabled_via_apicbase)
  703. disable_local_APIC();
  704. else
  705. clear_local_APIC();
  706. local_irq_restore(flags);
  707. }
  708. /*
  709. * This is to verify that we're looking at a real local APIC.
  710. * Check these against your board if the CPUs aren't getting
  711. * started for no apparent reason.
  712. */
  713. int __init verify_local_APIC(void)
  714. {
  715. unsigned int reg0, reg1;
  716. /*
  717. * The version register is read-only in a real APIC.
  718. */
  719. reg0 = apic_read(APIC_LVR);
  720. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  721. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  722. reg1 = apic_read(APIC_LVR);
  723. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  724. /*
  725. * The two version reads above should print the same
  726. * numbers. If the second one is different, then we
  727. * poke at a non-APIC.
  728. */
  729. if (reg1 != reg0)
  730. return 0;
  731. /*
  732. * Check if the version looks reasonably.
  733. */
  734. reg1 = GET_APIC_VERSION(reg0);
  735. if (reg1 == 0x00 || reg1 == 0xff)
  736. return 0;
  737. reg1 = lapic_get_maxlvt();
  738. if (reg1 < 0x02 || reg1 == 0xff)
  739. return 0;
  740. /*
  741. * The ID register is read/write in a real APIC.
  742. */
  743. reg0 = apic_read(APIC_ID);
  744. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  745. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  746. reg1 = apic_read(APIC_ID);
  747. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  748. apic_write(APIC_ID, reg0);
  749. if (reg1 != (reg0 ^ APIC_ID_MASK))
  750. return 0;
  751. /*
  752. * The next two are just to see if we have sane values.
  753. * They're only really relevant if we're in Virtual Wire
  754. * compatibility mode, but most boxes are anymore.
  755. */
  756. reg0 = apic_read(APIC_LVT0);
  757. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  758. reg1 = apic_read(APIC_LVT1);
  759. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  760. return 1;
  761. }
  762. /**
  763. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  764. */
  765. void __init sync_Arb_IDs(void)
  766. {
  767. /*
  768. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  769. * needed on AMD.
  770. */
  771. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  772. return;
  773. /*
  774. * Wait for idle.
  775. */
  776. apic_wait_icr_idle();
  777. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  778. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  779. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  780. }
  781. /*
  782. * An initial setup of the virtual wire mode.
  783. */
  784. void __init init_bsp_APIC(void)
  785. {
  786. unsigned int value;
  787. /*
  788. * Don't do the setup now if we have a SMP BIOS as the
  789. * through-I/O-APIC virtual wire mode might be active.
  790. */
  791. if (smp_found_config || !cpu_has_apic)
  792. return;
  793. /*
  794. * Do not trust the local APIC being empty at bootup.
  795. */
  796. clear_local_APIC();
  797. /*
  798. * Enable APIC.
  799. */
  800. value = apic_read(APIC_SPIV);
  801. value &= ~APIC_VECTOR_MASK;
  802. value |= APIC_SPIV_APIC_ENABLED;
  803. #ifdef CONFIG_X86_32
  804. /* This bit is reserved on P4/Xeon and should be cleared */
  805. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  806. (boot_cpu_data.x86 == 15))
  807. value &= ~APIC_SPIV_FOCUS_DISABLED;
  808. else
  809. #endif
  810. value |= APIC_SPIV_FOCUS_DISABLED;
  811. value |= SPURIOUS_APIC_VECTOR;
  812. apic_write(APIC_SPIV, value);
  813. /*
  814. * Set up the virtual wire mode.
  815. */
  816. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  817. value = APIC_DM_NMI;
  818. if (!lapic_is_integrated()) /* 82489DX */
  819. value |= APIC_LVT_LEVEL_TRIGGER;
  820. apic_write(APIC_LVT1, value);
  821. }
  822. static void __cpuinit lapic_setup_esr(void)
  823. {
  824. unsigned long oldvalue, value, maxlvt;
  825. if (lapic_is_integrated() && !esr_disable) {
  826. /* !82489DX */
  827. maxlvt = lapic_get_maxlvt();
  828. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  829. apic_write(APIC_ESR, 0);
  830. oldvalue = apic_read(APIC_ESR);
  831. /* enables sending errors */
  832. value = ERROR_APIC_VECTOR;
  833. apic_write(APIC_LVTERR, value);
  834. /*
  835. * spec says clear errors after enabling vector.
  836. */
  837. if (maxlvt > 3)
  838. apic_write(APIC_ESR, 0);
  839. value = apic_read(APIC_ESR);
  840. if (value != oldvalue)
  841. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  842. "vector: 0x%08lx after: 0x%08lx\n",
  843. oldvalue, value);
  844. } else {
  845. if (esr_disable)
  846. /*
  847. * Something untraceable is creating bad interrupts on
  848. * secondary quads ... for the moment, just leave the
  849. * ESR disabled - we can't do anything useful with the
  850. * errors anyway - mbligh
  851. */
  852. printk(KERN_INFO "Leaving ESR disabled.\n");
  853. else
  854. printk(KERN_INFO "No ESR for 82489DX.\n");
  855. }
  856. }
  857. /**
  858. * setup_local_APIC - setup the local APIC
  859. */
  860. void __cpuinit setup_local_APIC(void)
  861. {
  862. unsigned long value, integrated;
  863. int i, j;
  864. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  865. if (esr_disable) {
  866. apic_write(APIC_ESR, 0);
  867. apic_write(APIC_ESR, 0);
  868. apic_write(APIC_ESR, 0);
  869. apic_write(APIC_ESR, 0);
  870. }
  871. integrated = lapic_is_integrated();
  872. /*
  873. * Double-check whether this APIC is really registered.
  874. */
  875. if (!apic_id_registered())
  876. WARN_ON_ONCE(1);
  877. /*
  878. * Intel recommends to set DFR, LDR and TPR before enabling
  879. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  880. * document number 292116). So here it goes...
  881. */
  882. init_apic_ldr();
  883. /*
  884. * Set Task Priority to 'accept all'. We never change this
  885. * later on.
  886. */
  887. value = apic_read(APIC_TASKPRI);
  888. value &= ~APIC_TPRI_MASK;
  889. apic_write(APIC_TASKPRI, value);
  890. /*
  891. * After a crash, we no longer service the interrupts and a pending
  892. * interrupt from previous kernel might still have ISR bit set.
  893. *
  894. * Most probably by now CPU has serviced that pending interrupt and
  895. * it might not have done the ack_APIC_irq() because it thought,
  896. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  897. * does not clear the ISR bit and cpu thinks it has already serivced
  898. * the interrupt. Hence a vector might get locked. It was noticed
  899. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  900. */
  901. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  902. value = apic_read(APIC_ISR + i*0x10);
  903. for (j = 31; j >= 0; j--) {
  904. if (value & (1<<j))
  905. ack_APIC_irq();
  906. }
  907. }
  908. /*
  909. * Now that we are all set up, enable the APIC
  910. */
  911. value = apic_read(APIC_SPIV);
  912. value &= ~APIC_VECTOR_MASK;
  913. /*
  914. * Enable APIC
  915. */
  916. value |= APIC_SPIV_APIC_ENABLED;
  917. /*
  918. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  919. * certain networking cards. If high frequency interrupts are
  920. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  921. * entry is masked/unmasked at a high rate as well then sooner or
  922. * later IOAPIC line gets 'stuck', no more interrupts are received
  923. * from the device. If focus CPU is disabled then the hang goes
  924. * away, oh well :-(
  925. *
  926. * [ This bug can be reproduced easily with a level-triggered
  927. * PCI Ne2000 networking cards and PII/PIII processors, dual
  928. * BX chipset. ]
  929. */
  930. /*
  931. * Actually disabling the focus CPU check just makes the hang less
  932. * frequent as it makes the interrupt distributon model be more
  933. * like LRU than MRU (the short-term load is more even across CPUs).
  934. * See also the comment in end_level_ioapic_irq(). --macro
  935. */
  936. /* Enable focus processor (bit==0) */
  937. value &= ~APIC_SPIV_FOCUS_DISABLED;
  938. /*
  939. * Set spurious IRQ vector
  940. */
  941. value |= SPURIOUS_APIC_VECTOR;
  942. apic_write(APIC_SPIV, value);
  943. /*
  944. * Set up LVT0, LVT1:
  945. *
  946. * set up through-local-APIC on the BP's LINT0. This is not
  947. * strictly necessary in pure symmetric-IO mode, but sometimes
  948. * we delegate interrupts to the 8259A.
  949. */
  950. /*
  951. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  952. */
  953. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  954. if (!smp_processor_id() && (pic_mode || !value)) {
  955. value = APIC_DM_EXTINT;
  956. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  957. smp_processor_id());
  958. } else {
  959. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  960. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  961. smp_processor_id());
  962. }
  963. apic_write(APIC_LVT0, value);
  964. /*
  965. * only the BP should see the LINT1 NMI signal, obviously.
  966. */
  967. if (!smp_processor_id())
  968. value = APIC_DM_NMI;
  969. else
  970. value = APIC_DM_NMI | APIC_LVT_MASKED;
  971. if (!integrated) /* 82489DX */
  972. value |= APIC_LVT_LEVEL_TRIGGER;
  973. apic_write(APIC_LVT1, value);
  974. }
  975. void __cpuinit end_local_APIC_setup(void)
  976. {
  977. unsigned long value;
  978. lapic_setup_esr();
  979. /* Disable the local apic timer */
  980. value = apic_read(APIC_LVTT);
  981. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  982. apic_write(APIC_LVTT, value);
  983. setup_apic_nmi_watchdog(NULL);
  984. apic_pm_activate();
  985. }
  986. /*
  987. * Detect and initialize APIC
  988. */
  989. static int __init detect_init_APIC(void)
  990. {
  991. u32 h, l, features;
  992. /* Disabled by kernel option? */
  993. if (disable_apic)
  994. return -1;
  995. switch (boot_cpu_data.x86_vendor) {
  996. case X86_VENDOR_AMD:
  997. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  998. (boot_cpu_data.x86 == 15))
  999. break;
  1000. goto no_apic;
  1001. case X86_VENDOR_INTEL:
  1002. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1003. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1004. break;
  1005. goto no_apic;
  1006. default:
  1007. goto no_apic;
  1008. }
  1009. if (!cpu_has_apic) {
  1010. /*
  1011. * Over-ride BIOS and try to enable the local APIC only if
  1012. * "lapic" specified.
  1013. */
  1014. if (!force_enable_local_apic) {
  1015. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  1016. "you can enable it with \"lapic\"\n");
  1017. return -1;
  1018. }
  1019. /*
  1020. * Some BIOSes disable the local APIC in the APIC_BASE
  1021. * MSR. This can only be done in software for Intel P6 or later
  1022. * and AMD K7 (Model > 1) or later.
  1023. */
  1024. rdmsr(MSR_IA32_APICBASE, l, h);
  1025. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1026. printk(KERN_INFO
  1027. "Local APIC disabled by BIOS -- reenabling.\n");
  1028. l &= ~MSR_IA32_APICBASE_BASE;
  1029. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1030. wrmsr(MSR_IA32_APICBASE, l, h);
  1031. enabled_via_apicbase = 1;
  1032. }
  1033. }
  1034. /*
  1035. * The APIC feature bit should now be enabled
  1036. * in `cpuid'
  1037. */
  1038. features = cpuid_edx(1);
  1039. if (!(features & (1 << X86_FEATURE_APIC))) {
  1040. printk(KERN_WARNING "Could not enable APIC!\n");
  1041. return -1;
  1042. }
  1043. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1044. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1045. /* The BIOS may have set up the APIC at some other address */
  1046. rdmsr(MSR_IA32_APICBASE, l, h);
  1047. if (l & MSR_IA32_APICBASE_ENABLE)
  1048. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1049. printk(KERN_INFO "Found and enabled local APIC!\n");
  1050. apic_pm_activate();
  1051. return 0;
  1052. no_apic:
  1053. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1054. return -1;
  1055. }
  1056. /**
  1057. * init_apic_mappings - initialize APIC mappings
  1058. */
  1059. void __init init_apic_mappings(void)
  1060. {
  1061. /*
  1062. * If no local APIC can be found then set up a fake all
  1063. * zeroes page to simulate the local APIC and another
  1064. * one for the IO-APIC.
  1065. */
  1066. if (!smp_found_config && detect_init_APIC()) {
  1067. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1068. apic_phys = __pa(apic_phys);
  1069. } else
  1070. apic_phys = mp_lapic_addr;
  1071. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1072. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1073. apic_phys);
  1074. /*
  1075. * Fetch the APIC ID of the BSP in case we have a
  1076. * default configuration (or the MP table is broken).
  1077. */
  1078. if (boot_cpu_physical_apicid == -1U)
  1079. boot_cpu_physical_apicid = read_apic_id();
  1080. }
  1081. /*
  1082. * This initializes the IO-APIC and APIC hardware if this is
  1083. * a UP kernel.
  1084. */
  1085. int apic_version[MAX_APICS];
  1086. int __init APIC_init_uniprocessor(void)
  1087. {
  1088. if (!smp_found_config && !cpu_has_apic)
  1089. return -1;
  1090. /*
  1091. * Complain if the BIOS pretends there is one.
  1092. */
  1093. if (!cpu_has_apic &&
  1094. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1095. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1096. boot_cpu_physical_apicid);
  1097. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1098. return -1;
  1099. }
  1100. verify_local_APIC();
  1101. connect_bsp_APIC();
  1102. /*
  1103. * Hack: In case of kdump, after a crash, kernel might be booting
  1104. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1105. * might be zero if read from MP tables. Get it from LAPIC.
  1106. */
  1107. #ifdef CONFIG_CRASH_DUMP
  1108. boot_cpu_physical_apicid = read_apic_id();
  1109. #endif
  1110. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1111. setup_local_APIC();
  1112. #ifdef CONFIG_X86_IO_APIC
  1113. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1114. #endif
  1115. localise_nmi_watchdog();
  1116. end_local_APIC_setup();
  1117. #ifdef CONFIG_X86_IO_APIC
  1118. if (smp_found_config)
  1119. if (!skip_ioapic_setup && nr_ioapics)
  1120. setup_IO_APIC();
  1121. #endif
  1122. setup_boot_clock();
  1123. return 0;
  1124. }
  1125. /*
  1126. * Local APIC interrupts
  1127. */
  1128. /*
  1129. * This interrupt should _never_ happen with our APIC/SMP architecture
  1130. */
  1131. void smp_spurious_interrupt(struct pt_regs *regs)
  1132. {
  1133. unsigned long v;
  1134. irq_enter();
  1135. /*
  1136. * Check if this really is a spurious interrupt and ACK it
  1137. * if it is a vectored one. Just in case...
  1138. * Spurious interrupts should not be ACKed.
  1139. */
  1140. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1141. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1142. ack_APIC_irq();
  1143. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1144. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1145. "should never happen.\n", smp_processor_id());
  1146. __get_cpu_var(irq_stat).irq_spurious_count++;
  1147. irq_exit();
  1148. }
  1149. /*
  1150. * This interrupt should never happen with our APIC/SMP architecture
  1151. */
  1152. void smp_error_interrupt(struct pt_regs *regs)
  1153. {
  1154. unsigned long v, v1;
  1155. irq_enter();
  1156. /* First tickle the hardware, only then report what went on. -- REW */
  1157. v = apic_read(APIC_ESR);
  1158. apic_write(APIC_ESR, 0);
  1159. v1 = apic_read(APIC_ESR);
  1160. ack_APIC_irq();
  1161. atomic_inc(&irq_err_count);
  1162. /* Here is what the APIC error bits mean:
  1163. 0: Send CS error
  1164. 1: Receive CS error
  1165. 2: Send accept error
  1166. 3: Receive accept error
  1167. 4: Reserved
  1168. 5: Send illegal vector
  1169. 6: Received illegal vector
  1170. 7: Illegal register address
  1171. */
  1172. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1173. smp_processor_id(), v , v1);
  1174. irq_exit();
  1175. }
  1176. /**
  1177. * connect_bsp_APIC - attach the APIC to the interrupt system
  1178. */
  1179. void __init connect_bsp_APIC(void)
  1180. {
  1181. if (pic_mode) {
  1182. /*
  1183. * Do not trust the local APIC being empty at bootup.
  1184. */
  1185. clear_local_APIC();
  1186. /*
  1187. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1188. * local APIC to INT and NMI lines.
  1189. */
  1190. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1191. "enabling APIC mode.\n");
  1192. outb(0x70, 0x22);
  1193. outb(0x01, 0x23);
  1194. }
  1195. enable_apic_mode();
  1196. }
  1197. /**
  1198. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1199. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1200. *
  1201. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1202. * APIC is disabled.
  1203. */
  1204. void disconnect_bsp_APIC(int virt_wire_setup)
  1205. {
  1206. if (pic_mode) {
  1207. /*
  1208. * Put the board back into PIC mode (has an effect only on
  1209. * certain older boards). Note that APIC interrupts, including
  1210. * IPIs, won't work beyond this point! The only exception are
  1211. * INIT IPIs.
  1212. */
  1213. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1214. "entering PIC mode.\n");
  1215. outb(0x70, 0x22);
  1216. outb(0x00, 0x23);
  1217. } else {
  1218. /* Go back to Virtual Wire compatibility mode */
  1219. unsigned long value;
  1220. /* For the spurious interrupt use vector F, and enable it */
  1221. value = apic_read(APIC_SPIV);
  1222. value &= ~APIC_VECTOR_MASK;
  1223. value |= APIC_SPIV_APIC_ENABLED;
  1224. value |= 0xf;
  1225. apic_write(APIC_SPIV, value);
  1226. if (!virt_wire_setup) {
  1227. /*
  1228. * For LVT0 make it edge triggered, active high,
  1229. * external and enabled
  1230. */
  1231. value = apic_read(APIC_LVT0);
  1232. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1233. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1234. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1235. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1236. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1237. apic_write(APIC_LVT0, value);
  1238. } else {
  1239. /* Disable LVT0 */
  1240. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1241. }
  1242. /*
  1243. * For LVT1 make it edge triggered, active high, nmi and
  1244. * enabled
  1245. */
  1246. value = apic_read(APIC_LVT1);
  1247. value &= ~(
  1248. APIC_MODE_MASK | APIC_SEND_PENDING |
  1249. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1250. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1251. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1252. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1253. apic_write(APIC_LVT1, value);
  1254. }
  1255. }
  1256. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  1257. void __cpuinit generic_processor_info(int apicid, int version)
  1258. {
  1259. int cpu;
  1260. cpumask_t tmp_map;
  1261. physid_mask_t phys_cpu;
  1262. /*
  1263. * Validate version
  1264. */
  1265. if (version == 0x0) {
  1266. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1267. "fixing up to 0x10. (tell your hw vendor)\n",
  1268. version);
  1269. version = 0x10;
  1270. }
  1271. apic_version[apicid] = version;
  1272. phys_cpu = apicid_to_cpu_present(apicid);
  1273. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1274. if (num_processors >= NR_CPUS) {
  1275. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1276. " Processor ignored.\n", NR_CPUS);
  1277. return;
  1278. }
  1279. if (num_processors >= maxcpus) {
  1280. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1281. " Processor ignored.\n", maxcpus);
  1282. return;
  1283. }
  1284. num_processors++;
  1285. cpus_complement(tmp_map, cpu_present_map);
  1286. cpu = first_cpu(tmp_map);
  1287. if (apicid == boot_cpu_physical_apicid)
  1288. /*
  1289. * x86_bios_cpu_apicid is required to have processors listed
  1290. * in same order as logical cpu numbers. Hence the first
  1291. * entry is BSP, and so on.
  1292. */
  1293. cpu = 0;
  1294. if (apicid > max_physical_apicid)
  1295. max_physical_apicid = apicid;
  1296. /*
  1297. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1298. * but we need to work other dependencies like SMP_SUSPEND etc
  1299. * before this can be done without some confusion.
  1300. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1301. * - Ashok Raj <ashok.raj@intel.com>
  1302. */
  1303. if (max_physical_apicid >= 8) {
  1304. switch (boot_cpu_data.x86_vendor) {
  1305. case X86_VENDOR_INTEL:
  1306. if (!APIC_XAPIC(version)) {
  1307. def_to_bigsmp = 0;
  1308. break;
  1309. }
  1310. /* If P4 and above fall through */
  1311. case X86_VENDOR_AMD:
  1312. def_to_bigsmp = 1;
  1313. }
  1314. }
  1315. #ifdef CONFIG_SMP
  1316. /* are we being called early in kernel startup? */
  1317. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1318. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1319. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1320. cpu_to_apicid[cpu] = apicid;
  1321. bios_cpu_apicid[cpu] = apicid;
  1322. } else {
  1323. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1324. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1325. }
  1326. #endif
  1327. cpu_set(cpu, cpu_possible_map);
  1328. cpu_set(cpu, cpu_present_map);
  1329. }
  1330. /*
  1331. * Power management
  1332. */
  1333. #ifdef CONFIG_PM
  1334. static struct {
  1335. /*
  1336. * 'active' is true if the local APIC was enabled by us and
  1337. * not the BIOS; this signifies that we are also responsible
  1338. * for disabling it before entering apm/acpi suspend
  1339. */
  1340. int active;
  1341. /* r/w apic fields */
  1342. unsigned int apic_id;
  1343. unsigned int apic_taskpri;
  1344. unsigned int apic_ldr;
  1345. unsigned int apic_dfr;
  1346. unsigned int apic_spiv;
  1347. unsigned int apic_lvtt;
  1348. unsigned int apic_lvtpc;
  1349. unsigned int apic_lvt0;
  1350. unsigned int apic_lvt1;
  1351. unsigned int apic_lvterr;
  1352. unsigned int apic_tmict;
  1353. unsigned int apic_tdcr;
  1354. unsigned int apic_thmr;
  1355. } apic_pm_state;
  1356. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1357. {
  1358. unsigned long flags;
  1359. int maxlvt;
  1360. if (!apic_pm_state.active)
  1361. return 0;
  1362. maxlvt = lapic_get_maxlvt();
  1363. apic_pm_state.apic_id = apic_read(APIC_ID);
  1364. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1365. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1366. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1367. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1368. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1369. if (maxlvt >= 4)
  1370. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1371. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1372. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1373. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1374. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1375. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1376. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1377. if (maxlvt >= 5)
  1378. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1379. #endif
  1380. local_irq_save(flags);
  1381. disable_local_APIC();
  1382. local_irq_restore(flags);
  1383. return 0;
  1384. }
  1385. static int lapic_resume(struct sys_device *dev)
  1386. {
  1387. unsigned int l, h;
  1388. unsigned long flags;
  1389. int maxlvt;
  1390. if (!apic_pm_state.active)
  1391. return 0;
  1392. maxlvt = lapic_get_maxlvt();
  1393. local_irq_save(flags);
  1394. #ifdef CONFIG_X86_64
  1395. if (x2apic)
  1396. enable_x2apic();
  1397. else
  1398. #endif
  1399. /*
  1400. * Make sure the APICBASE points to the right address
  1401. *
  1402. * FIXME! This will be wrong if we ever support suspend on
  1403. * SMP! We'll need to do this as part of the CPU restore!
  1404. */
  1405. rdmsr(MSR_IA32_APICBASE, l, h);
  1406. l &= ~MSR_IA32_APICBASE_BASE;
  1407. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1408. wrmsr(MSR_IA32_APICBASE, l, h);
  1409. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1410. apic_write(APIC_ID, apic_pm_state.apic_id);
  1411. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1412. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1413. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1414. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1415. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1416. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1417. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1418. if (maxlvt >= 5)
  1419. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1420. #endif
  1421. if (maxlvt >= 4)
  1422. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1423. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1424. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1425. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1426. apic_write(APIC_ESR, 0);
  1427. apic_read(APIC_ESR);
  1428. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1429. apic_write(APIC_ESR, 0);
  1430. apic_read(APIC_ESR);
  1431. local_irq_restore(flags);
  1432. return 0;
  1433. }
  1434. /*
  1435. * This device has no shutdown method - fully functioning local APICs
  1436. * are needed on every CPU up until machine_halt/restart/poweroff.
  1437. */
  1438. static struct sysdev_class lapic_sysclass = {
  1439. .name = "lapic",
  1440. .resume = lapic_resume,
  1441. .suspend = lapic_suspend,
  1442. };
  1443. static struct sys_device device_lapic = {
  1444. .id = 0,
  1445. .cls = &lapic_sysclass,
  1446. };
  1447. static void __devinit apic_pm_activate(void)
  1448. {
  1449. apic_pm_state.active = 1;
  1450. }
  1451. static int __init init_lapic_sysfs(void)
  1452. {
  1453. int error;
  1454. if (!cpu_has_apic)
  1455. return 0;
  1456. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1457. error = sysdev_class_register(&lapic_sysclass);
  1458. if (!error)
  1459. error = sysdev_register(&device_lapic);
  1460. return error;
  1461. }
  1462. device_initcall(init_lapic_sysfs);
  1463. #else /* CONFIG_PM */
  1464. static void apic_pm_activate(void) { }
  1465. #endif /* CONFIG_PM */
  1466. /*
  1467. * APIC command line parameters
  1468. */
  1469. static int __init parse_lapic(char *arg)
  1470. {
  1471. force_enable_local_apic = 1;
  1472. return 0;
  1473. }
  1474. early_param("lapic", parse_lapic);
  1475. static int __init parse_nolapic(char *arg)
  1476. {
  1477. disable_apic = 1;
  1478. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1479. return 0;
  1480. }
  1481. early_param("nolapic", parse_nolapic);
  1482. static int __init parse_disable_apic_timer(char *arg)
  1483. {
  1484. disable_apic_timer = 1;
  1485. return 0;
  1486. }
  1487. early_param("noapictimer", parse_disable_apic_timer);
  1488. static int __init parse_nolapic_timer(char *arg)
  1489. {
  1490. disable_apic_timer = 1;
  1491. return 0;
  1492. }
  1493. early_param("nolapic_timer", parse_nolapic_timer);
  1494. static int __init parse_lapic_timer_c2_ok(char *arg)
  1495. {
  1496. local_apic_timer_c2_ok = 1;
  1497. return 0;
  1498. }
  1499. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1500. static int __init apic_set_verbosity(char *arg)
  1501. {
  1502. if (!arg)
  1503. return -EINVAL;
  1504. if (strcmp(arg, "debug") == 0)
  1505. apic_verbosity = APIC_DEBUG;
  1506. else if (strcmp(arg, "verbose") == 0)
  1507. apic_verbosity = APIC_VERBOSE;
  1508. return 0;
  1509. }
  1510. early_param("apic", apic_set_verbosity);
  1511. static int __init lapic_insert_resource(void)
  1512. {
  1513. if (!apic_phys)
  1514. return -1;
  1515. /* Put local APIC into the resource map. */
  1516. lapic_resource.start = apic_phys;
  1517. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1518. insert_resource(&iomem_resource, &lapic_resource);
  1519. return 0;
  1520. }
  1521. /*
  1522. * need call insert after e820_reserve_resources()
  1523. * that is using request_resource
  1524. */
  1525. late_initcall(lapic_insert_resource);