reg.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * This file is part of wlcore
  3. *
  4. * Copyright (C) 2011 Texas Instruments Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #ifndef __REG_H__
  22. #define __REG_H__
  23. #define WL18XX_REGISTERS_BASE 0x00800000
  24. #define WL18XX_CODE_BASE 0x00000000
  25. #define WL18XX_DATA_BASE 0x00400000
  26. #define WL18XX_DOUBLE_BUFFER_BASE 0x00600000
  27. #define WL18XX_MCU_KEY_SEARCH_BASE 0x00700000
  28. #define WL18XX_PHY_BASE 0x00900000
  29. #define WL18XX_TOP_OCP_BASE 0x00A00000
  30. #define WL18XX_PACKET_RAM_BASE 0x00B00000
  31. #define WL18XX_HOST_BASE 0x00C00000
  32. #define WL18XX_REGISTERS_DOWN_SIZE 0x0000B000
  33. #define WL18XX_REG_BOOT_PART_START 0x00802000
  34. #define WL18XX_REG_BOOT_PART_SIZE 0x00014578
  35. #define WL18XX_PHY_INIT_MEM_ADDR 0x80926000
  36. #define WL18XX_SDIO_WSPI_BASE (WL18XX_REGISTERS_BASE)
  37. #define WL18XX_REG_CONFIG_BASE (WL18XX_REGISTERS_BASE + 0x02000)
  38. #define WL18XX_WGCM_REGS_BASE (WL18XX_REGISTERS_BASE + 0x03000)
  39. #define WL18XX_ENC_BASE (WL18XX_REGISTERS_BASE + 0x04000)
  40. #define WL18XX_INTERRUPT_BASE (WL18XX_REGISTERS_BASE + 0x05000)
  41. #define WL18XX_UART_BASE (WL18XX_REGISTERS_BASE + 0x06000)
  42. #define WL18XX_WELP_BASE (WL18XX_REGISTERS_BASE + 0x07000)
  43. #define WL18XX_TCP_CKSM_BASE (WL18XX_REGISTERS_BASE + 0x08000)
  44. #define WL18XX_FIFO_BASE (WL18XX_REGISTERS_BASE + 0x09000)
  45. #define WL18XX_OCP_BRIDGE_BASE (WL18XX_REGISTERS_BASE + 0x0A000)
  46. #define WL18XX_PMAC_RX_BASE (WL18XX_REGISTERS_BASE + 0x14800)
  47. #define WL18XX_PMAC_ACM_BASE (WL18XX_REGISTERS_BASE + 0x14C00)
  48. #define WL18XX_PMAC_TX_BASE (WL18XX_REGISTERS_BASE + 0x15000)
  49. #define WL18XX_PMAC_CSR_BASE (WL18XX_REGISTERS_BASE + 0x15400)
  50. #define WL18XX_REG_ECPU_CONTROL (WL18XX_REGISTERS_BASE + 0x02004)
  51. #define WL18XX_REG_INTERRUPT_NO_CLEAR (WL18XX_REGISTERS_BASE + 0x050E8)
  52. #define WL18XX_REG_INTERRUPT_ACK (WL18XX_REGISTERS_BASE + 0x050F0)
  53. #define WL18XX_REG_INTERRUPT_TRIG (WL18XX_REGISTERS_BASE + 0x5074)
  54. #define WL18XX_REG_INTERRUPT_TRIG_H (WL18XX_REGISTERS_BASE + 0x5078)
  55. #define WL18XX_REG_INTERRUPT_MASK (WL18XX_REGISTERS_BASE + 0x0050DC)
  56. #define WL18XX_REG_CHIP_ID_B (WL18XX_REGISTERS_BASE + 0x01542C)
  57. #define WL18XX_SLV_MEM_DATA (WL18XX_HOST_BASE + 0x0018)
  58. #define WL18XX_SLV_REG_DATA (WL18XX_HOST_BASE + 0x0008)
  59. /* Scratch Pad registers*/
  60. #define WL18XX_SCR_PAD0 (WL18XX_REGISTERS_BASE + 0x0154EC)
  61. #define WL18XX_SCR_PAD1 (WL18XX_REGISTERS_BASE + 0x0154F0)
  62. #define WL18XX_SCR_PAD2 (WL18XX_REGISTERS_BASE + 0x0154F4)
  63. #define WL18XX_SCR_PAD3 (WL18XX_REGISTERS_BASE + 0x0154F8)
  64. #define WL18XX_SCR_PAD4 (WL18XX_REGISTERS_BASE + 0x0154FC)
  65. #define WL18XX_SCR_PAD4_SET (WL18XX_REGISTERS_BASE + 0x015504)
  66. #define WL18XX_SCR_PAD4_CLR (WL18XX_REGISTERS_BASE + 0x015500)
  67. #define WL18XX_SCR_PAD5 (WL18XX_REGISTERS_BASE + 0x015508)
  68. #define WL18XX_SCR_PAD5_SET (WL18XX_REGISTERS_BASE + 0x015510)
  69. #define WL18XX_SCR_PAD5_CLR (WL18XX_REGISTERS_BASE + 0x01550C)
  70. #define WL18XX_SCR_PAD6 (WL18XX_REGISTERS_BASE + 0x015514)
  71. #define WL18XX_SCR_PAD7 (WL18XX_REGISTERS_BASE + 0x015518)
  72. #define WL18XX_SCR_PAD8 (WL18XX_REGISTERS_BASE + 0x01551C)
  73. #define WL18XX_SCR_PAD9 (WL18XX_REGISTERS_BASE + 0x015520)
  74. /* Spare registers*/
  75. #define WL18XX_SPARE_A1 (WL18XX_REGISTERS_BASE + 0x002194)
  76. #define WL18XX_SPARE_A2 (WL18XX_REGISTERS_BASE + 0x002198)
  77. #define WL18XX_SPARE_A3 (WL18XX_REGISTERS_BASE + 0x00219C)
  78. #define WL18XX_SPARE_A4 (WL18XX_REGISTERS_BASE + 0x0021A0)
  79. #define WL18XX_SPARE_A5 (WL18XX_REGISTERS_BASE + 0x0021A4)
  80. #define WL18XX_SPARE_A6 (WL18XX_REGISTERS_BASE + 0x0021A8)
  81. #define WL18XX_SPARE_A7 (WL18XX_REGISTERS_BASE + 0x0021AC)
  82. #define WL18XX_SPARE_A8 (WL18XX_REGISTERS_BASE + 0x0021B0)
  83. #define WL18XX_SPARE_B1 (WL18XX_REGISTERS_BASE + 0x015524)
  84. #define WL18XX_SPARE_B2 (WL18XX_REGISTERS_BASE + 0x015528)
  85. #define WL18XX_SPARE_B3 (WL18XX_REGISTERS_BASE + 0x01552C)
  86. #define WL18XX_SPARE_B4 (WL18XX_REGISTERS_BASE + 0x015530)
  87. #define WL18XX_SPARE_B5 (WL18XX_REGISTERS_BASE + 0x015534)
  88. #define WL18XX_SPARE_B6 (WL18XX_REGISTERS_BASE + 0x015538)
  89. #define WL18XX_SPARE_B7 (WL18XX_REGISTERS_BASE + 0x01553C)
  90. #define WL18XX_SPARE_B8 (WL18XX_REGISTERS_BASE + 0x015540)
  91. #define WL18XX_REG_COMMAND_MAILBOX_PTR (WL18XX_SCR_PAD0)
  92. #define WL18XX_REG_EVENT_MAILBOX_PTR (WL18XX_SCR_PAD1)
  93. #define WL18XX_EEPROMLESS_IND (WL18XX_SCR_PAD4)
  94. #define WL18XX_WELP_ARM_COMMAND (WL18XX_REGISTERS_BASE + 0x7100)
  95. #define WL18XX_ENABLE (WL18XX_REGISTERS_BASE + 0x01543C)
  96. #define WL18XX_CMD_MBOX_ADDRESS 0xB007B4
  97. #define WL18XX_FW_STATUS_ADDR 0x50F8
  98. #define CHIP_ID_185x_PG10 (0x06030101)
  99. /*
  100. * Host Command Interrupt. Setting this bit masks
  101. * the interrupt that the host issues to inform
  102. * the FW that it has sent a command
  103. * to the Wlan hardware Command Mailbox.
  104. */
  105. #define WL18XX_INTR_TRIG_CMD BIT(28)
  106. /*
  107. * Host Event Acknowlegde Interrupt. The host
  108. * sets this bit to acknowledge that it received
  109. * the unsolicited information from the event
  110. * mailbox.
  111. */
  112. #define WL18XX_INTR_TRIG_EVENT_ACK BIT(29)
  113. /* TODO: maybe move elsewhere? */
  114. #define NUM_OF_CHANNELS_11_ABG 150
  115. #define NUM_OF_CHANNELS_11_P 7
  116. #define WL18XX_NUM_OF_SUB_BANDS 9
  117. #define SRF_TABLE_LEN 16
  118. #define PIN_MUXING_SIZE 2
  119. enum {
  120. COMPONENT_NO_SWITCH = 0x0,
  121. COMPONENT_2_WAY_SWITCH = 0x1,
  122. COMPONENT_3_WAY_SWITCH = 0x2,
  123. COMPONENT_MATCHING = 0x3,
  124. };
  125. enum {
  126. FEM_NONE = 0x0,
  127. FEM_VENDOR_1 = 0x1,
  128. FEM_VENDOR_2 = 0x2,
  129. FEM_VENDOR_3 = 0x3,
  130. };
  131. enum {
  132. BOARD_TYPE_FPGA_18XX = 0,
  133. BOARD_TYPE_HDK_18XX = 1,
  134. BOARD_TYPE_DVP_EVB_18XX = 2,
  135. };
  136. struct wl18xx_mac_and_phy_params {
  137. u8 phy_standalone;
  138. u8 rdl;
  139. u8 enable_clpc;
  140. u8 enable_tx_low_pwr_on_siso_rdl;
  141. u8 auto_detect;
  142. u8 dedicated_fem;
  143. u8 low_band_component;
  144. /* Bit 0: One Hot, Bit 1: Control Enable, Bit 2: 1.8V, Bit 3: 3V */
  145. u8 low_band_component_type;
  146. u8 high_band_component;
  147. /* Bit 0: One Hot, Bit 1: Control Enable, Bit 2: 1.8V, Bit 3: 3V */
  148. u8 high_band_component_type;
  149. u8 number_of_assembled_ant2_4;
  150. u8 number_of_assembled_ant5;
  151. u8 pin_muxing_platform_options[PIN_MUXING_SIZE];
  152. u8 external_pa_dc2dc;
  153. u8 tcxo_ldo_voltage;
  154. u8 xtal_itrim_val;
  155. u8 srf_state;
  156. u8 srf1[SRF_TABLE_LEN];
  157. u8 srf2[SRF_TABLE_LEN];
  158. u8 srf3[SRF_TABLE_LEN];
  159. u8 io_configuration;
  160. u8 sdio_configuration;
  161. u8 settings;
  162. u8 rx_profile;
  163. u8 per_chan_pwr_limit_arr_11abg[NUM_OF_CHANNELS_11_ABG];
  164. u8 pwr_limit_reference_11_abg;
  165. u8 per_chan_pwr_limit_arr_11p[NUM_OF_CHANNELS_11_P];
  166. u8 pwr_limit_reference_11p;
  167. u8 per_sub_band_tx_trace_loss[WL18XX_NUM_OF_SUB_BANDS];
  168. u8 per_sub_band_rx_trace_loss[WL18XX_NUM_OF_SUB_BANDS];
  169. u8 primary_clock_setting_time;
  170. u8 clock_valid_on_wake_up;
  171. u8 secondary_clock_setting_time;
  172. u8 board_type;
  173. u8 padding[1];
  174. } __packed;
  175. #endif /* __REG_H__ */