apic_32.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. /*
  48. * Knob to control our willingness to enable the local APIC.
  49. *
  50. * -1=force-disable, +1=force-enable
  51. */
  52. static int enable_local_apic __initdata;
  53. /* Local APIC timer verification ok */
  54. static int local_apic_timer_verify_ok;
  55. /* Disable local APIC timer from the kernel commandline or via dmi quirk
  56. or using CPU MSR check */
  57. int local_apic_timer_disabled;
  58. /* Local APIC timer works in C2 */
  59. int local_apic_timer_c2_ok;
  60. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  61. /*
  62. * Debug level, exported for io_apic.c
  63. */
  64. int apic_verbosity;
  65. static unsigned int calibration_result;
  66. static int lapic_next_event(unsigned long delta,
  67. struct clock_event_device *evt);
  68. static void lapic_timer_setup(enum clock_event_mode mode,
  69. struct clock_event_device *evt);
  70. static void lapic_timer_broadcast(cpumask_t mask);
  71. static void apic_pm_activate(void);
  72. /*
  73. * The local apic timer can be used for any function which is CPU local.
  74. */
  75. static struct clock_event_device lapic_clockevent = {
  76. .name = "lapic",
  77. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  78. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  79. .shift = 32,
  80. .set_mode = lapic_timer_setup,
  81. .set_next_event = lapic_next_event,
  82. .broadcast = lapic_timer_broadcast,
  83. .rating = 100,
  84. .irq = -1,
  85. };
  86. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  87. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  88. static int enabled_via_apicbase;
  89. static unsigned long apic_phys;
  90. /*
  91. * Get the LAPIC version
  92. */
  93. static inline int lapic_get_version(void)
  94. {
  95. return GET_APIC_VERSION(apic_read(APIC_LVR));
  96. }
  97. /*
  98. * Check, if the APIC is integrated or a separate chip
  99. */
  100. static inline int lapic_is_integrated(void)
  101. {
  102. return APIC_INTEGRATED(lapic_get_version());
  103. }
  104. /*
  105. * Check, whether this is a modern or a first generation APIC
  106. */
  107. static int modern_apic(void)
  108. {
  109. /* AMD systems use old APIC versions, so check the CPU */
  110. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  111. boot_cpu_data.x86 >= 0xf)
  112. return 1;
  113. return lapic_get_version() >= 0x14;
  114. }
  115. void apic_wait_icr_idle(void)
  116. {
  117. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  118. cpu_relax();
  119. }
  120. u32 safe_apic_wait_icr_idle(void)
  121. {
  122. u32 send_status;
  123. int timeout;
  124. timeout = 0;
  125. do {
  126. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  127. if (!send_status)
  128. break;
  129. udelay(100);
  130. } while (timeout++ < 1000);
  131. return send_status;
  132. }
  133. /**
  134. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  135. */
  136. void __cpuinit enable_NMI_through_LVT0(void)
  137. {
  138. unsigned int v = APIC_DM_NMI;
  139. /* Level triggered for 82489DX */
  140. if (!lapic_is_integrated())
  141. v |= APIC_LVT_LEVEL_TRIGGER;
  142. apic_write_around(APIC_LVT0, v);
  143. }
  144. /**
  145. * get_physical_broadcast - Get number of physical broadcast IDs
  146. */
  147. int get_physical_broadcast(void)
  148. {
  149. return modern_apic() ? 0xff : 0xf;
  150. }
  151. /**
  152. * lapic_get_maxlvt - get the maximum number of local vector table entries
  153. */
  154. int lapic_get_maxlvt(void)
  155. {
  156. unsigned int v = apic_read(APIC_LVR);
  157. /* 82489DXs do not report # of LVT entries. */
  158. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  159. }
  160. /*
  161. * Local APIC timer
  162. */
  163. /* Clock divisor is set to 16 */
  164. #define APIC_DIVISOR 16
  165. /*
  166. * This function sets up the local APIC timer, with a timeout of
  167. * 'clocks' APIC bus clock. During calibration we actually call
  168. * this function twice on the boot CPU, once with a bogus timeout
  169. * value, second time for real. The other (noncalibrating) CPUs
  170. * call this function only once, with the real, calibrated value.
  171. *
  172. * We do reads before writes even if unnecessary, to get around the
  173. * P5 APIC double write bug.
  174. */
  175. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  176. {
  177. unsigned int lvtt_value, tmp_value;
  178. lvtt_value = LOCAL_TIMER_VECTOR;
  179. if (!oneshot)
  180. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  181. if (!lapic_is_integrated())
  182. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  183. if (!irqen)
  184. lvtt_value |= APIC_LVT_MASKED;
  185. apic_write_around(APIC_LVTT, lvtt_value);
  186. /*
  187. * Divide PICLK by 16
  188. */
  189. tmp_value = apic_read(APIC_TDCR);
  190. apic_write_around(APIC_TDCR, (tmp_value
  191. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  192. | APIC_TDR_DIV_16);
  193. if (!oneshot)
  194. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  195. }
  196. /*
  197. * Program the next event, relative to now
  198. */
  199. static int lapic_next_event(unsigned long delta,
  200. struct clock_event_device *evt)
  201. {
  202. apic_write_around(APIC_TMICT, delta);
  203. return 0;
  204. }
  205. /*
  206. * Setup the lapic timer in periodic or oneshot mode
  207. */
  208. static void lapic_timer_setup(enum clock_event_mode mode,
  209. struct clock_event_device *evt)
  210. {
  211. unsigned long flags;
  212. unsigned int v;
  213. /* Lapic used for broadcast ? */
  214. if (!local_apic_timer_verify_ok)
  215. return;
  216. local_irq_save(flags);
  217. switch (mode) {
  218. case CLOCK_EVT_MODE_PERIODIC:
  219. case CLOCK_EVT_MODE_ONESHOT:
  220. __setup_APIC_LVTT(calibration_result,
  221. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  222. break;
  223. case CLOCK_EVT_MODE_UNUSED:
  224. case CLOCK_EVT_MODE_SHUTDOWN:
  225. v = apic_read(APIC_LVTT);
  226. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  227. apic_write_around(APIC_LVTT, v);
  228. break;
  229. case CLOCK_EVT_MODE_RESUME:
  230. /* Nothing to do here */
  231. break;
  232. }
  233. local_irq_restore(flags);
  234. }
  235. /*
  236. * Local APIC timer broadcast function
  237. */
  238. static void lapic_timer_broadcast(cpumask_t mask)
  239. {
  240. #ifdef CONFIG_SMP
  241. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  242. #endif
  243. }
  244. /*
  245. * Setup the local APIC timer for this CPU. Copy the initilized values
  246. * of the boot CPU and register the clock event in the framework.
  247. */
  248. static void __devinit setup_APIC_timer(void)
  249. {
  250. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  251. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  252. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  253. clockevents_register_device(levt);
  254. }
  255. /*
  256. * In this functions we calibrate APIC bus clocks to the external timer.
  257. *
  258. * We want to do the calibration only once since we want to have local timer
  259. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  260. * frequency.
  261. *
  262. * This was previously done by reading the PIT/HPET and waiting for a wrap
  263. * around to find out, that a tick has elapsed. I have a box, where the PIT
  264. * readout is broken, so it never gets out of the wait loop again. This was
  265. * also reported by others.
  266. *
  267. * Monitoring the jiffies value is inaccurate and the clockevents
  268. * infrastructure allows us to do a simple substitution of the interrupt
  269. * handler.
  270. *
  271. * The calibration routine also uses the pm_timer when possible, as the PIT
  272. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  273. * back to normal later in the boot process).
  274. */
  275. #define LAPIC_CAL_LOOPS (HZ/10)
  276. static __initdata int lapic_cal_loops = -1;
  277. static __initdata long lapic_cal_t1, lapic_cal_t2;
  278. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  279. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  280. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  281. /*
  282. * Temporary interrupt handler.
  283. */
  284. static void __init lapic_cal_handler(struct clock_event_device *dev)
  285. {
  286. unsigned long long tsc = 0;
  287. long tapic = apic_read(APIC_TMCCT);
  288. unsigned long pm = acpi_pm_read_early();
  289. if (cpu_has_tsc)
  290. rdtscll(tsc);
  291. switch (lapic_cal_loops++) {
  292. case 0:
  293. lapic_cal_t1 = tapic;
  294. lapic_cal_tsc1 = tsc;
  295. lapic_cal_pm1 = pm;
  296. lapic_cal_j1 = jiffies;
  297. break;
  298. case LAPIC_CAL_LOOPS:
  299. lapic_cal_t2 = tapic;
  300. lapic_cal_tsc2 = tsc;
  301. if (pm < lapic_cal_pm1)
  302. pm += ACPI_PM_OVRRUN;
  303. lapic_cal_pm2 = pm;
  304. lapic_cal_j2 = jiffies;
  305. break;
  306. }
  307. }
  308. /*
  309. * Setup the boot APIC
  310. *
  311. * Calibrate and verify the result.
  312. */
  313. void __init setup_boot_APIC_clock(void)
  314. {
  315. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  316. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  317. const long pm_thresh = pm_100ms/100;
  318. void (*real_handler)(struct clock_event_device *dev);
  319. unsigned long deltaj;
  320. long delta, deltapm;
  321. int pm_referenced = 0;
  322. /*
  323. * The local apic timer can be disabled via the kernel
  324. * commandline or from the CPU detection code. Register the lapic
  325. * timer as a dummy clock event source on SMP systems, so the
  326. * broadcast mechanism is used. On UP systems simply ignore it.
  327. */
  328. if (local_apic_timer_disabled) {
  329. /* No broadcast on UP ! */
  330. if (num_possible_cpus() > 1) {
  331. lapic_clockevent.mult = 1;
  332. setup_APIC_timer();
  333. }
  334. return;
  335. }
  336. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  337. "calibrating APIC timer ...\n");
  338. local_irq_disable();
  339. /* Replace the global interrupt handler */
  340. real_handler = global_clock_event->event_handler;
  341. global_clock_event->event_handler = lapic_cal_handler;
  342. /*
  343. * Setup the APIC counter to 1e9. There is no way the lapic
  344. * can underflow in the 100ms detection time frame
  345. */
  346. __setup_APIC_LVTT(1000000000, 0, 0);
  347. /* Let the interrupts run */
  348. local_irq_enable();
  349. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  350. cpu_relax();
  351. local_irq_disable();
  352. /* Restore the real event handler */
  353. global_clock_event->event_handler = real_handler;
  354. /* Build delta t1-t2 as apic timer counts down */
  355. delta = lapic_cal_t1 - lapic_cal_t2;
  356. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  357. /* Check, if the PM timer is available */
  358. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  359. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  360. if (deltapm) {
  361. unsigned long mult;
  362. u64 res;
  363. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  364. if (deltapm > (pm_100ms - pm_thresh) &&
  365. deltapm < (pm_100ms + pm_thresh)) {
  366. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  367. } else {
  368. res = (((u64) deltapm) * mult) >> 22;
  369. do_div(res, 1000000);
  370. printk(KERN_WARNING "APIC calibration not consistent "
  371. "with PM Timer: %ldms instead of 100ms\n",
  372. (long)res);
  373. /* Correct the lapic counter value */
  374. res = (((u64) delta) * pm_100ms);
  375. do_div(res, deltapm);
  376. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  377. "%lu (%ld)\n", (unsigned long) res, delta);
  378. delta = (long) res;
  379. }
  380. pm_referenced = 1;
  381. }
  382. /* Calculate the scaled math multiplication factor */
  383. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS, 32);
  384. lapic_clockevent.max_delta_ns =
  385. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  386. lapic_clockevent.min_delta_ns =
  387. clockevent_delta2ns(0xF, &lapic_clockevent);
  388. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  389. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  390. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  391. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  392. calibration_result);
  393. if (cpu_has_tsc) {
  394. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  395. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  396. "%ld.%04ld MHz.\n",
  397. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  398. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  399. }
  400. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  401. "%u.%04u MHz.\n",
  402. calibration_result / (1000000 / HZ),
  403. calibration_result % (1000000 / HZ));
  404. local_apic_timer_verify_ok = 1;
  405. /*
  406. * Do a sanity check on the APIC calibration result
  407. */
  408. if (calibration_result < (1000000 / HZ)) {
  409. local_irq_enable();
  410. printk(KERN_WARNING
  411. "APIC frequency too slow, disabling apic timer\n");
  412. /* No broadcast on UP ! */
  413. if (num_possible_cpus() > 1)
  414. setup_APIC_timer();
  415. return;
  416. }
  417. /* We trust the pm timer based calibration */
  418. if (!pm_referenced) {
  419. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  420. /*
  421. * Setup the apic timer manually
  422. */
  423. levt->event_handler = lapic_cal_handler;
  424. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  425. lapic_cal_loops = -1;
  426. /* Let the interrupts run */
  427. local_irq_enable();
  428. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  429. cpu_relax();
  430. local_irq_disable();
  431. /* Stop the lapic timer */
  432. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  433. local_irq_enable();
  434. /* Jiffies delta */
  435. deltaj = lapic_cal_j2 - lapic_cal_j1;
  436. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  437. /* Check, if the jiffies result is consistent */
  438. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  439. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  440. else
  441. local_apic_timer_verify_ok = 0;
  442. } else
  443. local_irq_enable();
  444. if (!local_apic_timer_verify_ok) {
  445. printk(KERN_WARNING
  446. "APIC timer disabled due to verification failure.\n");
  447. /* No broadcast on UP ! */
  448. if (num_possible_cpus() == 1)
  449. return;
  450. } else {
  451. /*
  452. * If nmi_watchdog is set to IO_APIC, we need the
  453. * PIT/HPET going. Otherwise register lapic as a dummy
  454. * device.
  455. */
  456. if (nmi_watchdog != NMI_IO_APIC)
  457. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  458. else
  459. printk(KERN_WARNING "APIC timer registered as dummy,"
  460. " due to nmi_watchdog=1!\n");
  461. }
  462. /* Setup the lapic or request the broadcast */
  463. setup_APIC_timer();
  464. }
  465. void __devinit setup_secondary_APIC_clock(void)
  466. {
  467. setup_APIC_timer();
  468. }
  469. /*
  470. * The guts of the apic timer interrupt
  471. */
  472. static void local_apic_timer_interrupt(void)
  473. {
  474. int cpu = smp_processor_id();
  475. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  476. /*
  477. * Normally we should not be here till LAPIC has been initialized but
  478. * in some cases like kdump, its possible that there is a pending LAPIC
  479. * timer interrupt from previous kernel's context and is delivered in
  480. * new kernel the moment interrupts are enabled.
  481. *
  482. * Interrupts are enabled early and LAPIC is setup much later, hence
  483. * its possible that when we get here evt->event_handler is NULL.
  484. * Check for event_handler being NULL and discard the interrupt as
  485. * spurious.
  486. */
  487. if (!evt->event_handler) {
  488. printk(KERN_WARNING
  489. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  490. /* Switch it off */
  491. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  492. return;
  493. }
  494. /*
  495. * the NMI deadlock-detector uses this.
  496. */
  497. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  498. evt->event_handler(evt);
  499. }
  500. /*
  501. * Local APIC timer interrupt. This is the most natural way for doing
  502. * local interrupts, but local timer interrupts can be emulated by
  503. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  504. *
  505. * [ if a single-CPU system runs an SMP kernel then we call the local
  506. * interrupt as well. Thus we cannot inline the local irq ... ]
  507. */
  508. void smp_apic_timer_interrupt(struct pt_regs *regs)
  509. {
  510. struct pt_regs *old_regs = set_irq_regs(regs);
  511. /*
  512. * NOTE! We'd better ACK the irq immediately,
  513. * because timer handling can be slow.
  514. */
  515. ack_APIC_irq();
  516. /*
  517. * update_process_times() expects us to have done irq_enter().
  518. * Besides, if we don't timer interrupts ignore the global
  519. * interrupt lock, which is the WrongThing (tm) to do.
  520. */
  521. irq_enter();
  522. local_apic_timer_interrupt();
  523. irq_exit();
  524. set_irq_regs(old_regs);
  525. }
  526. int setup_profiling_timer(unsigned int multiplier)
  527. {
  528. return -EINVAL;
  529. }
  530. /*
  531. * Setup extended LVT, AMD specific (K8, family 10h)
  532. *
  533. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  534. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  535. */
  536. #define APIC_EILVT_LVTOFF_MCE 0
  537. #define APIC_EILVT_LVTOFF_IBS 1
  538. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  539. {
  540. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  541. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  542. apic_write(reg, v);
  543. }
  544. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  545. {
  546. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  547. return APIC_EILVT_LVTOFF_MCE;
  548. }
  549. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  550. {
  551. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  552. return APIC_EILVT_LVTOFF_IBS;
  553. }
  554. /*
  555. * Local APIC start and shutdown
  556. */
  557. /**
  558. * clear_local_APIC - shutdown the local APIC
  559. *
  560. * This is called, when a CPU is disabled and before rebooting, so the state of
  561. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  562. * leftovers during boot.
  563. */
  564. void clear_local_APIC(void)
  565. {
  566. int maxlvt;
  567. u32 v;
  568. /* APIC hasn't been mapped yet */
  569. if (!apic_phys)
  570. return;
  571. maxlvt = lapic_get_maxlvt();
  572. /*
  573. * Masking an LVT entry can trigger a local APIC error
  574. * if the vector is zero. Mask LVTERR first to prevent this.
  575. */
  576. if (maxlvt >= 3) {
  577. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  578. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  579. }
  580. /*
  581. * Careful: we have to set masks only first to deassert
  582. * any level-triggered sources.
  583. */
  584. v = apic_read(APIC_LVTT);
  585. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  586. v = apic_read(APIC_LVT0);
  587. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  588. v = apic_read(APIC_LVT1);
  589. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  590. if (maxlvt >= 4) {
  591. v = apic_read(APIC_LVTPC);
  592. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  593. }
  594. /* lets not touch this if we didn't frob it */
  595. #ifdef CONFIG_X86_MCE_P4THERMAL
  596. if (maxlvt >= 5) {
  597. v = apic_read(APIC_LVTTHMR);
  598. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  599. }
  600. #endif
  601. /*
  602. * Clean APIC state for other OSs:
  603. */
  604. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  605. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  606. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  607. if (maxlvt >= 3)
  608. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  609. if (maxlvt >= 4)
  610. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  611. #ifdef CONFIG_X86_MCE_P4THERMAL
  612. if (maxlvt >= 5)
  613. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  614. #endif
  615. /* Integrated APIC (!82489DX) ? */
  616. if (lapic_is_integrated()) {
  617. if (maxlvt > 3)
  618. /* Clear ESR due to Pentium errata 3AP and 11AP */
  619. apic_write(APIC_ESR, 0);
  620. apic_read(APIC_ESR);
  621. }
  622. }
  623. /**
  624. * disable_local_APIC - clear and disable the local APIC
  625. */
  626. void disable_local_APIC(void)
  627. {
  628. unsigned long value;
  629. clear_local_APIC();
  630. /*
  631. * Disable APIC (implies clearing of registers
  632. * for 82489DX!).
  633. */
  634. value = apic_read(APIC_SPIV);
  635. value &= ~APIC_SPIV_APIC_ENABLED;
  636. apic_write_around(APIC_SPIV, value);
  637. /*
  638. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  639. * restore the disabled state.
  640. */
  641. if (enabled_via_apicbase) {
  642. unsigned int l, h;
  643. rdmsr(MSR_IA32_APICBASE, l, h);
  644. l &= ~MSR_IA32_APICBASE_ENABLE;
  645. wrmsr(MSR_IA32_APICBASE, l, h);
  646. }
  647. }
  648. /*
  649. * If Linux enabled the LAPIC against the BIOS default disable it down before
  650. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  651. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  652. * for the case where Linux didn't enable the LAPIC.
  653. */
  654. void lapic_shutdown(void)
  655. {
  656. unsigned long flags;
  657. if (!cpu_has_apic)
  658. return;
  659. local_irq_save(flags);
  660. clear_local_APIC();
  661. if (enabled_via_apicbase)
  662. disable_local_APIC();
  663. local_irq_restore(flags);
  664. }
  665. /*
  666. * This is to verify that we're looking at a real local APIC.
  667. * Check these against your board if the CPUs aren't getting
  668. * started for no apparent reason.
  669. */
  670. int __init verify_local_APIC(void)
  671. {
  672. unsigned int reg0, reg1;
  673. /*
  674. * The version register is read-only in a real APIC.
  675. */
  676. reg0 = apic_read(APIC_LVR);
  677. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  678. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  679. reg1 = apic_read(APIC_LVR);
  680. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  681. /*
  682. * The two version reads above should print the same
  683. * numbers. If the second one is different, then we
  684. * poke at a non-APIC.
  685. */
  686. if (reg1 != reg0)
  687. return 0;
  688. /*
  689. * Check if the version looks reasonably.
  690. */
  691. reg1 = GET_APIC_VERSION(reg0);
  692. if (reg1 == 0x00 || reg1 == 0xff)
  693. return 0;
  694. reg1 = lapic_get_maxlvt();
  695. if (reg1 < 0x02 || reg1 == 0xff)
  696. return 0;
  697. /*
  698. * The ID register is read/write in a real APIC.
  699. */
  700. reg0 = apic_read(APIC_ID);
  701. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  702. /*
  703. * The next two are just to see if we have sane values.
  704. * They're only really relevant if we're in Virtual Wire
  705. * compatibility mode, but most boxes are anymore.
  706. */
  707. reg0 = apic_read(APIC_LVT0);
  708. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  709. reg1 = apic_read(APIC_LVT1);
  710. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  711. return 1;
  712. }
  713. /**
  714. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  715. */
  716. void __init sync_Arb_IDs(void)
  717. {
  718. /*
  719. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  720. * needed on AMD.
  721. */
  722. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  723. return;
  724. /*
  725. * Wait for idle.
  726. */
  727. apic_wait_icr_idle();
  728. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  729. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  730. | APIC_DM_INIT);
  731. }
  732. /*
  733. * An initial setup of the virtual wire mode.
  734. */
  735. void __init init_bsp_APIC(void)
  736. {
  737. unsigned long value;
  738. /*
  739. * Don't do the setup now if we have a SMP BIOS as the
  740. * through-I/O-APIC virtual wire mode might be active.
  741. */
  742. if (smp_found_config || !cpu_has_apic)
  743. return;
  744. /*
  745. * Do not trust the local APIC being empty at bootup.
  746. */
  747. clear_local_APIC();
  748. /*
  749. * Enable APIC.
  750. */
  751. value = apic_read(APIC_SPIV);
  752. value &= ~APIC_VECTOR_MASK;
  753. value |= APIC_SPIV_APIC_ENABLED;
  754. /* This bit is reserved on P4/Xeon and should be cleared */
  755. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  756. (boot_cpu_data.x86 == 15))
  757. value &= ~APIC_SPIV_FOCUS_DISABLED;
  758. else
  759. value |= APIC_SPIV_FOCUS_DISABLED;
  760. value |= SPURIOUS_APIC_VECTOR;
  761. apic_write_around(APIC_SPIV, value);
  762. /*
  763. * Set up the virtual wire mode.
  764. */
  765. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  766. value = APIC_DM_NMI;
  767. if (!lapic_is_integrated()) /* 82489DX */
  768. value |= APIC_LVT_LEVEL_TRIGGER;
  769. apic_write_around(APIC_LVT1, value);
  770. }
  771. void __cpuinit lapic_setup_esr(void)
  772. {
  773. unsigned long oldvalue, value, maxlvt;
  774. if (lapic_is_integrated() && !esr_disable) {
  775. /* !82489DX */
  776. maxlvt = lapic_get_maxlvt();
  777. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  778. apic_write(APIC_ESR, 0);
  779. oldvalue = apic_read(APIC_ESR);
  780. /* enables sending errors */
  781. value = ERROR_APIC_VECTOR;
  782. apic_write_around(APIC_LVTERR, value);
  783. /*
  784. * spec says clear errors after enabling vector.
  785. */
  786. if (maxlvt > 3)
  787. apic_write(APIC_ESR, 0);
  788. value = apic_read(APIC_ESR);
  789. if (value != oldvalue)
  790. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  791. "vector: 0x%08lx after: 0x%08lx\n",
  792. oldvalue, value);
  793. } else {
  794. if (esr_disable)
  795. /*
  796. * Something untraceable is creating bad interrupts on
  797. * secondary quads ... for the moment, just leave the
  798. * ESR disabled - we can't do anything useful with the
  799. * errors anyway - mbligh
  800. */
  801. printk(KERN_INFO "Leaving ESR disabled.\n");
  802. else
  803. printk(KERN_INFO "No ESR for 82489DX.\n");
  804. }
  805. }
  806. /**
  807. * setup_local_APIC - setup the local APIC
  808. */
  809. void __cpuinit setup_local_APIC(void)
  810. {
  811. unsigned long value, integrated;
  812. int i, j;
  813. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  814. if (esr_disable) {
  815. apic_write(APIC_ESR, 0);
  816. apic_write(APIC_ESR, 0);
  817. apic_write(APIC_ESR, 0);
  818. apic_write(APIC_ESR, 0);
  819. }
  820. integrated = lapic_is_integrated();
  821. /*
  822. * Double-check whether this APIC is really registered.
  823. */
  824. if (!apic_id_registered())
  825. BUG();
  826. /*
  827. * Intel recommends to set DFR, LDR and TPR before enabling
  828. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  829. * document number 292116). So here it goes...
  830. */
  831. init_apic_ldr();
  832. /*
  833. * Set Task Priority to 'accept all'. We never change this
  834. * later on.
  835. */
  836. value = apic_read(APIC_TASKPRI);
  837. value &= ~APIC_TPRI_MASK;
  838. apic_write_around(APIC_TASKPRI, value);
  839. /*
  840. * After a crash, we no longer service the interrupts and a pending
  841. * interrupt from previous kernel might still have ISR bit set.
  842. *
  843. * Most probably by now CPU has serviced that pending interrupt and
  844. * it might not have done the ack_APIC_irq() because it thought,
  845. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  846. * does not clear the ISR bit and cpu thinks it has already serivced
  847. * the interrupt. Hence a vector might get locked. It was noticed
  848. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  849. */
  850. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  851. value = apic_read(APIC_ISR + i*0x10);
  852. for (j = 31; j >= 0; j--) {
  853. if (value & (1<<j))
  854. ack_APIC_irq();
  855. }
  856. }
  857. /*
  858. * Now that we are all set up, enable the APIC
  859. */
  860. value = apic_read(APIC_SPIV);
  861. value &= ~APIC_VECTOR_MASK;
  862. /*
  863. * Enable APIC
  864. */
  865. value |= APIC_SPIV_APIC_ENABLED;
  866. /*
  867. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  868. * certain networking cards. If high frequency interrupts are
  869. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  870. * entry is masked/unmasked at a high rate as well then sooner or
  871. * later IOAPIC line gets 'stuck', no more interrupts are received
  872. * from the device. If focus CPU is disabled then the hang goes
  873. * away, oh well :-(
  874. *
  875. * [ This bug can be reproduced easily with a level-triggered
  876. * PCI Ne2000 networking cards and PII/PIII processors, dual
  877. * BX chipset. ]
  878. */
  879. /*
  880. * Actually disabling the focus CPU check just makes the hang less
  881. * frequent as it makes the interrupt distributon model be more
  882. * like LRU than MRU (the short-term load is more even across CPUs).
  883. * See also the comment in end_level_ioapic_irq(). --macro
  884. */
  885. /* Enable focus processor (bit==0) */
  886. value &= ~APIC_SPIV_FOCUS_DISABLED;
  887. /*
  888. * Set spurious IRQ vector
  889. */
  890. value |= SPURIOUS_APIC_VECTOR;
  891. apic_write_around(APIC_SPIV, value);
  892. /*
  893. * Set up LVT0, LVT1:
  894. *
  895. * set up through-local-APIC on the BP's LINT0. This is not
  896. * strictly necessary in pure symmetric-IO mode, but sometimes
  897. * we delegate interrupts to the 8259A.
  898. */
  899. /*
  900. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  901. */
  902. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  903. if (!smp_processor_id() && (pic_mode || !value)) {
  904. value = APIC_DM_EXTINT;
  905. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  906. smp_processor_id());
  907. } else {
  908. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  909. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  910. smp_processor_id());
  911. }
  912. apic_write_around(APIC_LVT0, value);
  913. /*
  914. * only the BP should see the LINT1 NMI signal, obviously.
  915. */
  916. if (!smp_processor_id())
  917. value = APIC_DM_NMI;
  918. else
  919. value = APIC_DM_NMI | APIC_LVT_MASKED;
  920. if (!integrated) /* 82489DX */
  921. value |= APIC_LVT_LEVEL_TRIGGER;
  922. apic_write_around(APIC_LVT1, value);
  923. }
  924. void __cpuinit end_local_APIC_setup(void)
  925. {
  926. unsigned long value;
  927. lapic_setup_esr();
  928. /* Disable the local apic timer */
  929. value = apic_read(APIC_LVTT);
  930. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  931. apic_write_around(APIC_LVTT, value);
  932. setup_apic_nmi_watchdog(NULL);
  933. apic_pm_activate();
  934. }
  935. /*
  936. * Detect and initialize APIC
  937. */
  938. static int __init detect_init_APIC(void)
  939. {
  940. u32 h, l, features;
  941. /* Disabled by kernel option? */
  942. if (enable_local_apic < 0)
  943. return -1;
  944. switch (boot_cpu_data.x86_vendor) {
  945. case X86_VENDOR_AMD:
  946. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  947. (boot_cpu_data.x86 == 15))
  948. break;
  949. goto no_apic;
  950. case X86_VENDOR_INTEL:
  951. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  952. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  953. break;
  954. goto no_apic;
  955. default:
  956. goto no_apic;
  957. }
  958. if (!cpu_has_apic) {
  959. /*
  960. * Over-ride BIOS and try to enable the local APIC only if
  961. * "lapic" specified.
  962. */
  963. if (enable_local_apic <= 0) {
  964. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  965. "you can enable it with \"lapic\"\n");
  966. return -1;
  967. }
  968. /*
  969. * Some BIOSes disable the local APIC in the APIC_BASE
  970. * MSR. This can only be done in software for Intel P6 or later
  971. * and AMD K7 (Model > 1) or later.
  972. */
  973. rdmsr(MSR_IA32_APICBASE, l, h);
  974. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  975. printk(KERN_INFO
  976. "Local APIC disabled by BIOS -- reenabling.\n");
  977. l &= ~MSR_IA32_APICBASE_BASE;
  978. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  979. wrmsr(MSR_IA32_APICBASE, l, h);
  980. enabled_via_apicbase = 1;
  981. }
  982. }
  983. /*
  984. * The APIC feature bit should now be enabled
  985. * in `cpuid'
  986. */
  987. features = cpuid_edx(1);
  988. if (!(features & (1 << X86_FEATURE_APIC))) {
  989. printk(KERN_WARNING "Could not enable APIC!\n");
  990. return -1;
  991. }
  992. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  993. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  994. /* The BIOS may have set up the APIC at some other address */
  995. rdmsr(MSR_IA32_APICBASE, l, h);
  996. if (l & MSR_IA32_APICBASE_ENABLE)
  997. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  998. if (nmi_watchdog != NMI_NONE && nmi_watchdog != NMI_DISABLED)
  999. nmi_watchdog = NMI_LOCAL_APIC;
  1000. printk(KERN_INFO "Found and enabled local APIC!\n");
  1001. apic_pm_activate();
  1002. return 0;
  1003. no_apic:
  1004. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1005. return -1;
  1006. }
  1007. /**
  1008. * init_apic_mappings - initialize APIC mappings
  1009. */
  1010. void __init init_apic_mappings(void)
  1011. {
  1012. /*
  1013. * If no local APIC can be found then set up a fake all
  1014. * zeroes page to simulate the local APIC and another
  1015. * one for the IO-APIC.
  1016. */
  1017. if (!smp_found_config && detect_init_APIC()) {
  1018. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1019. apic_phys = __pa(apic_phys);
  1020. } else
  1021. apic_phys = mp_lapic_addr;
  1022. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1023. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1024. apic_phys);
  1025. /*
  1026. * Fetch the APIC ID of the BSP in case we have a
  1027. * default configuration (or the MP table is broken).
  1028. */
  1029. if (boot_cpu_physical_apicid == -1U)
  1030. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  1031. #ifdef CONFIG_X86_IO_APIC
  1032. {
  1033. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  1034. int i;
  1035. for (i = 0; i < nr_ioapics; i++) {
  1036. if (smp_found_config) {
  1037. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  1038. if (!ioapic_phys) {
  1039. printk(KERN_ERR
  1040. "WARNING: bogus zero IO-APIC "
  1041. "address found in MPTABLE, "
  1042. "disabling IO/APIC support!\n");
  1043. smp_found_config = 0;
  1044. skip_ioapic_setup = 1;
  1045. goto fake_ioapic_page;
  1046. }
  1047. } else {
  1048. fake_ioapic_page:
  1049. ioapic_phys = (unsigned long)
  1050. alloc_bootmem_pages(PAGE_SIZE);
  1051. ioapic_phys = __pa(ioapic_phys);
  1052. }
  1053. set_fixmap_nocache(idx, ioapic_phys);
  1054. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  1055. __fix_to_virt(idx), ioapic_phys);
  1056. idx++;
  1057. }
  1058. }
  1059. #endif
  1060. }
  1061. /*
  1062. * This initializes the IO-APIC and APIC hardware if this is
  1063. * a UP kernel.
  1064. */
  1065. int __init APIC_init_uniprocessor(void)
  1066. {
  1067. if (enable_local_apic < 0)
  1068. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1069. if (!smp_found_config && !cpu_has_apic)
  1070. return -1;
  1071. /*
  1072. * Complain if the BIOS pretends there is one.
  1073. */
  1074. if (!cpu_has_apic &&
  1075. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1076. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1077. boot_cpu_physical_apicid);
  1078. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1079. return -1;
  1080. }
  1081. verify_local_APIC();
  1082. connect_bsp_APIC();
  1083. /*
  1084. * Hack: In case of kdump, after a crash, kernel might be booting
  1085. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1086. * might be zero if read from MP tables. Get it from LAPIC.
  1087. */
  1088. #ifdef CONFIG_CRASH_DUMP
  1089. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  1090. #endif
  1091. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1092. setup_local_APIC();
  1093. end_local_APIC_setup();
  1094. #ifdef CONFIG_X86_IO_APIC
  1095. if (smp_found_config)
  1096. if (!skip_ioapic_setup && nr_ioapics)
  1097. setup_IO_APIC();
  1098. #endif
  1099. setup_boot_clock();
  1100. return 0;
  1101. }
  1102. /*
  1103. * Local APIC interrupts
  1104. */
  1105. /*
  1106. * This interrupt should _never_ happen with our APIC/SMP architecture
  1107. */
  1108. void smp_spurious_interrupt(struct pt_regs *regs)
  1109. {
  1110. unsigned long v;
  1111. irq_enter();
  1112. /*
  1113. * Check if this really is a spurious interrupt and ACK it
  1114. * if it is a vectored one. Just in case...
  1115. * Spurious interrupts should not be ACKed.
  1116. */
  1117. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1118. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1119. ack_APIC_irq();
  1120. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1121. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1122. "should never happen.\n", smp_processor_id());
  1123. __get_cpu_var(irq_stat).irq_spurious_count++;
  1124. irq_exit();
  1125. }
  1126. /*
  1127. * This interrupt should never happen with our APIC/SMP architecture
  1128. */
  1129. void smp_error_interrupt(struct pt_regs *regs)
  1130. {
  1131. unsigned long v, v1;
  1132. irq_enter();
  1133. /* First tickle the hardware, only then report what went on. -- REW */
  1134. v = apic_read(APIC_ESR);
  1135. apic_write(APIC_ESR, 0);
  1136. v1 = apic_read(APIC_ESR);
  1137. ack_APIC_irq();
  1138. atomic_inc(&irq_err_count);
  1139. /* Here is what the APIC error bits mean:
  1140. 0: Send CS error
  1141. 1: Receive CS error
  1142. 2: Send accept error
  1143. 3: Receive accept error
  1144. 4: Reserved
  1145. 5: Send illegal vector
  1146. 6: Received illegal vector
  1147. 7: Illegal register address
  1148. */
  1149. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1150. smp_processor_id(), v , v1);
  1151. irq_exit();
  1152. }
  1153. #ifdef CONFIG_SMP
  1154. void __init smp_intr_init(void)
  1155. {
  1156. /*
  1157. * IRQ0 must be given a fixed assignment and initialized,
  1158. * because it's used before the IO-APIC is set up.
  1159. */
  1160. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1161. /*
  1162. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1163. * IPI, driven by wakeup.
  1164. */
  1165. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1166. /* IPI for invalidation */
  1167. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1168. /* IPI for generic function call */
  1169. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1170. }
  1171. #endif
  1172. /*
  1173. * Initialize APIC interrupts
  1174. */
  1175. void __init apic_intr_init(void)
  1176. {
  1177. #ifdef CONFIG_SMP
  1178. smp_intr_init();
  1179. #endif
  1180. /* self generated IPI for local APIC timer */
  1181. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  1182. /* IPI vectors for APIC spurious and error interrupts */
  1183. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  1184. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  1185. /* thermal monitor LVT interrupt */
  1186. #ifdef CONFIG_X86_MCE_P4THERMAL
  1187. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  1188. #endif
  1189. }
  1190. /**
  1191. * connect_bsp_APIC - attach the APIC to the interrupt system
  1192. */
  1193. void __init connect_bsp_APIC(void)
  1194. {
  1195. if (pic_mode) {
  1196. /*
  1197. * Do not trust the local APIC being empty at bootup.
  1198. */
  1199. clear_local_APIC();
  1200. /*
  1201. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1202. * local APIC to INT and NMI lines.
  1203. */
  1204. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1205. "enabling APIC mode.\n");
  1206. outb(0x70, 0x22);
  1207. outb(0x01, 0x23);
  1208. }
  1209. enable_apic_mode();
  1210. }
  1211. /**
  1212. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1213. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1214. *
  1215. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1216. * APIC is disabled.
  1217. */
  1218. void disconnect_bsp_APIC(int virt_wire_setup)
  1219. {
  1220. if (pic_mode) {
  1221. /*
  1222. * Put the board back into PIC mode (has an effect only on
  1223. * certain older boards). Note that APIC interrupts, including
  1224. * IPIs, won't work beyond this point! The only exception are
  1225. * INIT IPIs.
  1226. */
  1227. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1228. "entering PIC mode.\n");
  1229. outb(0x70, 0x22);
  1230. outb(0x00, 0x23);
  1231. } else {
  1232. /* Go back to Virtual Wire compatibility mode */
  1233. unsigned long value;
  1234. /* For the spurious interrupt use vector F, and enable it */
  1235. value = apic_read(APIC_SPIV);
  1236. value &= ~APIC_VECTOR_MASK;
  1237. value |= APIC_SPIV_APIC_ENABLED;
  1238. value |= 0xf;
  1239. apic_write_around(APIC_SPIV, value);
  1240. if (!virt_wire_setup) {
  1241. /*
  1242. * For LVT0 make it edge triggered, active high,
  1243. * external and enabled
  1244. */
  1245. value = apic_read(APIC_LVT0);
  1246. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1247. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1248. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1249. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1250. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1251. apic_write_around(APIC_LVT0, value);
  1252. } else {
  1253. /* Disable LVT0 */
  1254. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  1255. }
  1256. /*
  1257. * For LVT1 make it edge triggered, active high, nmi and
  1258. * enabled
  1259. */
  1260. value = apic_read(APIC_LVT1);
  1261. value &= ~(
  1262. APIC_MODE_MASK | APIC_SEND_PENDING |
  1263. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1264. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1265. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1266. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1267. apic_write_around(APIC_LVT1, value);
  1268. }
  1269. }
  1270. /*
  1271. * Power management
  1272. */
  1273. #ifdef CONFIG_PM
  1274. static struct {
  1275. int active;
  1276. /* r/w apic fields */
  1277. unsigned int apic_id;
  1278. unsigned int apic_taskpri;
  1279. unsigned int apic_ldr;
  1280. unsigned int apic_dfr;
  1281. unsigned int apic_spiv;
  1282. unsigned int apic_lvtt;
  1283. unsigned int apic_lvtpc;
  1284. unsigned int apic_lvt0;
  1285. unsigned int apic_lvt1;
  1286. unsigned int apic_lvterr;
  1287. unsigned int apic_tmict;
  1288. unsigned int apic_tdcr;
  1289. unsigned int apic_thmr;
  1290. } apic_pm_state;
  1291. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1292. {
  1293. unsigned long flags;
  1294. int maxlvt;
  1295. if (!apic_pm_state.active)
  1296. return 0;
  1297. maxlvt = lapic_get_maxlvt();
  1298. apic_pm_state.apic_id = apic_read(APIC_ID);
  1299. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1300. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1301. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1302. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1303. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1304. if (maxlvt >= 4)
  1305. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1306. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1307. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1308. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1309. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1310. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1311. #ifdef CONFIG_X86_MCE_P4THERMAL
  1312. if (maxlvt >= 5)
  1313. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1314. #endif
  1315. local_irq_save(flags);
  1316. disable_local_APIC();
  1317. local_irq_restore(flags);
  1318. return 0;
  1319. }
  1320. static int lapic_resume(struct sys_device *dev)
  1321. {
  1322. unsigned int l, h;
  1323. unsigned long flags;
  1324. int maxlvt;
  1325. if (!apic_pm_state.active)
  1326. return 0;
  1327. maxlvt = lapic_get_maxlvt();
  1328. local_irq_save(flags);
  1329. /*
  1330. * Make sure the APICBASE points to the right address
  1331. *
  1332. * FIXME! This will be wrong if we ever support suspend on
  1333. * SMP! We'll need to do this as part of the CPU restore!
  1334. */
  1335. rdmsr(MSR_IA32_APICBASE, l, h);
  1336. l &= ~MSR_IA32_APICBASE_BASE;
  1337. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1338. wrmsr(MSR_IA32_APICBASE, l, h);
  1339. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1340. apic_write(APIC_ID, apic_pm_state.apic_id);
  1341. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1342. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1343. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1344. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1345. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1346. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1347. #ifdef CONFIG_X86_MCE_P4THERMAL
  1348. if (maxlvt >= 5)
  1349. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1350. #endif
  1351. if (maxlvt >= 4)
  1352. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1353. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1354. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1355. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1356. apic_write(APIC_ESR, 0);
  1357. apic_read(APIC_ESR);
  1358. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1359. apic_write(APIC_ESR, 0);
  1360. apic_read(APIC_ESR);
  1361. local_irq_restore(flags);
  1362. return 0;
  1363. }
  1364. /*
  1365. * This device has no shutdown method - fully functioning local APICs
  1366. * are needed on every CPU up until machine_halt/restart/poweroff.
  1367. */
  1368. static struct sysdev_class lapic_sysclass = {
  1369. .name = "lapic",
  1370. .resume = lapic_resume,
  1371. .suspend = lapic_suspend,
  1372. };
  1373. static struct sys_device device_lapic = {
  1374. .id = 0,
  1375. .cls = &lapic_sysclass,
  1376. };
  1377. static void __devinit apic_pm_activate(void)
  1378. {
  1379. apic_pm_state.active = 1;
  1380. }
  1381. static int __init init_lapic_sysfs(void)
  1382. {
  1383. int error;
  1384. if (!cpu_has_apic)
  1385. return 0;
  1386. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1387. error = sysdev_class_register(&lapic_sysclass);
  1388. if (!error)
  1389. error = sysdev_register(&device_lapic);
  1390. return error;
  1391. }
  1392. device_initcall(init_lapic_sysfs);
  1393. #else /* CONFIG_PM */
  1394. static void apic_pm_activate(void) { }
  1395. #endif /* CONFIG_PM */
  1396. /*
  1397. * APIC command line parameters
  1398. */
  1399. static int __init parse_lapic(char *arg)
  1400. {
  1401. enable_local_apic = 1;
  1402. return 0;
  1403. }
  1404. early_param("lapic", parse_lapic);
  1405. static int __init parse_nolapic(char *arg)
  1406. {
  1407. enable_local_apic = -1;
  1408. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1409. return 0;
  1410. }
  1411. early_param("nolapic", parse_nolapic);
  1412. static int __init parse_disable_lapic_timer(char *arg)
  1413. {
  1414. local_apic_timer_disabled = 1;
  1415. return 0;
  1416. }
  1417. early_param("nolapic_timer", parse_disable_lapic_timer);
  1418. static int __init parse_lapic_timer_c2_ok(char *arg)
  1419. {
  1420. local_apic_timer_c2_ok = 1;
  1421. return 0;
  1422. }
  1423. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1424. static int __init apic_set_verbosity(char *str)
  1425. {
  1426. if (strcmp("debug", str) == 0)
  1427. apic_verbosity = APIC_DEBUG;
  1428. else if (strcmp("verbose", str) == 0)
  1429. apic_verbosity = APIC_VERBOSE;
  1430. return 1;
  1431. }
  1432. __setup("apic=", apic_set_verbosity);