i915_dma.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. /**
  45. * Sets up the hardware status page for devices that need a physical address
  46. * in the register.
  47. */
  48. static int i915_init_phys_hws(struct drm_device *dev)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  52. /* Program Hardware Status Page */
  53. dev_priv->status_page_dmah =
  54. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  55. if (!dev_priv->status_page_dmah) {
  56. DRM_ERROR("Can not allocate hardware status page\n");
  57. return -ENOMEM;
  58. }
  59. ring->status_page.page_addr =
  60. (void __force __iomem *)dev_priv->status_page_dmah->vaddr;
  61. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  62. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  63. if (INTEL_INFO(dev)->gen >= 4)
  64. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  65. 0xf0;
  66. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  67. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  68. return 0;
  69. }
  70. /**
  71. * Frees the hardware status page, whether it's a physical address or a virtual
  72. * address set up by the X Server.
  73. */
  74. static void i915_free_hws(struct drm_device *dev)
  75. {
  76. drm_i915_private_t *dev_priv = dev->dev_private;
  77. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  78. if (dev_priv->status_page_dmah) {
  79. drm_pci_free(dev, dev_priv->status_page_dmah);
  80. dev_priv->status_page_dmah = NULL;
  81. }
  82. if (ring->status_page.gfx_addr) {
  83. ring->status_page.gfx_addr = 0;
  84. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  85. }
  86. /* Need to rewrite hardware status page */
  87. I915_WRITE(HWS_PGA, 0x1ffff000);
  88. }
  89. void i915_kernel_lost_context(struct drm_device * dev)
  90. {
  91. drm_i915_private_t *dev_priv = dev->dev_private;
  92. struct drm_i915_master_private *master_priv;
  93. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  94. /*
  95. * We should never lose context on the ring with modesetting
  96. * as we don't expose it to userspace
  97. */
  98. if (drm_core_check_feature(dev, DRIVER_MODESET))
  99. return;
  100. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  101. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  102. ring->space = ring->head - (ring->tail + 8);
  103. if (ring->space < 0)
  104. ring->space += ring->size;
  105. if (!dev->primary->master)
  106. return;
  107. master_priv = dev->primary->master->driver_priv;
  108. if (ring->head == ring->tail && master_priv->sarea_priv)
  109. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  110. }
  111. static int i915_dma_cleanup(struct drm_device * dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. int i;
  115. /* Make sure interrupts are disabled here because the uninstall ioctl
  116. * may not have been called from userspace and after dev_private
  117. * is freed, it's too late.
  118. */
  119. if (dev->irq_enabled)
  120. drm_irq_uninstall(dev);
  121. mutex_lock(&dev->struct_mutex);
  122. for (i = 0; i < I915_NUM_RINGS; i++)
  123. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  124. mutex_unlock(&dev->struct_mutex);
  125. /* Clear the HWS virtual address at teardown */
  126. if (I915_NEED_GFX_HWS(dev))
  127. i915_free_hws(dev);
  128. return 0;
  129. }
  130. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  134. int ret;
  135. master_priv->sarea = drm_getsarea(dev);
  136. if (master_priv->sarea) {
  137. master_priv->sarea_priv = (drm_i915_sarea_t *)
  138. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  139. } else {
  140. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  141. }
  142. if (init->ring_size != 0) {
  143. if (LP_RING(dev_priv)->obj != NULL) {
  144. i915_dma_cleanup(dev);
  145. DRM_ERROR("Client tried to initialize ringbuffer in "
  146. "GEM mode\n");
  147. return -EINVAL;
  148. }
  149. ret = intel_render_ring_init_dri(dev,
  150. init->ring_start,
  151. init->ring_size);
  152. if (ret) {
  153. i915_dma_cleanup(dev);
  154. return ret;
  155. }
  156. }
  157. dev_priv->cpp = init->cpp;
  158. dev_priv->back_offset = init->back_offset;
  159. dev_priv->front_offset = init->front_offset;
  160. dev_priv->current_page = 0;
  161. if (master_priv->sarea_priv)
  162. master_priv->sarea_priv->pf_current_page = 0;
  163. /* Allow hardware batchbuffers unless told otherwise.
  164. */
  165. dev_priv->allow_batchbuffer = 1;
  166. return 0;
  167. }
  168. static int i915_dma_resume(struct drm_device * dev)
  169. {
  170. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  171. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  172. DRM_DEBUG_DRIVER("%s\n", __func__);
  173. if (ring->map.handle == NULL) {
  174. DRM_ERROR("can not ioremap virtual address for"
  175. " ring buffer\n");
  176. return -ENOMEM;
  177. }
  178. /* Program Hardware Status Page */
  179. if (!ring->status_page.page_addr) {
  180. DRM_ERROR("Can not find hardware status page\n");
  181. return -EINVAL;
  182. }
  183. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  184. ring->status_page.page_addr);
  185. if (ring->status_page.gfx_addr != 0)
  186. intel_ring_setup_status_page(ring);
  187. else
  188. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  189. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  190. return 0;
  191. }
  192. static int i915_dma_init(struct drm_device *dev, void *data,
  193. struct drm_file *file_priv)
  194. {
  195. drm_i915_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case I915_INIT_DMA:
  199. retcode = i915_initialize(dev, init);
  200. break;
  201. case I915_CLEANUP_DMA:
  202. retcode = i915_dma_cleanup(dev);
  203. break;
  204. case I915_RESUME_DMA:
  205. retcode = i915_dma_resume(dev);
  206. break;
  207. default:
  208. retcode = -EINVAL;
  209. break;
  210. }
  211. return retcode;
  212. }
  213. /* Implement basically the same security restrictions as hardware does
  214. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  215. *
  216. * Most of the calculations below involve calculating the size of a
  217. * particular instruction. It's important to get the size right as
  218. * that tells us where the next instruction to check is. Any illegal
  219. * instruction detected will be given a size of zero, which is a
  220. * signal to abort the rest of the buffer.
  221. */
  222. static int validate_cmd(int cmd)
  223. {
  224. switch (((cmd >> 29) & 0x7)) {
  225. case 0x0:
  226. switch ((cmd >> 23) & 0x3f) {
  227. case 0x0:
  228. return 1; /* MI_NOOP */
  229. case 0x4:
  230. return 1; /* MI_FLUSH */
  231. default:
  232. return 0; /* disallow everything else */
  233. }
  234. break;
  235. case 0x1:
  236. return 0; /* reserved */
  237. case 0x2:
  238. return (cmd & 0xff) + 2; /* 2d commands */
  239. case 0x3:
  240. if (((cmd >> 24) & 0x1f) <= 0x18)
  241. return 1;
  242. switch ((cmd >> 24) & 0x1f) {
  243. case 0x1c:
  244. return 1;
  245. case 0x1d:
  246. switch ((cmd >> 16) & 0xff) {
  247. case 0x3:
  248. return (cmd & 0x1f) + 2;
  249. case 0x4:
  250. return (cmd & 0xf) + 2;
  251. default:
  252. return (cmd & 0xffff) + 2;
  253. }
  254. case 0x1e:
  255. if (cmd & (1 << 23))
  256. return (cmd & 0xffff) + 1;
  257. else
  258. return 1;
  259. case 0x1f:
  260. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  261. return (cmd & 0x1ffff) + 2;
  262. else if (cmd & (1 << 17)) /* indirect random */
  263. if ((cmd & 0xffff) == 0)
  264. return 0; /* unknown length, too hard */
  265. else
  266. return (((cmd & 0xffff) + 1) / 2) + 1;
  267. else
  268. return 2; /* indirect sequential */
  269. default:
  270. return 0;
  271. }
  272. default:
  273. return 0;
  274. }
  275. return 0;
  276. }
  277. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  278. {
  279. drm_i915_private_t *dev_priv = dev->dev_private;
  280. int i, ret;
  281. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  282. return -EINVAL;
  283. for (i = 0; i < dwords;) {
  284. int sz = validate_cmd(buffer[i]);
  285. if (sz == 0 || i + sz > dwords)
  286. return -EINVAL;
  287. i += sz;
  288. }
  289. ret = BEGIN_LP_RING((dwords+1)&~1);
  290. if (ret)
  291. return ret;
  292. for (i = 0; i < dwords; i++)
  293. OUT_RING(buffer[i]);
  294. if (dwords & 1)
  295. OUT_RING(0);
  296. ADVANCE_LP_RING();
  297. return 0;
  298. }
  299. int
  300. i915_emit_box(struct drm_device *dev,
  301. struct drm_clip_rect *box,
  302. int DR1, int DR4)
  303. {
  304. struct drm_i915_private *dev_priv = dev->dev_private;
  305. int ret;
  306. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  307. box->y2 <= 0 || box->x2 <= 0) {
  308. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  309. box->x1, box->y1, box->x2, box->y2);
  310. return -EINVAL;
  311. }
  312. if (INTEL_INFO(dev)->gen >= 4) {
  313. ret = BEGIN_LP_RING(4);
  314. if (ret)
  315. return ret;
  316. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  317. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  318. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  319. OUT_RING(DR4);
  320. } else {
  321. ret = BEGIN_LP_RING(6);
  322. if (ret)
  323. return ret;
  324. OUT_RING(GFX_OP_DRAWRECT_INFO);
  325. OUT_RING(DR1);
  326. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  327. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  328. OUT_RING(DR4);
  329. OUT_RING(0);
  330. }
  331. ADVANCE_LP_RING();
  332. return 0;
  333. }
  334. /* XXX: Emitting the counter should really be moved to part of the IRQ
  335. * emit. For now, do it in both places:
  336. */
  337. static void i915_emit_breadcrumb(struct drm_device *dev)
  338. {
  339. drm_i915_private_t *dev_priv = dev->dev_private;
  340. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  341. dev_priv->counter++;
  342. if (dev_priv->counter > 0x7FFFFFFFUL)
  343. dev_priv->counter = 0;
  344. if (master_priv->sarea_priv)
  345. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  346. if (BEGIN_LP_RING(4) == 0) {
  347. OUT_RING(MI_STORE_DWORD_INDEX);
  348. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  349. OUT_RING(dev_priv->counter);
  350. OUT_RING(0);
  351. ADVANCE_LP_RING();
  352. }
  353. }
  354. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  355. drm_i915_cmdbuffer_t *cmd,
  356. struct drm_clip_rect *cliprects,
  357. void *cmdbuf)
  358. {
  359. int nbox = cmd->num_cliprects;
  360. int i = 0, count, ret;
  361. if (cmd->sz & 0x3) {
  362. DRM_ERROR("alignment");
  363. return -EINVAL;
  364. }
  365. i915_kernel_lost_context(dev);
  366. count = nbox ? nbox : 1;
  367. for (i = 0; i < count; i++) {
  368. if (i < nbox) {
  369. ret = i915_emit_box(dev, &cliprects[i],
  370. cmd->DR1, cmd->DR4);
  371. if (ret)
  372. return ret;
  373. }
  374. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  375. if (ret)
  376. return ret;
  377. }
  378. i915_emit_breadcrumb(dev);
  379. return 0;
  380. }
  381. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  382. drm_i915_batchbuffer_t * batch,
  383. struct drm_clip_rect *cliprects)
  384. {
  385. struct drm_i915_private *dev_priv = dev->dev_private;
  386. int nbox = batch->num_cliprects;
  387. int i, count, ret;
  388. if ((batch->start | batch->used) & 0x7) {
  389. DRM_ERROR("alignment");
  390. return -EINVAL;
  391. }
  392. i915_kernel_lost_context(dev);
  393. count = nbox ? nbox : 1;
  394. for (i = 0; i < count; i++) {
  395. if (i < nbox) {
  396. ret = i915_emit_box(dev, &cliprects[i],
  397. batch->DR1, batch->DR4);
  398. if (ret)
  399. return ret;
  400. }
  401. if (!IS_I830(dev) && !IS_845G(dev)) {
  402. ret = BEGIN_LP_RING(2);
  403. if (ret)
  404. return ret;
  405. if (INTEL_INFO(dev)->gen >= 4) {
  406. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  407. OUT_RING(batch->start);
  408. } else {
  409. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  410. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  411. }
  412. } else {
  413. ret = BEGIN_LP_RING(4);
  414. if (ret)
  415. return ret;
  416. OUT_RING(MI_BATCH_BUFFER);
  417. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  418. OUT_RING(batch->start + batch->used - 4);
  419. OUT_RING(0);
  420. }
  421. ADVANCE_LP_RING();
  422. }
  423. if (IS_G4X(dev) || IS_GEN5(dev)) {
  424. if (BEGIN_LP_RING(2) == 0) {
  425. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  426. OUT_RING(MI_NOOP);
  427. ADVANCE_LP_RING();
  428. }
  429. }
  430. i915_emit_breadcrumb(dev);
  431. return 0;
  432. }
  433. static int i915_dispatch_flip(struct drm_device * dev)
  434. {
  435. drm_i915_private_t *dev_priv = dev->dev_private;
  436. struct drm_i915_master_private *master_priv =
  437. dev->primary->master->driver_priv;
  438. int ret;
  439. if (!master_priv->sarea_priv)
  440. return -EINVAL;
  441. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  442. __func__,
  443. dev_priv->current_page,
  444. master_priv->sarea_priv->pf_current_page);
  445. i915_kernel_lost_context(dev);
  446. ret = BEGIN_LP_RING(10);
  447. if (ret)
  448. return ret;
  449. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  450. OUT_RING(0);
  451. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  452. OUT_RING(0);
  453. if (dev_priv->current_page == 0) {
  454. OUT_RING(dev_priv->back_offset);
  455. dev_priv->current_page = 1;
  456. } else {
  457. OUT_RING(dev_priv->front_offset);
  458. dev_priv->current_page = 0;
  459. }
  460. OUT_RING(0);
  461. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  465. if (BEGIN_LP_RING(4) == 0) {
  466. OUT_RING(MI_STORE_DWORD_INDEX);
  467. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  468. OUT_RING(dev_priv->counter);
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. }
  472. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  473. return 0;
  474. }
  475. static int i915_quiescent(struct drm_device *dev)
  476. {
  477. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  478. i915_kernel_lost_context(dev);
  479. return intel_wait_ring_buffer(ring, ring->size - 8);
  480. }
  481. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. int ret;
  485. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  486. mutex_lock(&dev->struct_mutex);
  487. ret = i915_quiescent(dev);
  488. mutex_unlock(&dev->struct_mutex);
  489. return ret;
  490. }
  491. static int i915_batchbuffer(struct drm_device *dev, void *data,
  492. struct drm_file *file_priv)
  493. {
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  496. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  497. master_priv->sarea_priv;
  498. drm_i915_batchbuffer_t *batch = data;
  499. int ret;
  500. struct drm_clip_rect *cliprects = NULL;
  501. if (!dev_priv->allow_batchbuffer) {
  502. DRM_ERROR("Batchbuffer ioctl disabled\n");
  503. return -EINVAL;
  504. }
  505. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  506. batch->start, batch->used, batch->num_cliprects);
  507. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  508. if (batch->num_cliprects < 0)
  509. return -EINVAL;
  510. if (batch->num_cliprects) {
  511. cliprects = kcalloc(batch->num_cliprects,
  512. sizeof(struct drm_clip_rect),
  513. GFP_KERNEL);
  514. if (cliprects == NULL)
  515. return -ENOMEM;
  516. ret = copy_from_user(cliprects, batch->cliprects,
  517. batch->num_cliprects *
  518. sizeof(struct drm_clip_rect));
  519. if (ret != 0) {
  520. ret = -EFAULT;
  521. goto fail_free;
  522. }
  523. }
  524. mutex_lock(&dev->struct_mutex);
  525. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  526. mutex_unlock(&dev->struct_mutex);
  527. if (sarea_priv)
  528. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  529. fail_free:
  530. kfree(cliprects);
  531. return ret;
  532. }
  533. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  534. struct drm_file *file_priv)
  535. {
  536. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  537. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  538. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  539. master_priv->sarea_priv;
  540. drm_i915_cmdbuffer_t *cmdbuf = data;
  541. struct drm_clip_rect *cliprects = NULL;
  542. void *batch_data;
  543. int ret;
  544. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  545. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  546. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  547. if (cmdbuf->num_cliprects < 0)
  548. return -EINVAL;
  549. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  550. if (batch_data == NULL)
  551. return -ENOMEM;
  552. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  553. if (ret != 0) {
  554. ret = -EFAULT;
  555. goto fail_batch_free;
  556. }
  557. if (cmdbuf->num_cliprects) {
  558. cliprects = kcalloc(cmdbuf->num_cliprects,
  559. sizeof(struct drm_clip_rect), GFP_KERNEL);
  560. if (cliprects == NULL) {
  561. ret = -ENOMEM;
  562. goto fail_batch_free;
  563. }
  564. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  565. cmdbuf->num_cliprects *
  566. sizeof(struct drm_clip_rect));
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_clip_free;
  570. }
  571. }
  572. mutex_lock(&dev->struct_mutex);
  573. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  574. mutex_unlock(&dev->struct_mutex);
  575. if (ret) {
  576. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  577. goto fail_clip_free;
  578. }
  579. if (sarea_priv)
  580. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  581. fail_clip_free:
  582. kfree(cliprects);
  583. fail_batch_free:
  584. kfree(batch_data);
  585. return ret;
  586. }
  587. static int i915_flip_bufs(struct drm_device *dev, void *data,
  588. struct drm_file *file_priv)
  589. {
  590. int ret;
  591. DRM_DEBUG_DRIVER("%s\n", __func__);
  592. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  593. mutex_lock(&dev->struct_mutex);
  594. ret = i915_dispatch_flip(dev);
  595. mutex_unlock(&dev->struct_mutex);
  596. return ret;
  597. }
  598. static int i915_getparam(struct drm_device *dev, void *data,
  599. struct drm_file *file_priv)
  600. {
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. drm_i915_getparam_t *param = data;
  603. int value;
  604. if (!dev_priv) {
  605. DRM_ERROR("called with no initialization\n");
  606. return -EINVAL;
  607. }
  608. switch (param->param) {
  609. case I915_PARAM_IRQ_ACTIVE:
  610. value = dev->pdev->irq ? 1 : 0;
  611. break;
  612. case I915_PARAM_ALLOW_BATCHBUFFER:
  613. value = dev_priv->allow_batchbuffer ? 1 : 0;
  614. break;
  615. case I915_PARAM_LAST_DISPATCH:
  616. value = READ_BREADCRUMB(dev_priv);
  617. break;
  618. case I915_PARAM_CHIPSET_ID:
  619. value = dev->pci_device;
  620. break;
  621. case I915_PARAM_HAS_GEM:
  622. value = dev_priv->has_gem;
  623. break;
  624. case I915_PARAM_NUM_FENCES_AVAIL:
  625. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  626. break;
  627. case I915_PARAM_HAS_OVERLAY:
  628. value = dev_priv->overlay ? 1 : 0;
  629. break;
  630. case I915_PARAM_HAS_PAGEFLIPPING:
  631. value = 1;
  632. break;
  633. case I915_PARAM_HAS_EXECBUF2:
  634. /* depends on GEM */
  635. value = dev_priv->has_gem;
  636. break;
  637. case I915_PARAM_HAS_BSD:
  638. value = HAS_BSD(dev);
  639. break;
  640. case I915_PARAM_HAS_BLT:
  641. value = HAS_BLT(dev);
  642. break;
  643. case I915_PARAM_HAS_RELAXED_FENCING:
  644. value = 1;
  645. break;
  646. case I915_PARAM_HAS_COHERENT_RINGS:
  647. value = 1;
  648. break;
  649. case I915_PARAM_HAS_EXEC_CONSTANTS:
  650. value = INTEL_INFO(dev)->gen >= 4;
  651. break;
  652. case I915_PARAM_HAS_RELAXED_DELTA:
  653. value = 1;
  654. break;
  655. default:
  656. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  657. param->param);
  658. return -EINVAL;
  659. }
  660. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  661. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  662. return -EFAULT;
  663. }
  664. return 0;
  665. }
  666. static int i915_setparam(struct drm_device *dev, void *data,
  667. struct drm_file *file_priv)
  668. {
  669. drm_i915_private_t *dev_priv = dev->dev_private;
  670. drm_i915_setparam_t *param = data;
  671. if (!dev_priv) {
  672. DRM_ERROR("called with no initialization\n");
  673. return -EINVAL;
  674. }
  675. switch (param->param) {
  676. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  677. break;
  678. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  679. dev_priv->tex_lru_log_granularity = param->value;
  680. break;
  681. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  682. dev_priv->allow_batchbuffer = param->value;
  683. break;
  684. case I915_SETPARAM_NUM_USED_FENCES:
  685. if (param->value > dev_priv->num_fence_regs ||
  686. param->value < 0)
  687. return -EINVAL;
  688. /* Userspace can use first N regs */
  689. dev_priv->fence_reg_start = param->value;
  690. break;
  691. default:
  692. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  693. param->param);
  694. return -EINVAL;
  695. }
  696. return 0;
  697. }
  698. static int i915_set_status_page(struct drm_device *dev, void *data,
  699. struct drm_file *file_priv)
  700. {
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. drm_i915_hws_addr_t *hws = data;
  703. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  704. if (!I915_NEED_GFX_HWS(dev))
  705. return -EINVAL;
  706. if (!dev_priv) {
  707. DRM_ERROR("called with no initialization\n");
  708. return -EINVAL;
  709. }
  710. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  711. WARN(1, "tried to set status page when mode setting active\n");
  712. return 0;
  713. }
  714. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  715. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  716. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  717. dev_priv->hws_map.size = 4*1024;
  718. dev_priv->hws_map.type = 0;
  719. dev_priv->hws_map.flags = 0;
  720. dev_priv->hws_map.mtrr = 0;
  721. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  722. if (dev_priv->hws_map.handle == NULL) {
  723. i915_dma_cleanup(dev);
  724. ring->status_page.gfx_addr = 0;
  725. DRM_ERROR("can not ioremap virtual address for"
  726. " G33 hw status page\n");
  727. return -ENOMEM;
  728. }
  729. ring->status_page.page_addr =
  730. (void __force __iomem *)dev_priv->hws_map.handle;
  731. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  732. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  733. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  734. ring->status_page.gfx_addr);
  735. DRM_DEBUG_DRIVER("load hws at %p\n",
  736. ring->status_page.page_addr);
  737. return 0;
  738. }
  739. static int i915_get_bridge_dev(struct drm_device *dev)
  740. {
  741. struct drm_i915_private *dev_priv = dev->dev_private;
  742. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  743. if (!dev_priv->bridge_dev) {
  744. DRM_ERROR("bridge device not found\n");
  745. return -1;
  746. }
  747. return 0;
  748. }
  749. #define MCHBAR_I915 0x44
  750. #define MCHBAR_I965 0x48
  751. #define MCHBAR_SIZE (4*4096)
  752. #define DEVEN_REG 0x54
  753. #define DEVEN_MCHBAR_EN (1 << 28)
  754. /* Allocate space for the MCH regs if needed, return nonzero on error */
  755. static int
  756. intel_alloc_mchbar_resource(struct drm_device *dev)
  757. {
  758. drm_i915_private_t *dev_priv = dev->dev_private;
  759. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  760. u32 temp_lo, temp_hi = 0;
  761. u64 mchbar_addr;
  762. int ret;
  763. if (INTEL_INFO(dev)->gen >= 4)
  764. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  765. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  766. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  767. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  768. #ifdef CONFIG_PNP
  769. if (mchbar_addr &&
  770. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  771. return 0;
  772. #endif
  773. /* Get some space for it */
  774. dev_priv->mch_res.name = "i915 MCHBAR";
  775. dev_priv->mch_res.flags = IORESOURCE_MEM;
  776. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  777. &dev_priv->mch_res,
  778. MCHBAR_SIZE, MCHBAR_SIZE,
  779. PCIBIOS_MIN_MEM,
  780. 0, pcibios_align_resource,
  781. dev_priv->bridge_dev);
  782. if (ret) {
  783. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  784. dev_priv->mch_res.start = 0;
  785. return ret;
  786. }
  787. if (INTEL_INFO(dev)->gen >= 4)
  788. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  789. upper_32_bits(dev_priv->mch_res.start));
  790. pci_write_config_dword(dev_priv->bridge_dev, reg,
  791. lower_32_bits(dev_priv->mch_res.start));
  792. return 0;
  793. }
  794. /* Setup MCHBAR if possible, return true if we should disable it again */
  795. static void
  796. intel_setup_mchbar(struct drm_device *dev)
  797. {
  798. drm_i915_private_t *dev_priv = dev->dev_private;
  799. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  800. u32 temp;
  801. bool enabled;
  802. dev_priv->mchbar_need_disable = false;
  803. if (IS_I915G(dev) || IS_I915GM(dev)) {
  804. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  805. enabled = !!(temp & DEVEN_MCHBAR_EN);
  806. } else {
  807. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  808. enabled = temp & 1;
  809. }
  810. /* If it's already enabled, don't have to do anything */
  811. if (enabled)
  812. return;
  813. if (intel_alloc_mchbar_resource(dev))
  814. return;
  815. dev_priv->mchbar_need_disable = true;
  816. /* Space is allocated or reserved, so enable it. */
  817. if (IS_I915G(dev) || IS_I915GM(dev)) {
  818. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  819. temp | DEVEN_MCHBAR_EN);
  820. } else {
  821. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  822. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  823. }
  824. }
  825. static void
  826. intel_teardown_mchbar(struct drm_device *dev)
  827. {
  828. drm_i915_private_t *dev_priv = dev->dev_private;
  829. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  830. u32 temp;
  831. if (dev_priv->mchbar_need_disable) {
  832. if (IS_I915G(dev) || IS_I915GM(dev)) {
  833. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  834. temp &= ~DEVEN_MCHBAR_EN;
  835. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  836. } else {
  837. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  838. temp &= ~1;
  839. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  840. }
  841. }
  842. if (dev_priv->mch_res.start)
  843. release_resource(&dev_priv->mch_res);
  844. }
  845. #define PTE_ADDRESS_MASK 0xfffff000
  846. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  847. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  848. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  849. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  850. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  851. #define PTE_VALID (1 << 0)
  852. /**
  853. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  854. * a physical one
  855. * @dev: drm device
  856. * @offset: address to translate
  857. *
  858. * Some chip functions require allocations from stolen space and need the
  859. * physical address of the memory in question.
  860. */
  861. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  862. {
  863. struct drm_i915_private *dev_priv = dev->dev_private;
  864. struct pci_dev *pdev = dev_priv->bridge_dev;
  865. u32 base;
  866. #if 0
  867. /* On the machines I have tested the Graphics Base of Stolen Memory
  868. * is unreliable, so compute the base by subtracting the stolen memory
  869. * from the Top of Low Usable DRAM which is where the BIOS places
  870. * the graphics stolen memory.
  871. */
  872. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  873. /* top 32bits are reserved = 0 */
  874. pci_read_config_dword(pdev, 0xA4, &base);
  875. } else {
  876. /* XXX presume 8xx is the same as i915 */
  877. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  878. }
  879. #else
  880. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  881. u16 val;
  882. pci_read_config_word(pdev, 0xb0, &val);
  883. base = val >> 4 << 20;
  884. } else {
  885. u8 val;
  886. pci_read_config_byte(pdev, 0x9c, &val);
  887. base = val >> 3 << 27;
  888. }
  889. base -= dev_priv->mm.gtt->stolen_size;
  890. #endif
  891. return base + offset;
  892. }
  893. static void i915_warn_stolen(struct drm_device *dev)
  894. {
  895. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  896. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  897. }
  898. static void i915_setup_compression(struct drm_device *dev, int size)
  899. {
  900. struct drm_i915_private *dev_priv = dev->dev_private;
  901. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  902. unsigned long cfb_base;
  903. unsigned long ll_base = 0;
  904. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  905. if (compressed_fb)
  906. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  907. if (!compressed_fb)
  908. goto err;
  909. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  910. if (!cfb_base)
  911. goto err_fb;
  912. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  913. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  914. 4096, 4096, 0);
  915. if (compressed_llb)
  916. compressed_llb = drm_mm_get_block(compressed_llb,
  917. 4096, 4096);
  918. if (!compressed_llb)
  919. goto err_fb;
  920. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  921. if (!ll_base)
  922. goto err_llb;
  923. }
  924. dev_priv->cfb_size = size;
  925. intel_disable_fbc(dev);
  926. dev_priv->compressed_fb = compressed_fb;
  927. if (HAS_PCH_SPLIT(dev))
  928. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  929. else if (IS_GM45(dev)) {
  930. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  931. } else {
  932. I915_WRITE(FBC_CFB_BASE, cfb_base);
  933. I915_WRITE(FBC_LL_BASE, ll_base);
  934. dev_priv->compressed_llb = compressed_llb;
  935. }
  936. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  937. cfb_base, ll_base, size >> 20);
  938. return;
  939. err_llb:
  940. drm_mm_put_block(compressed_llb);
  941. err_fb:
  942. drm_mm_put_block(compressed_fb);
  943. err:
  944. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  945. i915_warn_stolen(dev);
  946. }
  947. static void i915_cleanup_compression(struct drm_device *dev)
  948. {
  949. struct drm_i915_private *dev_priv = dev->dev_private;
  950. drm_mm_put_block(dev_priv->compressed_fb);
  951. if (dev_priv->compressed_llb)
  952. drm_mm_put_block(dev_priv->compressed_llb);
  953. }
  954. /* true = enable decode, false = disable decoder */
  955. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  956. {
  957. struct drm_device *dev = cookie;
  958. intel_modeset_vga_set_state(dev, state);
  959. if (state)
  960. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  961. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  962. else
  963. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  964. }
  965. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  966. {
  967. struct drm_device *dev = pci_get_drvdata(pdev);
  968. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  969. if (state == VGA_SWITCHEROO_ON) {
  970. printk(KERN_INFO "i915: switched on\n");
  971. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  972. /* i915 resume handler doesn't set to D0 */
  973. pci_set_power_state(dev->pdev, PCI_D0);
  974. i915_resume(dev);
  975. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  976. } else {
  977. printk(KERN_ERR "i915: switched off\n");
  978. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  979. i915_suspend(dev, pmm);
  980. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  981. }
  982. }
  983. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  984. {
  985. struct drm_device *dev = pci_get_drvdata(pdev);
  986. bool can_switch;
  987. spin_lock(&dev->count_lock);
  988. can_switch = (dev->open_count == 0);
  989. spin_unlock(&dev->count_lock);
  990. return can_switch;
  991. }
  992. static int i915_load_modeset_init(struct drm_device *dev)
  993. {
  994. struct drm_i915_private *dev_priv = dev->dev_private;
  995. unsigned long prealloc_size, gtt_size, mappable_size;
  996. int ret = 0;
  997. prealloc_size = dev_priv->mm.gtt->stolen_size;
  998. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  999. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1000. /* Basic memrange allocator for stolen space */
  1001. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1002. /* Let GEM Manage all of the aperture.
  1003. *
  1004. * However, leave one page at the end still bound to the scratch page.
  1005. * There are a number of places where the hardware apparently
  1006. * prefetches past the end of the object, and we've seen multiple
  1007. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1008. * at the last page of the aperture. One page should be enough to
  1009. * keep any prefetching inside of the aperture.
  1010. */
  1011. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1012. mutex_lock(&dev->struct_mutex);
  1013. ret = i915_gem_init_ringbuffer(dev);
  1014. mutex_unlock(&dev->struct_mutex);
  1015. if (ret)
  1016. goto out;
  1017. /* Try to set up FBC with a reasonable compressed buffer size */
  1018. if (I915_HAS_FBC(dev) && i915_powersave) {
  1019. int cfb_size;
  1020. /* Leave 1M for line length buffer & misc. */
  1021. /* Try to get a 32M buffer... */
  1022. if (prealloc_size > (36*1024*1024))
  1023. cfb_size = 32*1024*1024;
  1024. else /* fall back to 7/8 of the stolen space */
  1025. cfb_size = prealloc_size * 7 / 8;
  1026. i915_setup_compression(dev, cfb_size);
  1027. }
  1028. /* Allow hardware batchbuffers unless told otherwise. */
  1029. dev_priv->allow_batchbuffer = 1;
  1030. ret = intel_parse_bios(dev);
  1031. if (ret)
  1032. DRM_INFO("failed to find VBIOS tables\n");
  1033. /* If we have > 1 VGA cards, then we need to arbitrate access
  1034. * to the common VGA resources.
  1035. *
  1036. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1037. * then we do not take part in VGA arbitration and the
  1038. * vga_client_register() fails with -ENODEV.
  1039. */
  1040. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1041. if (ret && ret != -ENODEV)
  1042. goto cleanup_ringbuffer;
  1043. intel_register_dsm_handler();
  1044. ret = vga_switcheroo_register_client(dev->pdev,
  1045. i915_switcheroo_set_state,
  1046. NULL,
  1047. i915_switcheroo_can_switch);
  1048. if (ret)
  1049. goto cleanup_vga_client;
  1050. /* IIR "flip pending" bit means done if this bit is set */
  1051. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1052. dev_priv->flip_pending_is_done = true;
  1053. intel_modeset_init(dev);
  1054. ret = drm_irq_install(dev);
  1055. if (ret)
  1056. goto cleanup_vga_switcheroo;
  1057. /* Always safe in the mode setting case. */
  1058. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1059. dev->vblank_disable_allowed = 1;
  1060. ret = intel_fbdev_init(dev);
  1061. if (ret)
  1062. goto cleanup_irq;
  1063. drm_kms_helper_poll_init(dev);
  1064. /* We're off and running w/KMS */
  1065. dev_priv->mm.suspended = 0;
  1066. return 0;
  1067. cleanup_irq:
  1068. drm_irq_uninstall(dev);
  1069. cleanup_vga_switcheroo:
  1070. vga_switcheroo_unregister_client(dev->pdev);
  1071. cleanup_vga_client:
  1072. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1073. cleanup_ringbuffer:
  1074. mutex_lock(&dev->struct_mutex);
  1075. i915_gem_cleanup_ringbuffer(dev);
  1076. mutex_unlock(&dev->struct_mutex);
  1077. out:
  1078. return ret;
  1079. }
  1080. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1081. {
  1082. struct drm_i915_master_private *master_priv;
  1083. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1084. if (!master_priv)
  1085. return -ENOMEM;
  1086. master->driver_priv = master_priv;
  1087. return 0;
  1088. }
  1089. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1090. {
  1091. struct drm_i915_master_private *master_priv = master->driver_priv;
  1092. if (!master_priv)
  1093. return;
  1094. kfree(master_priv);
  1095. master->driver_priv = NULL;
  1096. }
  1097. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1098. {
  1099. drm_i915_private_t *dev_priv = dev->dev_private;
  1100. u32 tmp;
  1101. tmp = I915_READ(CLKCFG);
  1102. switch (tmp & CLKCFG_FSB_MASK) {
  1103. case CLKCFG_FSB_533:
  1104. dev_priv->fsb_freq = 533; /* 133*4 */
  1105. break;
  1106. case CLKCFG_FSB_800:
  1107. dev_priv->fsb_freq = 800; /* 200*4 */
  1108. break;
  1109. case CLKCFG_FSB_667:
  1110. dev_priv->fsb_freq = 667; /* 167*4 */
  1111. break;
  1112. case CLKCFG_FSB_400:
  1113. dev_priv->fsb_freq = 400; /* 100*4 */
  1114. break;
  1115. }
  1116. switch (tmp & CLKCFG_MEM_MASK) {
  1117. case CLKCFG_MEM_533:
  1118. dev_priv->mem_freq = 533;
  1119. break;
  1120. case CLKCFG_MEM_667:
  1121. dev_priv->mem_freq = 667;
  1122. break;
  1123. case CLKCFG_MEM_800:
  1124. dev_priv->mem_freq = 800;
  1125. break;
  1126. }
  1127. /* detect pineview DDR3 setting */
  1128. tmp = I915_READ(CSHRDDR3CTL);
  1129. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1130. }
  1131. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1132. {
  1133. drm_i915_private_t *dev_priv = dev->dev_private;
  1134. u16 ddrpll, csipll;
  1135. ddrpll = I915_READ16(DDRMPLL1);
  1136. csipll = I915_READ16(CSIPLL0);
  1137. switch (ddrpll & 0xff) {
  1138. case 0xc:
  1139. dev_priv->mem_freq = 800;
  1140. break;
  1141. case 0x10:
  1142. dev_priv->mem_freq = 1066;
  1143. break;
  1144. case 0x14:
  1145. dev_priv->mem_freq = 1333;
  1146. break;
  1147. case 0x18:
  1148. dev_priv->mem_freq = 1600;
  1149. break;
  1150. default:
  1151. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1152. ddrpll & 0xff);
  1153. dev_priv->mem_freq = 0;
  1154. break;
  1155. }
  1156. dev_priv->r_t = dev_priv->mem_freq;
  1157. switch (csipll & 0x3ff) {
  1158. case 0x00c:
  1159. dev_priv->fsb_freq = 3200;
  1160. break;
  1161. case 0x00e:
  1162. dev_priv->fsb_freq = 3733;
  1163. break;
  1164. case 0x010:
  1165. dev_priv->fsb_freq = 4266;
  1166. break;
  1167. case 0x012:
  1168. dev_priv->fsb_freq = 4800;
  1169. break;
  1170. case 0x014:
  1171. dev_priv->fsb_freq = 5333;
  1172. break;
  1173. case 0x016:
  1174. dev_priv->fsb_freq = 5866;
  1175. break;
  1176. case 0x018:
  1177. dev_priv->fsb_freq = 6400;
  1178. break;
  1179. default:
  1180. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1181. csipll & 0x3ff);
  1182. dev_priv->fsb_freq = 0;
  1183. break;
  1184. }
  1185. if (dev_priv->fsb_freq == 3200) {
  1186. dev_priv->c_m = 0;
  1187. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1188. dev_priv->c_m = 1;
  1189. } else {
  1190. dev_priv->c_m = 2;
  1191. }
  1192. }
  1193. static const struct cparams {
  1194. u16 i;
  1195. u16 t;
  1196. u16 m;
  1197. u16 c;
  1198. } cparams[] = {
  1199. { 1, 1333, 301, 28664 },
  1200. { 1, 1066, 294, 24460 },
  1201. { 1, 800, 294, 25192 },
  1202. { 0, 1333, 276, 27605 },
  1203. { 0, 1066, 276, 27605 },
  1204. { 0, 800, 231, 23784 },
  1205. };
  1206. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1207. {
  1208. u64 total_count, diff, ret;
  1209. u32 count1, count2, count3, m = 0, c = 0;
  1210. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1211. int i;
  1212. diff1 = now - dev_priv->last_time1;
  1213. count1 = I915_READ(DMIEC);
  1214. count2 = I915_READ(DDREC);
  1215. count3 = I915_READ(CSIEC);
  1216. total_count = count1 + count2 + count3;
  1217. /* FIXME: handle per-counter overflow */
  1218. if (total_count < dev_priv->last_count1) {
  1219. diff = ~0UL - dev_priv->last_count1;
  1220. diff += total_count;
  1221. } else {
  1222. diff = total_count - dev_priv->last_count1;
  1223. }
  1224. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1225. if (cparams[i].i == dev_priv->c_m &&
  1226. cparams[i].t == dev_priv->r_t) {
  1227. m = cparams[i].m;
  1228. c = cparams[i].c;
  1229. break;
  1230. }
  1231. }
  1232. diff = div_u64(diff, diff1);
  1233. ret = ((m * diff) + c);
  1234. ret = div_u64(ret, 10);
  1235. dev_priv->last_count1 = total_count;
  1236. dev_priv->last_time1 = now;
  1237. return ret;
  1238. }
  1239. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1240. {
  1241. unsigned long m, x, b;
  1242. u32 tsfs;
  1243. tsfs = I915_READ(TSFS);
  1244. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1245. x = I915_READ8(TR1);
  1246. b = tsfs & TSFS_INTR_MASK;
  1247. return ((m * x) / 127) - b;
  1248. }
  1249. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1250. {
  1251. static const struct v_table {
  1252. u16 vd; /* in .1 mil */
  1253. u16 vm; /* in .1 mil */
  1254. } v_table[] = {
  1255. { 0, 0, },
  1256. { 375, 0, },
  1257. { 500, 0, },
  1258. { 625, 0, },
  1259. { 750, 0, },
  1260. { 875, 0, },
  1261. { 1000, 0, },
  1262. { 1125, 0, },
  1263. { 4125, 3000, },
  1264. { 4125, 3000, },
  1265. { 4125, 3000, },
  1266. { 4125, 3000, },
  1267. { 4125, 3000, },
  1268. { 4125, 3000, },
  1269. { 4125, 3000, },
  1270. { 4125, 3000, },
  1271. { 4125, 3000, },
  1272. { 4125, 3000, },
  1273. { 4125, 3000, },
  1274. { 4125, 3000, },
  1275. { 4125, 3000, },
  1276. { 4125, 3000, },
  1277. { 4125, 3000, },
  1278. { 4125, 3000, },
  1279. { 4125, 3000, },
  1280. { 4125, 3000, },
  1281. { 4125, 3000, },
  1282. { 4125, 3000, },
  1283. { 4125, 3000, },
  1284. { 4125, 3000, },
  1285. { 4125, 3000, },
  1286. { 4125, 3000, },
  1287. { 4250, 3125, },
  1288. { 4375, 3250, },
  1289. { 4500, 3375, },
  1290. { 4625, 3500, },
  1291. { 4750, 3625, },
  1292. { 4875, 3750, },
  1293. { 5000, 3875, },
  1294. { 5125, 4000, },
  1295. { 5250, 4125, },
  1296. { 5375, 4250, },
  1297. { 5500, 4375, },
  1298. { 5625, 4500, },
  1299. { 5750, 4625, },
  1300. { 5875, 4750, },
  1301. { 6000, 4875, },
  1302. { 6125, 5000, },
  1303. { 6250, 5125, },
  1304. { 6375, 5250, },
  1305. { 6500, 5375, },
  1306. { 6625, 5500, },
  1307. { 6750, 5625, },
  1308. { 6875, 5750, },
  1309. { 7000, 5875, },
  1310. { 7125, 6000, },
  1311. { 7250, 6125, },
  1312. { 7375, 6250, },
  1313. { 7500, 6375, },
  1314. { 7625, 6500, },
  1315. { 7750, 6625, },
  1316. { 7875, 6750, },
  1317. { 8000, 6875, },
  1318. { 8125, 7000, },
  1319. { 8250, 7125, },
  1320. { 8375, 7250, },
  1321. { 8500, 7375, },
  1322. { 8625, 7500, },
  1323. { 8750, 7625, },
  1324. { 8875, 7750, },
  1325. { 9000, 7875, },
  1326. { 9125, 8000, },
  1327. { 9250, 8125, },
  1328. { 9375, 8250, },
  1329. { 9500, 8375, },
  1330. { 9625, 8500, },
  1331. { 9750, 8625, },
  1332. { 9875, 8750, },
  1333. { 10000, 8875, },
  1334. { 10125, 9000, },
  1335. { 10250, 9125, },
  1336. { 10375, 9250, },
  1337. { 10500, 9375, },
  1338. { 10625, 9500, },
  1339. { 10750, 9625, },
  1340. { 10875, 9750, },
  1341. { 11000, 9875, },
  1342. { 11125, 10000, },
  1343. { 11250, 10125, },
  1344. { 11375, 10250, },
  1345. { 11500, 10375, },
  1346. { 11625, 10500, },
  1347. { 11750, 10625, },
  1348. { 11875, 10750, },
  1349. { 12000, 10875, },
  1350. { 12125, 11000, },
  1351. { 12250, 11125, },
  1352. { 12375, 11250, },
  1353. { 12500, 11375, },
  1354. { 12625, 11500, },
  1355. { 12750, 11625, },
  1356. { 12875, 11750, },
  1357. { 13000, 11875, },
  1358. { 13125, 12000, },
  1359. { 13250, 12125, },
  1360. { 13375, 12250, },
  1361. { 13500, 12375, },
  1362. { 13625, 12500, },
  1363. { 13750, 12625, },
  1364. { 13875, 12750, },
  1365. { 14000, 12875, },
  1366. { 14125, 13000, },
  1367. { 14250, 13125, },
  1368. { 14375, 13250, },
  1369. { 14500, 13375, },
  1370. { 14625, 13500, },
  1371. { 14750, 13625, },
  1372. { 14875, 13750, },
  1373. { 15000, 13875, },
  1374. { 15125, 14000, },
  1375. { 15250, 14125, },
  1376. { 15375, 14250, },
  1377. { 15500, 14375, },
  1378. { 15625, 14500, },
  1379. { 15750, 14625, },
  1380. { 15875, 14750, },
  1381. { 16000, 14875, },
  1382. { 16125, 15000, },
  1383. };
  1384. if (dev_priv->info->is_mobile)
  1385. return v_table[pxvid].vm;
  1386. else
  1387. return v_table[pxvid].vd;
  1388. }
  1389. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1390. {
  1391. struct timespec now, diff1;
  1392. u64 diff;
  1393. unsigned long diffms;
  1394. u32 count;
  1395. getrawmonotonic(&now);
  1396. diff1 = timespec_sub(now, dev_priv->last_time2);
  1397. /* Don't divide by 0 */
  1398. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1399. if (!diffms)
  1400. return;
  1401. count = I915_READ(GFXEC);
  1402. if (count < dev_priv->last_count2) {
  1403. diff = ~0UL - dev_priv->last_count2;
  1404. diff += count;
  1405. } else {
  1406. diff = count - dev_priv->last_count2;
  1407. }
  1408. dev_priv->last_count2 = count;
  1409. dev_priv->last_time2 = now;
  1410. /* More magic constants... */
  1411. diff = diff * 1181;
  1412. diff = div_u64(diff, diffms * 10);
  1413. dev_priv->gfx_power = diff;
  1414. }
  1415. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1416. {
  1417. unsigned long t, corr, state1, corr2, state2;
  1418. u32 pxvid, ext_v;
  1419. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1420. pxvid = (pxvid >> 24) & 0x7f;
  1421. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1422. state1 = ext_v;
  1423. t = i915_mch_val(dev_priv);
  1424. /* Revel in the empirically derived constants */
  1425. /* Correction factor in 1/100000 units */
  1426. if (t > 80)
  1427. corr = ((t * 2349) + 135940);
  1428. else if (t >= 50)
  1429. corr = ((t * 964) + 29317);
  1430. else /* < 50 */
  1431. corr = ((t * 301) + 1004);
  1432. corr = corr * ((150142 * state1) / 10000 - 78642);
  1433. corr /= 100000;
  1434. corr2 = (corr * dev_priv->corr);
  1435. state2 = (corr2 * state1) / 10000;
  1436. state2 /= 100; /* convert to mW */
  1437. i915_update_gfx_val(dev_priv);
  1438. return dev_priv->gfx_power + state2;
  1439. }
  1440. /* Global for IPS driver to get at the current i915 device */
  1441. static struct drm_i915_private *i915_mch_dev;
  1442. /*
  1443. * Lock protecting IPS related data structures
  1444. * - i915_mch_dev
  1445. * - dev_priv->max_delay
  1446. * - dev_priv->min_delay
  1447. * - dev_priv->fmax
  1448. * - dev_priv->gpu_busy
  1449. */
  1450. static DEFINE_SPINLOCK(mchdev_lock);
  1451. /**
  1452. * i915_read_mch_val - return value for IPS use
  1453. *
  1454. * Calculate and return a value for the IPS driver to use when deciding whether
  1455. * we have thermal and power headroom to increase CPU or GPU power budget.
  1456. */
  1457. unsigned long i915_read_mch_val(void)
  1458. {
  1459. struct drm_i915_private *dev_priv;
  1460. unsigned long chipset_val, graphics_val, ret = 0;
  1461. spin_lock(&mchdev_lock);
  1462. if (!i915_mch_dev)
  1463. goto out_unlock;
  1464. dev_priv = i915_mch_dev;
  1465. chipset_val = i915_chipset_val(dev_priv);
  1466. graphics_val = i915_gfx_val(dev_priv);
  1467. ret = chipset_val + graphics_val;
  1468. out_unlock:
  1469. spin_unlock(&mchdev_lock);
  1470. return ret;
  1471. }
  1472. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1473. /**
  1474. * i915_gpu_raise - raise GPU frequency limit
  1475. *
  1476. * Raise the limit; IPS indicates we have thermal headroom.
  1477. */
  1478. bool i915_gpu_raise(void)
  1479. {
  1480. struct drm_i915_private *dev_priv;
  1481. bool ret = true;
  1482. spin_lock(&mchdev_lock);
  1483. if (!i915_mch_dev) {
  1484. ret = false;
  1485. goto out_unlock;
  1486. }
  1487. dev_priv = i915_mch_dev;
  1488. if (dev_priv->max_delay > dev_priv->fmax)
  1489. dev_priv->max_delay--;
  1490. out_unlock:
  1491. spin_unlock(&mchdev_lock);
  1492. return ret;
  1493. }
  1494. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1495. /**
  1496. * i915_gpu_lower - lower GPU frequency limit
  1497. *
  1498. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1499. * frequency maximum.
  1500. */
  1501. bool i915_gpu_lower(void)
  1502. {
  1503. struct drm_i915_private *dev_priv;
  1504. bool ret = true;
  1505. spin_lock(&mchdev_lock);
  1506. if (!i915_mch_dev) {
  1507. ret = false;
  1508. goto out_unlock;
  1509. }
  1510. dev_priv = i915_mch_dev;
  1511. if (dev_priv->max_delay < dev_priv->min_delay)
  1512. dev_priv->max_delay++;
  1513. out_unlock:
  1514. spin_unlock(&mchdev_lock);
  1515. return ret;
  1516. }
  1517. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1518. /**
  1519. * i915_gpu_busy - indicate GPU business to IPS
  1520. *
  1521. * Tell the IPS driver whether or not the GPU is busy.
  1522. */
  1523. bool i915_gpu_busy(void)
  1524. {
  1525. struct drm_i915_private *dev_priv;
  1526. bool ret = false;
  1527. spin_lock(&mchdev_lock);
  1528. if (!i915_mch_dev)
  1529. goto out_unlock;
  1530. dev_priv = i915_mch_dev;
  1531. ret = dev_priv->busy;
  1532. out_unlock:
  1533. spin_unlock(&mchdev_lock);
  1534. return ret;
  1535. }
  1536. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1537. /**
  1538. * i915_gpu_turbo_disable - disable graphics turbo
  1539. *
  1540. * Disable graphics turbo by resetting the max frequency and setting the
  1541. * current frequency to the default.
  1542. */
  1543. bool i915_gpu_turbo_disable(void)
  1544. {
  1545. struct drm_i915_private *dev_priv;
  1546. bool ret = true;
  1547. spin_lock(&mchdev_lock);
  1548. if (!i915_mch_dev) {
  1549. ret = false;
  1550. goto out_unlock;
  1551. }
  1552. dev_priv = i915_mch_dev;
  1553. dev_priv->max_delay = dev_priv->fstart;
  1554. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1555. ret = false;
  1556. out_unlock:
  1557. spin_unlock(&mchdev_lock);
  1558. return ret;
  1559. }
  1560. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1561. /**
  1562. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1563. * IPS got loaded first.
  1564. *
  1565. * This awkward dance is so that neither module has to depend on the
  1566. * other in order for IPS to do the appropriate communication of
  1567. * GPU turbo limits to i915.
  1568. */
  1569. static void
  1570. ips_ping_for_i915_load(void)
  1571. {
  1572. void (*link)(void);
  1573. link = symbol_get(ips_link_to_i915_driver);
  1574. if (link) {
  1575. link();
  1576. symbol_put(ips_link_to_i915_driver);
  1577. }
  1578. }
  1579. /**
  1580. * i915_driver_load - setup chip and create an initial config
  1581. * @dev: DRM device
  1582. * @flags: startup flags
  1583. *
  1584. * The driver load routine has to do several things:
  1585. * - drive output discovery via intel_modeset_init()
  1586. * - initialize the memory manager
  1587. * - allocate initial config memory
  1588. * - setup the DRM framebuffer with the allocated memory
  1589. */
  1590. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1591. {
  1592. struct drm_i915_private *dev_priv;
  1593. int ret = 0, mmio_bar;
  1594. uint32_t agp_size;
  1595. /* i915 has 4 more counters */
  1596. dev->counters += 4;
  1597. dev->types[6] = _DRM_STAT_IRQ;
  1598. dev->types[7] = _DRM_STAT_PRIMARY;
  1599. dev->types[8] = _DRM_STAT_SECONDARY;
  1600. dev->types[9] = _DRM_STAT_DMA;
  1601. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1602. if (dev_priv == NULL)
  1603. return -ENOMEM;
  1604. dev->dev_private = (void *)dev_priv;
  1605. dev_priv->dev = dev;
  1606. dev_priv->info = (struct intel_device_info *) flags;
  1607. if (i915_get_bridge_dev(dev)) {
  1608. ret = -EIO;
  1609. goto free_priv;
  1610. }
  1611. /* overlay on gen2 is broken and can't address above 1G */
  1612. if (IS_GEN2(dev))
  1613. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1614. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1615. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1616. if (!dev_priv->regs) {
  1617. DRM_ERROR("failed to map registers\n");
  1618. ret = -EIO;
  1619. goto put_bridge;
  1620. }
  1621. dev_priv->mm.gtt = intel_gtt_get();
  1622. if (!dev_priv->mm.gtt) {
  1623. DRM_ERROR("Failed to initialize GTT\n");
  1624. ret = -ENODEV;
  1625. goto out_iomapfree;
  1626. }
  1627. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1628. dev_priv->mm.gtt_mapping =
  1629. io_mapping_create_wc(dev->agp->base, agp_size);
  1630. if (dev_priv->mm.gtt_mapping == NULL) {
  1631. ret = -EIO;
  1632. goto out_rmmap;
  1633. }
  1634. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1635. * one would think, because the kernel disables PAT on first
  1636. * generation Core chips because WC PAT gets overridden by a UC
  1637. * MTRR if present. Even if a UC MTRR isn't present.
  1638. */
  1639. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1640. agp_size,
  1641. MTRR_TYPE_WRCOMB, 1);
  1642. if (dev_priv->mm.gtt_mtrr < 0) {
  1643. DRM_INFO("MTRR allocation failed. Graphics "
  1644. "performance may suffer.\n");
  1645. }
  1646. /* The i915 workqueue is primarily used for batched retirement of
  1647. * requests (and thus managing bo) once the task has been completed
  1648. * by the GPU. i915_gem_retire_requests() is called directly when we
  1649. * need high-priority retirement, such as waiting for an explicit
  1650. * bo.
  1651. *
  1652. * It is also used for periodic low-priority events, such as
  1653. * idle-timers and recording error state.
  1654. *
  1655. * All tasks on the workqueue are expected to acquire the dev mutex
  1656. * so there is no point in running more than one instance of the
  1657. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1658. */
  1659. dev_priv->wq = alloc_workqueue("i915",
  1660. WQ_UNBOUND | WQ_NON_REENTRANT,
  1661. 1);
  1662. if (dev_priv->wq == NULL) {
  1663. DRM_ERROR("Failed to create our workqueue.\n");
  1664. ret = -ENOMEM;
  1665. goto out_iomapfree;
  1666. }
  1667. /* enable GEM by default */
  1668. dev_priv->has_gem = 1;
  1669. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1670. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1671. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1672. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1673. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1674. }
  1675. /* Try to make sure MCHBAR is enabled before poking at it */
  1676. intel_setup_mchbar(dev);
  1677. intel_setup_gmbus(dev);
  1678. intel_opregion_setup(dev);
  1679. /* Make sure the bios did its job and set up vital registers */
  1680. intel_setup_bios(dev);
  1681. i915_gem_load(dev);
  1682. /* Init HWS */
  1683. if (!I915_NEED_GFX_HWS(dev)) {
  1684. ret = i915_init_phys_hws(dev);
  1685. if (ret)
  1686. goto out_gem_unload;
  1687. }
  1688. if (IS_PINEVIEW(dev))
  1689. i915_pineview_get_mem_freq(dev);
  1690. else if (IS_GEN5(dev))
  1691. i915_ironlake_get_mem_freq(dev);
  1692. /* On the 945G/GM, the chipset reports the MSI capability on the
  1693. * integrated graphics even though the support isn't actually there
  1694. * according to the published specs. It doesn't appear to function
  1695. * correctly in testing on 945G.
  1696. * This may be a side effect of MSI having been made available for PEG
  1697. * and the registers being closely associated.
  1698. *
  1699. * According to chipset errata, on the 965GM, MSI interrupts may
  1700. * be lost or delayed, but we use them anyways to avoid
  1701. * stuck interrupts on some machines.
  1702. */
  1703. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1704. pci_enable_msi(dev->pdev);
  1705. spin_lock_init(&dev_priv->irq_lock);
  1706. spin_lock_init(&dev_priv->error_lock);
  1707. if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1708. dev_priv->num_pipe = 2;
  1709. else
  1710. dev_priv->num_pipe = 1;
  1711. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1712. if (ret)
  1713. goto out_gem_unload;
  1714. /* Start out suspended */
  1715. dev_priv->mm.suspended = 1;
  1716. intel_detect_pch(dev);
  1717. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1718. ret = i915_load_modeset_init(dev);
  1719. if (ret < 0) {
  1720. DRM_ERROR("failed to init modeset\n");
  1721. goto out_gem_unload;
  1722. }
  1723. }
  1724. /* Must be done after probing outputs */
  1725. intel_opregion_init(dev);
  1726. acpi_video_register();
  1727. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1728. (unsigned long) dev);
  1729. spin_lock(&mchdev_lock);
  1730. i915_mch_dev = dev_priv;
  1731. dev_priv->mchdev_lock = &mchdev_lock;
  1732. spin_unlock(&mchdev_lock);
  1733. ips_ping_for_i915_load();
  1734. return 0;
  1735. out_gem_unload:
  1736. if (dev->pdev->msi_enabled)
  1737. pci_disable_msi(dev->pdev);
  1738. intel_teardown_gmbus(dev);
  1739. intel_teardown_mchbar(dev);
  1740. destroy_workqueue(dev_priv->wq);
  1741. out_iomapfree:
  1742. io_mapping_free(dev_priv->mm.gtt_mapping);
  1743. out_rmmap:
  1744. pci_iounmap(dev->pdev, dev_priv->regs);
  1745. put_bridge:
  1746. pci_dev_put(dev_priv->bridge_dev);
  1747. free_priv:
  1748. kfree(dev_priv);
  1749. return ret;
  1750. }
  1751. int i915_driver_unload(struct drm_device *dev)
  1752. {
  1753. struct drm_i915_private *dev_priv = dev->dev_private;
  1754. int ret;
  1755. spin_lock(&mchdev_lock);
  1756. i915_mch_dev = NULL;
  1757. spin_unlock(&mchdev_lock);
  1758. if (dev_priv->mm.inactive_shrinker.shrink)
  1759. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1760. mutex_lock(&dev->struct_mutex);
  1761. ret = i915_gpu_idle(dev);
  1762. if (ret)
  1763. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1764. mutex_unlock(&dev->struct_mutex);
  1765. /* Cancel the retire work handler, which should be idle now. */
  1766. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1767. io_mapping_free(dev_priv->mm.gtt_mapping);
  1768. if (dev_priv->mm.gtt_mtrr >= 0) {
  1769. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1770. dev->agp->agp_info.aper_size * 1024 * 1024);
  1771. dev_priv->mm.gtt_mtrr = -1;
  1772. }
  1773. acpi_video_unregister();
  1774. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1775. intel_fbdev_fini(dev);
  1776. intel_modeset_cleanup(dev);
  1777. /*
  1778. * free the memory space allocated for the child device
  1779. * config parsed from VBT
  1780. */
  1781. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1782. kfree(dev_priv->child_dev);
  1783. dev_priv->child_dev = NULL;
  1784. dev_priv->child_dev_num = 0;
  1785. }
  1786. vga_switcheroo_unregister_client(dev->pdev);
  1787. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1788. }
  1789. /* Free error state after interrupts are fully disabled. */
  1790. del_timer_sync(&dev_priv->hangcheck_timer);
  1791. cancel_work_sync(&dev_priv->error_work);
  1792. i915_destroy_error_state(dev);
  1793. if (dev->pdev->msi_enabled)
  1794. pci_disable_msi(dev->pdev);
  1795. intel_opregion_fini(dev);
  1796. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1797. /* Flush any outstanding unpin_work. */
  1798. flush_workqueue(dev_priv->wq);
  1799. i915_gem_free_all_phys_object(dev);
  1800. mutex_lock(&dev->struct_mutex);
  1801. i915_gem_cleanup_ringbuffer(dev);
  1802. mutex_unlock(&dev->struct_mutex);
  1803. if (I915_HAS_FBC(dev) && i915_powersave)
  1804. i915_cleanup_compression(dev);
  1805. drm_mm_takedown(&dev_priv->mm.stolen);
  1806. intel_cleanup_overlay(dev);
  1807. if (!I915_NEED_GFX_HWS(dev))
  1808. i915_free_hws(dev);
  1809. }
  1810. if (dev_priv->regs != NULL)
  1811. pci_iounmap(dev->pdev, dev_priv->regs);
  1812. intel_teardown_gmbus(dev);
  1813. intel_teardown_mchbar(dev);
  1814. destroy_workqueue(dev_priv->wq);
  1815. pci_dev_put(dev_priv->bridge_dev);
  1816. kfree(dev->dev_private);
  1817. return 0;
  1818. }
  1819. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1820. {
  1821. struct drm_i915_file_private *file_priv;
  1822. DRM_DEBUG_DRIVER("\n");
  1823. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1824. if (!file_priv)
  1825. return -ENOMEM;
  1826. file->driver_priv = file_priv;
  1827. spin_lock_init(&file_priv->mm.lock);
  1828. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1829. return 0;
  1830. }
  1831. /**
  1832. * i915_driver_lastclose - clean up after all DRM clients have exited
  1833. * @dev: DRM device
  1834. *
  1835. * Take care of cleaning up after all DRM clients have exited. In the
  1836. * mode setting case, we want to restore the kernel's initial mode (just
  1837. * in case the last client left us in a bad state).
  1838. *
  1839. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1840. * and DMA structures, since the kernel won't be using them, and clea
  1841. * up any GEM state.
  1842. */
  1843. void i915_driver_lastclose(struct drm_device * dev)
  1844. {
  1845. drm_i915_private_t *dev_priv = dev->dev_private;
  1846. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1847. drm_fb_helper_restore();
  1848. vga_switcheroo_process_delayed_switch();
  1849. return;
  1850. }
  1851. i915_gem_lastclose(dev);
  1852. if (dev_priv->agp_heap)
  1853. i915_mem_takedown(&(dev_priv->agp_heap));
  1854. i915_dma_cleanup(dev);
  1855. }
  1856. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1857. {
  1858. drm_i915_private_t *dev_priv = dev->dev_private;
  1859. i915_gem_release(dev, file_priv);
  1860. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1861. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1862. }
  1863. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1864. {
  1865. struct drm_i915_file_private *file_priv = file->driver_priv;
  1866. kfree(file_priv);
  1867. }
  1868. struct drm_ioctl_desc i915_ioctls[] = {
  1869. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1870. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1871. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1872. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1873. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1874. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1875. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1876. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1877. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1878. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1879. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1880. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1881. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1882. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1883. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1884. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1885. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1886. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1887. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1888. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1889. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1890. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1891. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1892. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1893. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1894. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1895. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1896. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1897. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1898. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1899. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1900. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1901. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1902. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1903. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1904. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1905. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1906. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1907. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1908. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1909. };
  1910. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1911. /**
  1912. * Determine if the device really is AGP or not.
  1913. *
  1914. * All Intel graphics chipsets are treated as AGP, even if they are really
  1915. * PCI-e.
  1916. *
  1917. * \param dev The device to be tested.
  1918. *
  1919. * \returns
  1920. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1921. */
  1922. int i915_driver_device_is_agp(struct drm_device * dev)
  1923. {
  1924. return 1;
  1925. }