tegra20.dtsi 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra20";
  4. interrupt-parent = <&intc>;
  5. host1x {
  6. compatible = "nvidia,tegra20-host1x", "simple-bus";
  7. reg = <0x50000000 0x00024000>;
  8. interrupts = <0 65 0x04 /* mpcore syncpt */
  9. 0 67 0x04>; /* mpcore general */
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. ranges = <0x54000000 0x54000000 0x04000000>;
  13. mpe {
  14. compatible = "nvidia,tegra20-mpe";
  15. reg = <0x54040000 0x00040000>;
  16. interrupts = <0 68 0x04>;
  17. };
  18. vi {
  19. compatible = "nvidia,tegra20-vi";
  20. reg = <0x54080000 0x00040000>;
  21. interrupts = <0 69 0x04>;
  22. };
  23. epp {
  24. compatible = "nvidia,tegra20-epp";
  25. reg = <0x540c0000 0x00040000>;
  26. interrupts = <0 70 0x04>;
  27. };
  28. isp {
  29. compatible = "nvidia,tegra20-isp";
  30. reg = <0x54100000 0x00040000>;
  31. interrupts = <0 71 0x04>;
  32. };
  33. gr2d {
  34. compatible = "nvidia,tegra20-gr2d";
  35. reg = <0x54140000 0x00040000>;
  36. interrupts = <0 72 0x04>;
  37. };
  38. gr3d {
  39. compatible = "nvidia,tegra20-gr3d";
  40. reg = <0x54180000 0x00040000>;
  41. };
  42. dc@54200000 {
  43. compatible = "nvidia,tegra20-dc";
  44. reg = <0x54200000 0x00040000>;
  45. interrupts = <0 73 0x04>;
  46. rgb {
  47. status = "disabled";
  48. };
  49. };
  50. dc@54240000 {
  51. compatible = "nvidia,tegra20-dc";
  52. reg = <0x54240000 0x00040000>;
  53. interrupts = <0 74 0x04>;
  54. rgb {
  55. status = "disabled";
  56. };
  57. };
  58. hdmi {
  59. compatible = "nvidia,tegra20-hdmi";
  60. reg = <0x54280000 0x00040000>;
  61. interrupts = <0 75 0x04>;
  62. status = "disabled";
  63. };
  64. tvo {
  65. compatible = "nvidia,tegra20-tvo";
  66. reg = <0x542c0000 0x00040000>;
  67. interrupts = <0 76 0x04>;
  68. status = "disabled";
  69. };
  70. dsi {
  71. compatible = "nvidia,tegra20-dsi";
  72. reg = <0x54300000 0x00040000>;
  73. status = "disabled";
  74. };
  75. };
  76. timer@50004600 {
  77. compatible = "arm,cortex-a9-twd-timer";
  78. reg = <0x50040600 0x20>;
  79. interrupts = <1 13 0x304>;
  80. };
  81. cache-controller@50043000 {
  82. compatible = "arm,pl310-cache";
  83. reg = <0x50043000 0x1000>;
  84. arm,data-latency = <5 5 2>;
  85. arm,tag-latency = <4 4 2>;
  86. cache-unified;
  87. cache-level = <2>;
  88. };
  89. intc: interrupt-controller {
  90. compatible = "arm,cortex-a9-gic";
  91. reg = <0x50041000 0x1000
  92. 0x50040100 0x0100>;
  93. interrupt-controller;
  94. #interrupt-cells = <3>;
  95. };
  96. timer@60005000 {
  97. compatible = "nvidia,tegra20-timer";
  98. reg = <0x60005000 0x60>;
  99. interrupts = <0 0 0x04
  100. 0 1 0x04
  101. 0 41 0x04
  102. 0 42 0x04>;
  103. };
  104. tegra_car: clock {
  105. compatible = "nvidia,tegra20-car";
  106. reg = <0x60006000 0x1000>;
  107. #clock-cells = <1>;
  108. };
  109. apbdma: dma {
  110. compatible = "nvidia,tegra20-apbdma";
  111. reg = <0x6000a000 0x1200>;
  112. interrupts = <0 104 0x04
  113. 0 105 0x04
  114. 0 106 0x04
  115. 0 107 0x04
  116. 0 108 0x04
  117. 0 109 0x04
  118. 0 110 0x04
  119. 0 111 0x04
  120. 0 112 0x04
  121. 0 113 0x04
  122. 0 114 0x04
  123. 0 115 0x04
  124. 0 116 0x04
  125. 0 117 0x04
  126. 0 118 0x04
  127. 0 119 0x04>;
  128. };
  129. ahb {
  130. compatible = "nvidia,tegra20-ahb";
  131. reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */
  132. };
  133. gpio: gpio {
  134. compatible = "nvidia,tegra20-gpio";
  135. reg = <0x6000d000 0x1000>;
  136. interrupts = <0 32 0x04
  137. 0 33 0x04
  138. 0 34 0x04
  139. 0 35 0x04
  140. 0 55 0x04
  141. 0 87 0x04
  142. 0 89 0x04>;
  143. #gpio-cells = <2>;
  144. gpio-controller;
  145. #interrupt-cells = <2>;
  146. interrupt-controller;
  147. };
  148. pinmux: pinmux {
  149. compatible = "nvidia,tegra20-pinmux";
  150. reg = <0x70000014 0x10 /* Tri-state registers */
  151. 0x70000080 0x20 /* Mux registers */
  152. 0x700000a0 0x14 /* Pull-up/down registers */
  153. 0x70000868 0xa8>; /* Pad control registers */
  154. };
  155. das {
  156. compatible = "nvidia,tegra20-das";
  157. reg = <0x70000c00 0x80>;
  158. };
  159. tegra_i2s1: i2s@70002800 {
  160. compatible = "nvidia,tegra20-i2s";
  161. reg = <0x70002800 0x200>;
  162. interrupts = <0 13 0x04>;
  163. nvidia,dma-request-selector = <&apbdma 2>;
  164. status = "disabled";
  165. };
  166. tegra_i2s2: i2s@70002a00 {
  167. compatible = "nvidia,tegra20-i2s";
  168. reg = <0x70002a00 0x200>;
  169. interrupts = <0 3 0x04>;
  170. nvidia,dma-request-selector = <&apbdma 1>;
  171. status = "disabled";
  172. };
  173. serial@70006000 {
  174. compatible = "nvidia,tegra20-uart";
  175. reg = <0x70006000 0x40>;
  176. reg-shift = <2>;
  177. interrupts = <0 36 0x04>;
  178. status = "disabled";
  179. };
  180. serial@70006040 {
  181. compatible = "nvidia,tegra20-uart";
  182. reg = <0x70006040 0x40>;
  183. reg-shift = <2>;
  184. interrupts = <0 37 0x04>;
  185. status = "disabled";
  186. };
  187. serial@70006200 {
  188. compatible = "nvidia,tegra20-uart";
  189. reg = <0x70006200 0x100>;
  190. reg-shift = <2>;
  191. interrupts = <0 46 0x04>;
  192. status = "disabled";
  193. };
  194. serial@70006300 {
  195. compatible = "nvidia,tegra20-uart";
  196. reg = <0x70006300 0x100>;
  197. reg-shift = <2>;
  198. interrupts = <0 90 0x04>;
  199. status = "disabled";
  200. };
  201. serial@70006400 {
  202. compatible = "nvidia,tegra20-uart";
  203. reg = <0x70006400 0x100>;
  204. reg-shift = <2>;
  205. interrupts = <0 91 0x04>;
  206. status = "disabled";
  207. };
  208. pwm: pwm {
  209. compatible = "nvidia,tegra20-pwm";
  210. reg = <0x7000a000 0x100>;
  211. #pwm-cells = <2>;
  212. };
  213. rtc {
  214. compatible = "nvidia,tegra20-rtc";
  215. reg = <0x7000e000 0x100>;
  216. interrupts = <0 2 0x04>;
  217. };
  218. i2c@7000c000 {
  219. compatible = "nvidia,tegra20-i2c";
  220. reg = <0x7000c000 0x100>;
  221. interrupts = <0 38 0x04>;
  222. #address-cells = <1>;
  223. #size-cells = <0>;
  224. status = "disabled";
  225. };
  226. spi@7000c380 {
  227. compatible = "nvidia,tegra20-sflash";
  228. reg = <0x7000c380 0x80>;
  229. interrupts = <0 39 0x04>;
  230. nvidia,dma-request-selector = <&apbdma 11>;
  231. #address-cells = <1>;
  232. #size-cells = <0>;
  233. status = "disabled";
  234. };
  235. i2c@7000c400 {
  236. compatible = "nvidia,tegra20-i2c";
  237. reg = <0x7000c400 0x100>;
  238. interrupts = <0 84 0x04>;
  239. #address-cells = <1>;
  240. #size-cells = <0>;
  241. status = "disabled";
  242. };
  243. i2c@7000c500 {
  244. compatible = "nvidia,tegra20-i2c";
  245. reg = <0x7000c500 0x100>;
  246. interrupts = <0 92 0x04>;
  247. #address-cells = <1>;
  248. #size-cells = <0>;
  249. status = "disabled";
  250. };
  251. i2c@7000d000 {
  252. compatible = "nvidia,tegra20-i2c-dvc";
  253. reg = <0x7000d000 0x200>;
  254. interrupts = <0 53 0x04>;
  255. #address-cells = <1>;
  256. #size-cells = <0>;
  257. status = "disabled";
  258. };
  259. spi@7000d400 {
  260. compatible = "nvidia,tegra20-slink";
  261. reg = <0x7000d400 0x200>;
  262. interrupts = <0 59 0x04>;
  263. nvidia,dma-request-selector = <&apbdma 15>;
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. status = "disabled";
  267. };
  268. spi@7000d600 {
  269. compatible = "nvidia,tegra20-slink";
  270. reg = <0x7000d600 0x200>;
  271. interrupts = <0 82 0x04>;
  272. nvidia,dma-request-selector = <&apbdma 16>;
  273. #address-cells = <1>;
  274. #size-cells = <0>;
  275. status = "disabled";
  276. };
  277. spi@7000d800 {
  278. compatible = "nvidia,tegra20-slink";
  279. reg = <0x7000d480 0x200>;
  280. interrupts = <0 83 0x04>;
  281. nvidia,dma-request-selector = <&apbdma 17>;
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. status = "disabled";
  285. };
  286. spi@7000da00 {
  287. compatible = "nvidia,tegra20-slink";
  288. reg = <0x7000da00 0x200>;
  289. interrupts = <0 93 0x04>;
  290. nvidia,dma-request-selector = <&apbdma 18>;
  291. #address-cells = <1>;
  292. #size-cells = <0>;
  293. status = "disabled";
  294. };
  295. pmc {
  296. compatible = "nvidia,tegra20-pmc";
  297. reg = <0x7000e400 0x400>;
  298. };
  299. memory-controller@7000f000 {
  300. compatible = "nvidia,tegra20-mc";
  301. reg = <0x7000f000 0x024
  302. 0x7000f03c 0x3c4>;
  303. interrupts = <0 77 0x04>;
  304. };
  305. gart {
  306. compatible = "nvidia,tegra20-gart";
  307. reg = <0x7000f024 0x00000018 /* controller registers */
  308. 0x58000000 0x02000000>; /* GART aperture */
  309. };
  310. memory-controller@7000f400 {
  311. compatible = "nvidia,tegra20-emc";
  312. reg = <0x7000f400 0x200>;
  313. #address-cells = <1>;
  314. #size-cells = <0>;
  315. };
  316. usb@c5000000 {
  317. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  318. reg = <0xc5000000 0x4000>;
  319. interrupts = <0 20 0x04>;
  320. phy_type = "utmi";
  321. nvidia,has-legacy-mode;
  322. status = "disabled";
  323. };
  324. usb@c5004000 {
  325. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  326. reg = <0xc5004000 0x4000>;
  327. interrupts = <0 21 0x04>;
  328. phy_type = "ulpi";
  329. status = "disabled";
  330. };
  331. usb@c5008000 {
  332. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  333. reg = <0xc5008000 0x4000>;
  334. interrupts = <0 97 0x04>;
  335. phy_type = "utmi";
  336. status = "disabled";
  337. };
  338. sdhci@c8000000 {
  339. compatible = "nvidia,tegra20-sdhci";
  340. reg = <0xc8000000 0x200>;
  341. interrupts = <0 14 0x04>;
  342. status = "disabled";
  343. };
  344. sdhci@c8000200 {
  345. compatible = "nvidia,tegra20-sdhci";
  346. reg = <0xc8000200 0x200>;
  347. interrupts = <0 15 0x04>;
  348. status = "disabled";
  349. };
  350. sdhci@c8000400 {
  351. compatible = "nvidia,tegra20-sdhci";
  352. reg = <0xc8000400 0x200>;
  353. interrupts = <0 19 0x04>;
  354. status = "disabled";
  355. };
  356. sdhci@c8000600 {
  357. compatible = "nvidia,tegra20-sdhci";
  358. reg = <0xc8000600 0x200>;
  359. interrupts = <0 31 0x04>;
  360. status = "disabled";
  361. };
  362. pmu {
  363. compatible = "arm,cortex-a9-pmu";
  364. interrupts = <0 56 0x04
  365. 0 57 0x04>;
  366. };
  367. };