da8xx-fb.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. resource_size_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcd_fck_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = KHZ2PICOS(7833),
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = KHZ2PICOS(7833),
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. };
  224. static inline bool da8xx_fb_is_raster_enabled(void)
  225. {
  226. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  227. }
  228. /* Enable the Raster Engine of the LCD Controller */
  229. static inline void lcd_enable_raster(void)
  230. {
  231. u32 reg;
  232. /* Put LCDC in reset for several cycles */
  233. if (lcd_revision == LCD_VERSION_2)
  234. /* Write 1 to reset LCDC */
  235. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  236. mdelay(1);
  237. /* Bring LCDC out of reset */
  238. if (lcd_revision == LCD_VERSION_2)
  239. lcdc_write(0, LCD_CLK_RESET_REG);
  240. mdelay(1);
  241. /* Above reset sequence doesnot reset register context */
  242. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  243. if (!(reg & LCD_RASTER_ENABLE))
  244. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  245. }
  246. /* Disable the Raster Engine of the LCD Controller */
  247. static inline void lcd_disable_raster(enum da8xx_frame_complete
  248. wait_for_frame_done)
  249. {
  250. u32 reg;
  251. int ret;
  252. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  253. if (reg & LCD_RASTER_ENABLE)
  254. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  255. else
  256. /* return if already disabled */
  257. return;
  258. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  259. (lcd_revision == LCD_VERSION_2)) {
  260. frame_done_flag = 0;
  261. ret = wait_event_interruptible_timeout(frame_done_wq,
  262. frame_done_flag != 0,
  263. msecs_to_jiffies(50));
  264. if (ret == 0)
  265. pr_err("LCD Controller timed out\n");
  266. }
  267. }
  268. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  269. {
  270. u32 start;
  271. u32 end;
  272. u32 reg_ras;
  273. u32 reg_dma;
  274. u32 reg_int;
  275. /* init reg to clear PLM (loading mode) fields */
  276. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  277. reg_ras &= ~(3 << 20);
  278. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  279. if (load_mode == LOAD_DATA) {
  280. start = par->dma_start;
  281. end = par->dma_end;
  282. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  283. if (lcd_revision == LCD_VERSION_1) {
  284. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  285. } else {
  286. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  287. LCD_V2_END_OF_FRAME0_INT_ENA |
  288. LCD_V2_END_OF_FRAME1_INT_ENA |
  289. LCD_FRAME_DONE;
  290. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  291. }
  292. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  293. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  294. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  295. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  296. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  297. } else if (load_mode == LOAD_PALETTE) {
  298. start = par->p_palette_base;
  299. end = start + par->palette_sz - 1;
  300. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  301. if (lcd_revision == LCD_VERSION_1) {
  302. reg_ras |= LCD_V1_PL_INT_ENA;
  303. } else {
  304. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  305. LCD_V2_PL_INT_ENA;
  306. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  307. }
  308. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  309. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  310. }
  311. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  312. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  313. /*
  314. * The Raster enable bit must be set after all other control fields are
  315. * set.
  316. */
  317. lcd_enable_raster();
  318. }
  319. /* Configure the Burst Size and fifo threhold of DMA */
  320. static int lcd_cfg_dma(int burst_size, int fifo_th)
  321. {
  322. u32 reg;
  323. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  324. switch (burst_size) {
  325. case 1:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  327. break;
  328. case 2:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  330. break;
  331. case 4:
  332. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  333. break;
  334. case 8:
  335. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  336. break;
  337. case 16:
  338. default:
  339. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  340. break;
  341. }
  342. reg |= (fifo_th << 8);
  343. lcdc_write(reg, LCD_DMA_CTRL_REG);
  344. return 0;
  345. }
  346. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  347. {
  348. u32 reg;
  349. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  350. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  351. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  352. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  353. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  354. }
  355. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  356. int front_porch)
  357. {
  358. u32 reg;
  359. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  360. reg |= ((back_porch & 0xff) << 24)
  361. | ((front_porch & 0xff) << 16)
  362. | ((pulse_width & 0x3f) << 10);
  363. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  364. }
  365. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  366. int front_porch)
  367. {
  368. u32 reg;
  369. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  370. reg |= ((back_porch & 0xff) << 24)
  371. | ((front_porch & 0xff) << 16)
  372. | ((pulse_width & 0x3f) << 10);
  373. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  374. }
  375. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  376. struct fb_videomode *panel)
  377. {
  378. u32 reg;
  379. u32 reg_int;
  380. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  381. LCD_MONO_8BIT_MODE |
  382. LCD_MONOCHROME_MODE);
  383. switch (cfg->panel_shade) {
  384. case MONOCHROME:
  385. reg |= LCD_MONOCHROME_MODE;
  386. if (cfg->mono_8bit_mode)
  387. reg |= LCD_MONO_8BIT_MODE;
  388. break;
  389. case COLOR_ACTIVE:
  390. reg |= LCD_TFT_MODE;
  391. if (cfg->tft_alt_mode)
  392. reg |= LCD_TFT_ALT_ENABLE;
  393. break;
  394. case COLOR_PASSIVE:
  395. /* AC bias applicable only for Pasive panels */
  396. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  397. if (cfg->bpp == 12 && cfg->stn_565_mode)
  398. reg |= LCD_STN_565_ENABLE;
  399. break;
  400. default:
  401. return -EINVAL;
  402. }
  403. /* enable additional interrupts here */
  404. if (lcd_revision == LCD_VERSION_1) {
  405. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  406. } else {
  407. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  408. LCD_V2_UNDERFLOW_INT_ENA;
  409. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  410. }
  411. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  412. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  413. reg |= LCD_SYNC_CTRL;
  414. if (cfg->sync_edge)
  415. reg |= LCD_SYNC_EDGE;
  416. else
  417. reg &= ~LCD_SYNC_EDGE;
  418. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  419. reg |= LCD_INVERT_LINE_CLOCK;
  420. else
  421. reg &= ~LCD_INVERT_LINE_CLOCK;
  422. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  423. reg |= LCD_INVERT_FRAME_CLOCK;
  424. else
  425. reg &= ~LCD_INVERT_FRAME_CLOCK;
  426. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  427. return 0;
  428. }
  429. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  430. u32 bpp, u32 raster_order)
  431. {
  432. u32 reg;
  433. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  434. return -EINVAL;
  435. /* Set the Panel Width */
  436. /* Pixels per line = (PPL + 1)*16 */
  437. if (lcd_revision == LCD_VERSION_1) {
  438. /*
  439. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  440. * pixels.
  441. */
  442. width &= 0x3f0;
  443. } else {
  444. /*
  445. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  446. * pixels.
  447. */
  448. width &= 0x7f0;
  449. }
  450. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  451. reg &= 0xfffffc00;
  452. if (lcd_revision == LCD_VERSION_1) {
  453. reg |= ((width >> 4) - 1) << 4;
  454. } else {
  455. width = (width >> 4) - 1;
  456. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  457. }
  458. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  459. /* Set the Panel Height */
  460. /* Set bits 9:0 of Lines Per Pixel */
  461. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  462. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  463. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  464. /* Set bit 10 of Lines Per Pixel */
  465. if (lcd_revision == LCD_VERSION_2) {
  466. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  467. reg |= ((height - 1) & 0x400) << 16;
  468. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  469. }
  470. /* Set the Raster Order of the Frame Buffer */
  471. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  472. if (raster_order)
  473. reg |= LCD_RASTER_ORDER;
  474. par->palette_sz = 16 * 2;
  475. switch (bpp) {
  476. case 1:
  477. case 2:
  478. case 4:
  479. case 16:
  480. break;
  481. case 24:
  482. reg |= LCD_V2_TFT_24BPP_MODE;
  483. case 32:
  484. reg |= LCD_V2_TFT_24BPP_UNPACK;
  485. break;
  486. case 8:
  487. par->palette_sz = 256 * 2;
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  493. return 0;
  494. }
  495. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  496. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  497. unsigned blue, unsigned transp,
  498. struct fb_info *info)
  499. {
  500. struct da8xx_fb_par *par = info->par;
  501. unsigned short *palette = (unsigned short *) par->v_palette_base;
  502. u_short pal;
  503. int update_hw = 0;
  504. if (regno > 255)
  505. return 1;
  506. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  507. return 1;
  508. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  509. return -EINVAL;
  510. switch (info->fix.visual) {
  511. case FB_VISUAL_TRUECOLOR:
  512. red = CNVT_TOHW(red, info->var.red.length);
  513. green = CNVT_TOHW(green, info->var.green.length);
  514. blue = CNVT_TOHW(blue, info->var.blue.length);
  515. break;
  516. case FB_VISUAL_PSEUDOCOLOR:
  517. switch (info->var.bits_per_pixel) {
  518. case 4:
  519. if (regno > 15)
  520. return -EINVAL;
  521. if (info->var.grayscale) {
  522. pal = regno;
  523. } else {
  524. red >>= 4;
  525. green >>= 8;
  526. blue >>= 12;
  527. pal = red & 0x0f00;
  528. pal |= green & 0x00f0;
  529. pal |= blue & 0x000f;
  530. }
  531. if (regno == 0)
  532. pal |= 0x2000;
  533. palette[regno] = pal;
  534. break;
  535. case 8:
  536. red >>= 4;
  537. green >>= 8;
  538. blue >>= 12;
  539. pal = (red & 0x0f00);
  540. pal |= (green & 0x00f0);
  541. pal |= (blue & 0x000f);
  542. if (palette[regno] != pal) {
  543. update_hw = 1;
  544. palette[regno] = pal;
  545. }
  546. break;
  547. }
  548. break;
  549. }
  550. /* Truecolor has hardware independent palette */
  551. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  552. u32 v;
  553. if (regno > 15)
  554. return -EINVAL;
  555. v = (red << info->var.red.offset) |
  556. (green << info->var.green.offset) |
  557. (blue << info->var.blue.offset);
  558. switch (info->var.bits_per_pixel) {
  559. case 16:
  560. ((u16 *) (info->pseudo_palette))[regno] = v;
  561. break;
  562. case 24:
  563. case 32:
  564. ((u32 *) (info->pseudo_palette))[regno] = v;
  565. break;
  566. }
  567. if (palette[0] != 0x4000) {
  568. update_hw = 1;
  569. palette[0] = 0x4000;
  570. }
  571. }
  572. /* Update the palette in the h/w as needed. */
  573. if (update_hw)
  574. lcd_blit(LOAD_PALETTE, par);
  575. return 0;
  576. }
  577. #undef CNVT_TOHW
  578. static void da8xx_fb_lcd_reset(void)
  579. {
  580. /* DMA has to be disabled */
  581. lcdc_write(0, LCD_DMA_CTRL_REG);
  582. lcdc_write(0, LCD_RASTER_CTRL_REG);
  583. if (lcd_revision == LCD_VERSION_2) {
  584. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  585. /* Write 1 to reset */
  586. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  587. lcdc_write(0, LCD_CLK_RESET_REG);
  588. }
  589. }
  590. static inline unsigned da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  591. unsigned pixclock)
  592. {
  593. return par->lcd_fck_rate / (PICOS2KHZ(pixclock) * 1000);
  594. }
  595. static inline unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  596. unsigned pixclock)
  597. {
  598. unsigned div;
  599. div = da8xx_fb_calc_clk_divider(par, pixclock);
  600. return KHZ2PICOS(par->lcd_fck_rate / (1000 * div));
  601. }
  602. static inline void da8xx_fb_config_clk_divider(unsigned div)
  603. {
  604. /* Configure the LCD clock divisor. */
  605. lcdc_write(LCD_CLK_DIVISOR(div) |
  606. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  607. if (lcd_revision == LCD_VERSION_2)
  608. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  609. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  610. }
  611. static inline void da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  612. struct fb_videomode *mode)
  613. {
  614. unsigned div = da8xx_fb_calc_clk_divider(par, mode->pixclock);
  615. da8xx_fb_config_clk_divider(div);
  616. }
  617. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  618. struct fb_videomode *panel)
  619. {
  620. u32 bpp;
  621. int ret = 0;
  622. da8xx_fb_calc_config_clk_divider(par, panel);
  623. if (panel->sync & FB_SYNC_CLK_INVERT)
  624. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  625. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  626. else
  627. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  628. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  629. /* Configure the DMA burst size and fifo threshold. */
  630. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  631. if (ret < 0)
  632. return ret;
  633. /* Configure the vertical and horizontal sync properties. */
  634. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  635. panel->upper_margin);
  636. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  637. panel->left_margin);
  638. /* Configure for disply */
  639. ret = lcd_cfg_display(cfg, panel);
  640. if (ret < 0)
  641. return ret;
  642. bpp = cfg->bpp;
  643. if (bpp == 12)
  644. bpp = 16;
  645. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  646. (unsigned int)panel->yres, bpp,
  647. cfg->raster_order);
  648. if (ret < 0)
  649. return ret;
  650. /* Configure FDD */
  651. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  652. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  653. return 0;
  654. }
  655. /* IRQ handler for version 2 of LCDC */
  656. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  657. {
  658. struct da8xx_fb_par *par = arg;
  659. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  660. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  661. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  662. lcdc_write(stat, LCD_MASKED_STAT_REG);
  663. lcd_enable_raster();
  664. } else if (stat & LCD_PL_LOAD_DONE) {
  665. /*
  666. * Must disable raster before changing state of any control bit.
  667. * And also must be disabled before clearing the PL loading
  668. * interrupt via the following write to the status register. If
  669. * this is done after then one gets multiple PL done interrupts.
  670. */
  671. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  672. lcdc_write(stat, LCD_MASKED_STAT_REG);
  673. /* Disable PL completion interrupt */
  674. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  675. /* Setup and start data loading mode */
  676. lcd_blit(LOAD_DATA, par);
  677. } else {
  678. lcdc_write(stat, LCD_MASKED_STAT_REG);
  679. if (stat & LCD_END_OF_FRAME0) {
  680. par->which_dma_channel_done = 0;
  681. lcdc_write(par->dma_start,
  682. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  683. lcdc_write(par->dma_end,
  684. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  685. par->vsync_flag = 1;
  686. wake_up_interruptible(&par->vsync_wait);
  687. }
  688. if (stat & LCD_END_OF_FRAME1) {
  689. par->which_dma_channel_done = 1;
  690. lcdc_write(par->dma_start,
  691. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  692. lcdc_write(par->dma_end,
  693. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  694. par->vsync_flag = 1;
  695. wake_up_interruptible(&par->vsync_wait);
  696. }
  697. /* Set only when controller is disabled and at the end of
  698. * active frame
  699. */
  700. if (stat & BIT(0)) {
  701. frame_done_flag = 1;
  702. wake_up_interruptible(&frame_done_wq);
  703. }
  704. }
  705. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  706. return IRQ_HANDLED;
  707. }
  708. /* IRQ handler for version 1 LCDC */
  709. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  710. {
  711. struct da8xx_fb_par *par = arg;
  712. u32 stat = lcdc_read(LCD_STAT_REG);
  713. u32 reg_ras;
  714. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  715. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  716. lcdc_write(stat, LCD_STAT_REG);
  717. lcd_enable_raster();
  718. } else if (stat & LCD_PL_LOAD_DONE) {
  719. /*
  720. * Must disable raster before changing state of any control bit.
  721. * And also must be disabled before clearing the PL loading
  722. * interrupt via the following write to the status register. If
  723. * this is done after then one gets multiple PL done interrupts.
  724. */
  725. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  726. lcdc_write(stat, LCD_STAT_REG);
  727. /* Disable PL completion inerrupt */
  728. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  729. reg_ras &= ~LCD_V1_PL_INT_ENA;
  730. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  731. /* Setup and start data loading mode */
  732. lcd_blit(LOAD_DATA, par);
  733. } else {
  734. lcdc_write(stat, LCD_STAT_REG);
  735. if (stat & LCD_END_OF_FRAME0) {
  736. par->which_dma_channel_done = 0;
  737. lcdc_write(par->dma_start,
  738. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  739. lcdc_write(par->dma_end,
  740. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  741. par->vsync_flag = 1;
  742. wake_up_interruptible(&par->vsync_wait);
  743. }
  744. if (stat & LCD_END_OF_FRAME1) {
  745. par->which_dma_channel_done = 1;
  746. lcdc_write(par->dma_start,
  747. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  748. lcdc_write(par->dma_end,
  749. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  750. par->vsync_flag = 1;
  751. wake_up_interruptible(&par->vsync_wait);
  752. }
  753. }
  754. return IRQ_HANDLED;
  755. }
  756. static int fb_check_var(struct fb_var_screeninfo *var,
  757. struct fb_info *info)
  758. {
  759. int err = 0;
  760. struct da8xx_fb_par *par = info->par;
  761. int bpp = var->bits_per_pixel >> 3;
  762. unsigned long line_size = var->xres_virtual * bpp;
  763. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  764. return -EINVAL;
  765. switch (var->bits_per_pixel) {
  766. case 1:
  767. case 8:
  768. var->red.offset = 0;
  769. var->red.length = 8;
  770. var->green.offset = 0;
  771. var->green.length = 8;
  772. var->blue.offset = 0;
  773. var->blue.length = 8;
  774. var->transp.offset = 0;
  775. var->transp.length = 0;
  776. var->nonstd = 0;
  777. break;
  778. case 4:
  779. var->red.offset = 0;
  780. var->red.length = 4;
  781. var->green.offset = 0;
  782. var->green.length = 4;
  783. var->blue.offset = 0;
  784. var->blue.length = 4;
  785. var->transp.offset = 0;
  786. var->transp.length = 0;
  787. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  788. break;
  789. case 16: /* RGB 565 */
  790. var->red.offset = 11;
  791. var->red.length = 5;
  792. var->green.offset = 5;
  793. var->green.length = 6;
  794. var->blue.offset = 0;
  795. var->blue.length = 5;
  796. var->transp.offset = 0;
  797. var->transp.length = 0;
  798. var->nonstd = 0;
  799. break;
  800. case 24:
  801. var->red.offset = 16;
  802. var->red.length = 8;
  803. var->green.offset = 8;
  804. var->green.length = 8;
  805. var->blue.offset = 0;
  806. var->blue.length = 8;
  807. var->nonstd = 0;
  808. break;
  809. case 32:
  810. var->transp.offset = 24;
  811. var->transp.length = 8;
  812. var->red.offset = 16;
  813. var->red.length = 8;
  814. var->green.offset = 8;
  815. var->green.length = 8;
  816. var->blue.offset = 0;
  817. var->blue.length = 8;
  818. var->nonstd = 0;
  819. break;
  820. default:
  821. err = -EINVAL;
  822. }
  823. var->red.msb_right = 0;
  824. var->green.msb_right = 0;
  825. var->blue.msb_right = 0;
  826. var->transp.msb_right = 0;
  827. if (line_size * var->yres_virtual > par->vram_size)
  828. var->yres_virtual = par->vram_size / line_size;
  829. if (var->yres > var->yres_virtual)
  830. var->yres = var->yres_virtual;
  831. if (var->xres > var->xres_virtual)
  832. var->xres = var->xres_virtual;
  833. if (var->xres + var->xoffset > var->xres_virtual)
  834. var->xoffset = var->xres_virtual - var->xres;
  835. if (var->yres + var->yoffset > var->yres_virtual)
  836. var->yoffset = var->yres_virtual - var->yres;
  837. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  838. return err;
  839. }
  840. #ifdef CONFIG_CPU_FREQ
  841. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  842. unsigned long val, void *data)
  843. {
  844. struct da8xx_fb_par *par;
  845. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  846. if (val == CPUFREQ_POSTCHANGE) {
  847. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  848. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  849. lcd_disable_raster(DA8XX_FRAME_WAIT);
  850. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  851. if (par->blank == FB_BLANK_UNBLANK)
  852. lcd_enable_raster();
  853. }
  854. }
  855. return 0;
  856. }
  857. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  858. {
  859. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  860. return cpufreq_register_notifier(&par->freq_transition,
  861. CPUFREQ_TRANSITION_NOTIFIER);
  862. }
  863. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  864. {
  865. cpufreq_unregister_notifier(&par->freq_transition,
  866. CPUFREQ_TRANSITION_NOTIFIER);
  867. }
  868. #endif
  869. static int fb_remove(struct platform_device *dev)
  870. {
  871. struct fb_info *info = dev_get_drvdata(&dev->dev);
  872. if (info) {
  873. struct da8xx_fb_par *par = info->par;
  874. #ifdef CONFIG_CPU_FREQ
  875. lcd_da8xx_cpufreq_deregister(par);
  876. #endif
  877. if (par->panel_power_ctrl)
  878. par->panel_power_ctrl(0);
  879. lcd_disable_raster(DA8XX_FRAME_WAIT);
  880. lcdc_write(0, LCD_RASTER_CTRL_REG);
  881. /* disable DMA */
  882. lcdc_write(0, LCD_DMA_CTRL_REG);
  883. unregister_framebuffer(info);
  884. fb_dealloc_cmap(&info->cmap);
  885. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  886. par->p_palette_base);
  887. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  888. par->vram_phys);
  889. free_irq(par->irq, par);
  890. pm_runtime_put_sync(&dev->dev);
  891. pm_runtime_disable(&dev->dev);
  892. framebuffer_release(info);
  893. iounmap(da8xx_fb_reg_base);
  894. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  895. }
  896. return 0;
  897. }
  898. /*
  899. * Function to wait for vertical sync which for this LCD peripheral
  900. * translates into waiting for the current raster frame to complete.
  901. */
  902. static int fb_wait_for_vsync(struct fb_info *info)
  903. {
  904. struct da8xx_fb_par *par = info->par;
  905. int ret;
  906. /*
  907. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  908. * race condition here where the ISR could have occurred just before or
  909. * just after this set. But since we are just coarsely waiting for
  910. * a frame to complete then that's OK. i.e. if the frame completed
  911. * just before this code executed then we have to wait another full
  912. * frame time but there is no way to avoid such a situation. On the
  913. * other hand if the frame completed just after then we don't need
  914. * to wait long at all. Either way we are guaranteed to return to the
  915. * user immediately after a frame completion which is all that is
  916. * required.
  917. */
  918. par->vsync_flag = 0;
  919. ret = wait_event_interruptible_timeout(par->vsync_wait,
  920. par->vsync_flag != 0,
  921. par->vsync_timeout);
  922. if (ret < 0)
  923. return ret;
  924. if (ret == 0)
  925. return -ETIMEDOUT;
  926. return 0;
  927. }
  928. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  929. unsigned long arg)
  930. {
  931. struct lcd_sync_arg sync_arg;
  932. switch (cmd) {
  933. case FBIOGET_CONTRAST:
  934. case FBIOPUT_CONTRAST:
  935. case FBIGET_BRIGHTNESS:
  936. case FBIPUT_BRIGHTNESS:
  937. case FBIGET_COLOR:
  938. case FBIPUT_COLOR:
  939. return -ENOTTY;
  940. case FBIPUT_HSYNC:
  941. if (copy_from_user(&sync_arg, (char *)arg,
  942. sizeof(struct lcd_sync_arg)))
  943. return -EFAULT;
  944. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  945. sync_arg.pulse_width,
  946. sync_arg.front_porch);
  947. break;
  948. case FBIPUT_VSYNC:
  949. if (copy_from_user(&sync_arg, (char *)arg,
  950. sizeof(struct lcd_sync_arg)))
  951. return -EFAULT;
  952. lcd_cfg_vertical_sync(sync_arg.back_porch,
  953. sync_arg.pulse_width,
  954. sync_arg.front_porch);
  955. break;
  956. case FBIO_WAITFORVSYNC:
  957. return fb_wait_for_vsync(info);
  958. default:
  959. return -EINVAL;
  960. }
  961. return 0;
  962. }
  963. static int cfb_blank(int blank, struct fb_info *info)
  964. {
  965. struct da8xx_fb_par *par = info->par;
  966. int ret = 0;
  967. if (par->blank == blank)
  968. return 0;
  969. par->blank = blank;
  970. switch (blank) {
  971. case FB_BLANK_UNBLANK:
  972. lcd_enable_raster();
  973. if (par->panel_power_ctrl)
  974. par->panel_power_ctrl(1);
  975. break;
  976. case FB_BLANK_NORMAL:
  977. case FB_BLANK_VSYNC_SUSPEND:
  978. case FB_BLANK_HSYNC_SUSPEND:
  979. case FB_BLANK_POWERDOWN:
  980. if (par->panel_power_ctrl)
  981. par->panel_power_ctrl(0);
  982. lcd_disable_raster(DA8XX_FRAME_WAIT);
  983. break;
  984. default:
  985. ret = -EINVAL;
  986. }
  987. return ret;
  988. }
  989. /*
  990. * Set new x,y offsets in the virtual display for the visible area and switch
  991. * to the new mode.
  992. */
  993. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  994. struct fb_info *fbi)
  995. {
  996. int ret = 0;
  997. struct fb_var_screeninfo new_var;
  998. struct da8xx_fb_par *par = fbi->par;
  999. struct fb_fix_screeninfo *fix = &fbi->fix;
  1000. unsigned int end;
  1001. unsigned int start;
  1002. unsigned long irq_flags;
  1003. if (var->xoffset != fbi->var.xoffset ||
  1004. var->yoffset != fbi->var.yoffset) {
  1005. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1006. new_var.xoffset = var->xoffset;
  1007. new_var.yoffset = var->yoffset;
  1008. if (fb_check_var(&new_var, fbi))
  1009. ret = -EINVAL;
  1010. else {
  1011. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1012. start = fix->smem_start +
  1013. new_var.yoffset * fix->line_length +
  1014. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1015. end = start + fbi->var.yres * fix->line_length - 1;
  1016. par->dma_start = start;
  1017. par->dma_end = end;
  1018. spin_lock_irqsave(&par->lock_for_chan_update,
  1019. irq_flags);
  1020. if (par->which_dma_channel_done == 0) {
  1021. lcdc_write(par->dma_start,
  1022. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1023. lcdc_write(par->dma_end,
  1024. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1025. } else if (par->which_dma_channel_done == 1) {
  1026. lcdc_write(par->dma_start,
  1027. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1028. lcdc_write(par->dma_end,
  1029. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1030. }
  1031. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1032. irq_flags);
  1033. }
  1034. }
  1035. return ret;
  1036. }
  1037. static int da8xxfb_set_par(struct fb_info *info)
  1038. {
  1039. struct da8xx_fb_par *par = info->par;
  1040. int ret;
  1041. bool raster = da8xx_fb_is_raster_enabled();
  1042. if (raster)
  1043. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1044. fb_var_to_videomode(&par->mode, &info->var);
  1045. par->cfg.bpp = info->var.bits_per_pixel;
  1046. info->fix.visual = (par->cfg.bpp <= 8) ?
  1047. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1048. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1049. ret = lcd_init(par, &par->cfg, &par->mode);
  1050. if (ret < 0) {
  1051. dev_err(par->dev, "lcd init failed\n");
  1052. return ret;
  1053. }
  1054. par->dma_start = info->fix.smem_start +
  1055. info->var.yoffset * info->fix.line_length +
  1056. info->var.xoffset * info->var.bits_per_pixel / 8;
  1057. par->dma_end = par->dma_start +
  1058. info->var.yres * info->fix.line_length - 1;
  1059. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1060. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1061. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1062. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1063. if (raster)
  1064. lcd_enable_raster();
  1065. return 0;
  1066. }
  1067. static struct fb_ops da8xx_fb_ops = {
  1068. .owner = THIS_MODULE,
  1069. .fb_check_var = fb_check_var,
  1070. .fb_set_par = da8xxfb_set_par,
  1071. .fb_setcolreg = fb_setcolreg,
  1072. .fb_pan_display = da8xx_pan_display,
  1073. .fb_ioctl = fb_ioctl,
  1074. .fb_fillrect = cfb_fillrect,
  1075. .fb_copyarea = cfb_copyarea,
  1076. .fb_imageblit = cfb_imageblit,
  1077. .fb_blank = cfb_blank,
  1078. };
  1079. static int fb_probe(struct platform_device *device)
  1080. {
  1081. struct da8xx_lcdc_platform_data *fb_pdata =
  1082. device->dev.platform_data;
  1083. struct lcd_ctrl_config *lcd_cfg;
  1084. struct fb_videomode *lcdc_info;
  1085. struct fb_info *da8xx_fb_info;
  1086. struct clk *fb_clk = NULL;
  1087. struct da8xx_fb_par *par;
  1088. resource_size_t len;
  1089. int ret, i;
  1090. unsigned long ulcm;
  1091. if (fb_pdata == NULL) {
  1092. dev_err(&device->dev, "Can not get platform data\n");
  1093. return -ENOENT;
  1094. }
  1095. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1096. if (!lcdc_regs) {
  1097. dev_err(&device->dev,
  1098. "Can not get memory resource for LCD controller\n");
  1099. return -ENOENT;
  1100. }
  1101. len = resource_size(lcdc_regs);
  1102. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1103. if (!lcdc_regs)
  1104. return -EBUSY;
  1105. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1106. if (!da8xx_fb_reg_base) {
  1107. ret = -EBUSY;
  1108. goto err_request_mem;
  1109. }
  1110. fb_clk = clk_get(&device->dev, "fck");
  1111. if (IS_ERR(fb_clk)) {
  1112. dev_err(&device->dev, "Can not get device clock\n");
  1113. ret = -ENODEV;
  1114. goto err_ioremap;
  1115. }
  1116. pm_runtime_enable(&device->dev);
  1117. pm_runtime_get_sync(&device->dev);
  1118. /* Determine LCD IP Version */
  1119. switch (lcdc_read(LCD_PID_REG)) {
  1120. case 0x4C100102:
  1121. lcd_revision = LCD_VERSION_1;
  1122. break;
  1123. case 0x4F200800:
  1124. case 0x4F201000:
  1125. lcd_revision = LCD_VERSION_2;
  1126. break;
  1127. default:
  1128. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1129. "defaulting to LCD revision 1\n",
  1130. lcdc_read(LCD_PID_REG));
  1131. lcd_revision = LCD_VERSION_1;
  1132. break;
  1133. }
  1134. for (i = 0, lcdc_info = known_lcd_panels;
  1135. i < ARRAY_SIZE(known_lcd_panels);
  1136. i++, lcdc_info++) {
  1137. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1138. break;
  1139. }
  1140. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1141. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1142. ret = -ENODEV;
  1143. goto err_pm_runtime_disable;
  1144. } else
  1145. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1146. fb_pdata->type);
  1147. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1148. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1149. &device->dev);
  1150. if (!da8xx_fb_info) {
  1151. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1152. ret = -ENOMEM;
  1153. goto err_pm_runtime_disable;
  1154. }
  1155. par = da8xx_fb_info->par;
  1156. par->dev = &device->dev;
  1157. par->lcdc_clk = fb_clk;
  1158. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1159. if (fb_pdata->panel_power_ctrl) {
  1160. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1161. par->panel_power_ctrl(1);
  1162. }
  1163. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1164. par->cfg = *lcd_cfg;
  1165. da8xx_fb_lcd_reset();
  1166. /* allocate frame buffer */
  1167. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1168. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1169. par->vram_size = roundup(par->vram_size/8, ulcm);
  1170. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1171. par->vram_virt = dma_alloc_coherent(NULL,
  1172. par->vram_size,
  1173. (resource_size_t *) &par->vram_phys,
  1174. GFP_KERNEL | GFP_DMA);
  1175. if (!par->vram_virt) {
  1176. dev_err(&device->dev,
  1177. "GLCD: kmalloc for frame buffer failed\n");
  1178. ret = -EINVAL;
  1179. goto err_release_fb;
  1180. }
  1181. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1182. da8xx_fb_fix.smem_start = par->vram_phys;
  1183. da8xx_fb_fix.smem_len = par->vram_size;
  1184. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1185. par->dma_start = par->vram_phys;
  1186. par->dma_end = par->dma_start + lcdc_info->yres *
  1187. da8xx_fb_fix.line_length - 1;
  1188. /* allocate palette buffer */
  1189. par->v_palette_base = dma_alloc_coherent(NULL,
  1190. PALETTE_SIZE,
  1191. (resource_size_t *)
  1192. &par->p_palette_base,
  1193. GFP_KERNEL | GFP_DMA);
  1194. if (!par->v_palette_base) {
  1195. dev_err(&device->dev,
  1196. "GLCD: kmalloc for palette buffer failed\n");
  1197. ret = -EINVAL;
  1198. goto err_release_fb_mem;
  1199. }
  1200. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1201. par->irq = platform_get_irq(device, 0);
  1202. if (par->irq < 0) {
  1203. ret = -ENOENT;
  1204. goto err_release_pl_mem;
  1205. }
  1206. da8xx_fb_var.grayscale =
  1207. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1208. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1209. /* Initialize fbinfo */
  1210. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1211. da8xx_fb_info->fix = da8xx_fb_fix;
  1212. da8xx_fb_info->var = da8xx_fb_var;
  1213. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1214. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1215. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1216. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1217. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1218. if (ret)
  1219. goto err_release_pl_mem;
  1220. da8xx_fb_info->cmap.len = par->palette_sz;
  1221. /* initialize var_screeninfo */
  1222. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1223. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1224. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1225. /* initialize the vsync wait queue */
  1226. init_waitqueue_head(&par->vsync_wait);
  1227. par->vsync_timeout = HZ / 5;
  1228. par->which_dma_channel_done = -1;
  1229. spin_lock_init(&par->lock_for_chan_update);
  1230. /* Register the Frame Buffer */
  1231. if (register_framebuffer(da8xx_fb_info) < 0) {
  1232. dev_err(&device->dev,
  1233. "GLCD: Frame Buffer Registration Failed!\n");
  1234. ret = -EINVAL;
  1235. goto err_dealloc_cmap;
  1236. }
  1237. #ifdef CONFIG_CPU_FREQ
  1238. ret = lcd_da8xx_cpufreq_register(par);
  1239. if (ret) {
  1240. dev_err(&device->dev, "failed to register cpufreq\n");
  1241. goto err_cpu_freq;
  1242. }
  1243. #endif
  1244. if (lcd_revision == LCD_VERSION_1)
  1245. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1246. else {
  1247. init_waitqueue_head(&frame_done_wq);
  1248. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1249. }
  1250. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1251. DRIVER_NAME, par);
  1252. if (ret)
  1253. goto irq_freq;
  1254. return 0;
  1255. irq_freq:
  1256. #ifdef CONFIG_CPU_FREQ
  1257. lcd_da8xx_cpufreq_deregister(par);
  1258. err_cpu_freq:
  1259. #endif
  1260. unregister_framebuffer(da8xx_fb_info);
  1261. err_dealloc_cmap:
  1262. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1263. err_release_pl_mem:
  1264. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1265. par->p_palette_base);
  1266. err_release_fb_mem:
  1267. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1268. err_release_fb:
  1269. framebuffer_release(da8xx_fb_info);
  1270. err_pm_runtime_disable:
  1271. pm_runtime_put_sync(&device->dev);
  1272. pm_runtime_disable(&device->dev);
  1273. err_ioremap:
  1274. iounmap(da8xx_fb_reg_base);
  1275. err_request_mem:
  1276. release_mem_region(lcdc_regs->start, len);
  1277. return ret;
  1278. }
  1279. #ifdef CONFIG_PM
  1280. struct lcdc_context {
  1281. u32 clk_enable;
  1282. u32 ctrl;
  1283. u32 dma_ctrl;
  1284. u32 raster_timing_0;
  1285. u32 raster_timing_1;
  1286. u32 raster_timing_2;
  1287. u32 int_enable_set;
  1288. u32 dma_frm_buf_base_addr_0;
  1289. u32 dma_frm_buf_ceiling_addr_0;
  1290. u32 dma_frm_buf_base_addr_1;
  1291. u32 dma_frm_buf_ceiling_addr_1;
  1292. u32 raster_ctrl;
  1293. } reg_context;
  1294. static void lcd_context_save(void)
  1295. {
  1296. if (lcd_revision == LCD_VERSION_2) {
  1297. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1298. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1299. }
  1300. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1301. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1302. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1303. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1304. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1305. reg_context.dma_frm_buf_base_addr_0 =
  1306. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1307. reg_context.dma_frm_buf_ceiling_addr_0 =
  1308. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1309. reg_context.dma_frm_buf_base_addr_1 =
  1310. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1311. reg_context.dma_frm_buf_ceiling_addr_1 =
  1312. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1313. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1314. return;
  1315. }
  1316. static void lcd_context_restore(void)
  1317. {
  1318. if (lcd_revision == LCD_VERSION_2) {
  1319. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1320. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1321. }
  1322. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1323. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1324. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1325. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1326. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1327. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1328. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1329. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1330. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1331. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1332. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1333. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1334. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1335. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1336. return;
  1337. }
  1338. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1339. {
  1340. struct fb_info *info = platform_get_drvdata(dev);
  1341. struct da8xx_fb_par *par = info->par;
  1342. console_lock();
  1343. if (par->panel_power_ctrl)
  1344. par->panel_power_ctrl(0);
  1345. fb_set_suspend(info, 1);
  1346. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1347. lcd_context_save();
  1348. pm_runtime_put_sync(&dev->dev);
  1349. console_unlock();
  1350. return 0;
  1351. }
  1352. static int fb_resume(struct platform_device *dev)
  1353. {
  1354. struct fb_info *info = platform_get_drvdata(dev);
  1355. struct da8xx_fb_par *par = info->par;
  1356. console_lock();
  1357. pm_runtime_get_sync(&dev->dev);
  1358. lcd_context_restore();
  1359. if (par->blank == FB_BLANK_UNBLANK) {
  1360. lcd_enable_raster();
  1361. if (par->panel_power_ctrl)
  1362. par->panel_power_ctrl(1);
  1363. }
  1364. fb_set_suspend(info, 0);
  1365. console_unlock();
  1366. return 0;
  1367. }
  1368. #else
  1369. #define fb_suspend NULL
  1370. #define fb_resume NULL
  1371. #endif
  1372. static struct platform_driver da8xx_fb_driver = {
  1373. .probe = fb_probe,
  1374. .remove = fb_remove,
  1375. .suspend = fb_suspend,
  1376. .resume = fb_resume,
  1377. .driver = {
  1378. .name = DRIVER_NAME,
  1379. .owner = THIS_MODULE,
  1380. },
  1381. };
  1382. static int __init da8xx_fb_init(void)
  1383. {
  1384. return platform_driver_register(&da8xx_fb_driver);
  1385. }
  1386. static void __exit da8xx_fb_cleanup(void)
  1387. {
  1388. platform_driver_unregister(&da8xx_fb_driver);
  1389. }
  1390. module_init(da8xx_fb_init);
  1391. module_exit(da8xx_fb_cleanup);
  1392. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1393. MODULE_AUTHOR("Texas Instruments");
  1394. MODULE_LICENSE("GPL");