iwl3945-base.c 232 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/version.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/delay.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/wireless.h>
  39. #include <linux/firmware.h>
  40. #include <linux/etherdevice.h>
  41. #include <linux/if_arp.h>
  42. #include <net/ieee80211_radiotap.h>
  43. #include <net/mac80211.h>
  44. #include <asm/div64.h>
  45. #include "iwl-3945-core.h"
  46. #include "iwl-3945.h"
  47. #include "iwl-helpers.h"
  48. #ifdef CONFIG_IWL3945_DEBUG
  49. u32 iwl3945_debug_level;
  50. #endif
  51. static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
  52. struct iwl3945_tx_queue *txq);
  53. /******************************************************************************
  54. *
  55. * module boiler plate
  56. *
  57. ******************************************************************************/
  58. /* module parameters */
  59. static int iwl3945_param_disable_hw_scan; /* def: 0 = use 3945's h/w scan */
  60. static int iwl3945_param_debug; /* def: 0 = minimal debug log messages */
  61. static int iwl3945_param_disable; /* def: 0 = enable radio */
  62. static int iwl3945_param_antenna; /* def: 0 = both antennas (use diversity) */
  63. int iwl3945_param_hwcrypto; /* def: 0 = use software encryption */
  64. static int iwl3945_param_qos_enable = 1; /* def: 1 = use quality of service */
  65. int iwl3945_param_queues_num = IWL_MAX_NUM_QUEUES; /* def: 8 Tx queues */
  66. /*
  67. * module name, copyright, version, etc.
  68. * NOTE: DRV_NAME is defined in iwlwifi.h for use by iwl-debug.h and printk
  69. */
  70. #define DRV_DESCRIPTION \
  71. "Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
  72. #ifdef CONFIG_IWL3945_DEBUG
  73. #define VD "d"
  74. #else
  75. #define VD
  76. #endif
  77. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  78. #define VS "s"
  79. #else
  80. #define VS
  81. #endif
  82. #define IWLWIFI_VERSION "1.2.26k" VD VS
  83. #define DRV_COPYRIGHT "Copyright(c) 2003-2008 Intel Corporation"
  84. #define DRV_VERSION IWLWIFI_VERSION
  85. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  86. MODULE_VERSION(DRV_VERSION);
  87. MODULE_AUTHOR(DRV_COPYRIGHT);
  88. MODULE_LICENSE("GPL");
  89. static __le16 *ieee80211_get_qos_ctrl(struct ieee80211_hdr *hdr)
  90. {
  91. u16 fc = le16_to_cpu(hdr->frame_control);
  92. int hdr_len = ieee80211_get_hdrlen(fc);
  93. if ((fc & 0x00cc) == (IEEE80211_STYPE_QOS_DATA | IEEE80211_FTYPE_DATA))
  94. return (__le16 *) ((u8 *) hdr + hdr_len - QOS_CONTROL_LEN);
  95. return NULL;
  96. }
  97. static const struct ieee80211_supported_band *iwl3945_get_band(
  98. struct iwl3945_priv *priv, enum ieee80211_band band)
  99. {
  100. return priv->hw->wiphy->bands[band];
  101. }
  102. static int iwl3945_is_empty_essid(const char *essid, int essid_len)
  103. {
  104. /* Single white space is for Linksys APs */
  105. if (essid_len == 1 && essid[0] == ' ')
  106. return 1;
  107. /* Otherwise, if the entire essid is 0, we assume it is hidden */
  108. while (essid_len) {
  109. essid_len--;
  110. if (essid[essid_len] != '\0')
  111. return 0;
  112. }
  113. return 1;
  114. }
  115. static const char *iwl3945_escape_essid(const char *essid, u8 essid_len)
  116. {
  117. static char escaped[IW_ESSID_MAX_SIZE * 2 + 1];
  118. const char *s = essid;
  119. char *d = escaped;
  120. if (iwl3945_is_empty_essid(essid, essid_len)) {
  121. memcpy(escaped, "<hidden>", sizeof("<hidden>"));
  122. return escaped;
  123. }
  124. essid_len = min(essid_len, (u8) IW_ESSID_MAX_SIZE);
  125. while (essid_len--) {
  126. if (*s == '\0') {
  127. *d++ = '\\';
  128. *d++ = '0';
  129. s++;
  130. } else
  131. *d++ = *s++;
  132. }
  133. *d = '\0';
  134. return escaped;
  135. }
  136. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  137. * DMA services
  138. *
  139. * Theory of operation
  140. *
  141. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  142. * of buffer descriptors, each of which points to one or more data buffers for
  143. * the device to read from or fill. Driver and device exchange status of each
  144. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  145. * entries in each circular buffer, to protect against confusing empty and full
  146. * queue states.
  147. *
  148. * The device reads or writes the data in the queues via the device's several
  149. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  150. *
  151. * For Tx queue, there are low mark and high mark limits. If, after queuing
  152. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  153. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  154. * Tx queue resumed.
  155. *
  156. * The 3945 operates with six queues: One receive queue, one transmit queue
  157. * (#4) for sending commands to the device firmware, and four transmit queues
  158. * (#0-3) for data tx via EDCA. An additional 2 HCCA queues are unused.
  159. ***************************************************/
  160. int iwl3945_queue_space(const struct iwl3945_queue *q)
  161. {
  162. int s = q->read_ptr - q->write_ptr;
  163. if (q->read_ptr > q->write_ptr)
  164. s -= q->n_bd;
  165. if (s <= 0)
  166. s += q->n_window;
  167. /* keep some reserve to not confuse empty and full situations */
  168. s -= 2;
  169. if (s < 0)
  170. s = 0;
  171. return s;
  172. }
  173. int iwl3945_x2_queue_used(const struct iwl3945_queue *q, int i)
  174. {
  175. return q->write_ptr > q->read_ptr ?
  176. (i >= q->read_ptr && i < q->write_ptr) :
  177. !(i < q->read_ptr && i >= q->write_ptr);
  178. }
  179. static inline u8 get_cmd_index(struct iwl3945_queue *q, u32 index, int is_huge)
  180. {
  181. /* This is for scan command, the big buffer at end of command array */
  182. if (is_huge)
  183. return q->n_window; /* must be power of 2 */
  184. /* Otherwise, use normal size buffers */
  185. return index & (q->n_window - 1);
  186. }
  187. /**
  188. * iwl3945_queue_init - Initialize queue's high/low-water and read/write indexes
  189. */
  190. static int iwl3945_queue_init(struct iwl3945_priv *priv, struct iwl3945_queue *q,
  191. int count, int slots_num, u32 id)
  192. {
  193. q->n_bd = count;
  194. q->n_window = slots_num;
  195. q->id = id;
  196. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  197. * and iwl_queue_dec_wrap are broken. */
  198. BUG_ON(!is_power_of_2(count));
  199. /* slots_num must be power-of-two size, otherwise
  200. * get_cmd_index is broken. */
  201. BUG_ON(!is_power_of_2(slots_num));
  202. q->low_mark = q->n_window / 4;
  203. if (q->low_mark < 4)
  204. q->low_mark = 4;
  205. q->high_mark = q->n_window / 8;
  206. if (q->high_mark < 2)
  207. q->high_mark = 2;
  208. q->write_ptr = q->read_ptr = 0;
  209. return 0;
  210. }
  211. /**
  212. * iwl3945_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  213. */
  214. static int iwl3945_tx_queue_alloc(struct iwl3945_priv *priv,
  215. struct iwl3945_tx_queue *txq, u32 id)
  216. {
  217. struct pci_dev *dev = priv->pci_dev;
  218. /* Driver private data, only for Tx (not command) queues,
  219. * not shared with device. */
  220. if (id != IWL_CMD_QUEUE_NUM) {
  221. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  222. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  223. if (!txq->txb) {
  224. IWL_ERROR("kmalloc for auxiliary BD "
  225. "structures failed\n");
  226. goto error;
  227. }
  228. } else
  229. txq->txb = NULL;
  230. /* Circular buffer of transmit frame descriptors (TFDs),
  231. * shared with device */
  232. txq->bd = pci_alloc_consistent(dev,
  233. sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX,
  234. &txq->q.dma_addr);
  235. if (!txq->bd) {
  236. IWL_ERROR("pci_alloc_consistent(%zd) failed\n",
  237. sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX);
  238. goto error;
  239. }
  240. txq->q.id = id;
  241. return 0;
  242. error:
  243. if (txq->txb) {
  244. kfree(txq->txb);
  245. txq->txb = NULL;
  246. }
  247. return -ENOMEM;
  248. }
  249. /**
  250. * iwl3945_tx_queue_init - Allocate and initialize one tx/cmd queue
  251. */
  252. int iwl3945_tx_queue_init(struct iwl3945_priv *priv,
  253. struct iwl3945_tx_queue *txq, int slots_num, u32 txq_id)
  254. {
  255. struct pci_dev *dev = priv->pci_dev;
  256. int len;
  257. int rc = 0;
  258. /*
  259. * Alloc buffer array for commands (Tx or other types of commands).
  260. * For the command queue (#4), allocate command space + one big
  261. * command for scan, since scan command is very huge; the system will
  262. * not have two scans at the same time, so only one is needed.
  263. * For data Tx queues (all other queues), no super-size command
  264. * space is needed.
  265. */
  266. len = sizeof(struct iwl3945_cmd) * slots_num;
  267. if (txq_id == IWL_CMD_QUEUE_NUM)
  268. len += IWL_MAX_SCAN_SIZE;
  269. txq->cmd = pci_alloc_consistent(dev, len, &txq->dma_addr_cmd);
  270. if (!txq->cmd)
  271. return -ENOMEM;
  272. /* Alloc driver data array and TFD circular buffer */
  273. rc = iwl3945_tx_queue_alloc(priv, txq, txq_id);
  274. if (rc) {
  275. pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
  276. return -ENOMEM;
  277. }
  278. txq->need_update = 0;
  279. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  280. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  281. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  282. /* Initialize queue high/low-water, head/tail indexes */
  283. iwl3945_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  284. /* Tell device where to find queue, enable DMA channel. */
  285. iwl3945_hw_tx_queue_init(priv, txq);
  286. return 0;
  287. }
  288. /**
  289. * iwl3945_tx_queue_free - Deallocate DMA queue.
  290. * @txq: Transmit queue to deallocate.
  291. *
  292. * Empty queue by removing and destroying all BD's.
  293. * Free all buffers.
  294. * 0-fill, but do not free "txq" descriptor structure.
  295. */
  296. void iwl3945_tx_queue_free(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  297. {
  298. struct iwl3945_queue *q = &txq->q;
  299. struct pci_dev *dev = priv->pci_dev;
  300. int len;
  301. if (q->n_bd == 0)
  302. return;
  303. /* first, empty all BD's */
  304. for (; q->write_ptr != q->read_ptr;
  305. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  306. iwl3945_hw_txq_free_tfd(priv, txq);
  307. len = sizeof(struct iwl3945_cmd) * q->n_window;
  308. if (q->id == IWL_CMD_QUEUE_NUM)
  309. len += IWL_MAX_SCAN_SIZE;
  310. /* De-alloc array of command/tx buffers */
  311. pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
  312. /* De-alloc circular buffer of TFDs */
  313. if (txq->q.n_bd)
  314. pci_free_consistent(dev, sizeof(struct iwl3945_tfd_frame) *
  315. txq->q.n_bd, txq->bd, txq->q.dma_addr);
  316. /* De-alloc array of per-TFD driver data */
  317. if (txq->txb) {
  318. kfree(txq->txb);
  319. txq->txb = NULL;
  320. }
  321. /* 0-fill queue descriptor structure */
  322. memset(txq, 0, sizeof(*txq));
  323. }
  324. const u8 iwl3945_broadcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  325. /*************** STATION TABLE MANAGEMENT ****
  326. * mac80211 should be examined to determine if sta_info is duplicating
  327. * the functionality provided here
  328. */
  329. /**************************************************************/
  330. #if 0 /* temporary disable till we add real remove station */
  331. /**
  332. * iwl3945_remove_station - Remove driver's knowledge of station.
  333. *
  334. * NOTE: This does not remove station from device's station table.
  335. */
  336. static u8 iwl3945_remove_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap)
  337. {
  338. int index = IWL_INVALID_STATION;
  339. int i;
  340. unsigned long flags;
  341. spin_lock_irqsave(&priv->sta_lock, flags);
  342. if (is_ap)
  343. index = IWL_AP_ID;
  344. else if (is_broadcast_ether_addr(addr))
  345. index = priv->hw_setting.bcast_sta_id;
  346. else
  347. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  348. if (priv->stations[i].used &&
  349. !compare_ether_addr(priv->stations[i].sta.sta.addr,
  350. addr)) {
  351. index = i;
  352. break;
  353. }
  354. if (unlikely(index == IWL_INVALID_STATION))
  355. goto out;
  356. if (priv->stations[index].used) {
  357. priv->stations[index].used = 0;
  358. priv->num_stations--;
  359. }
  360. BUG_ON(priv->num_stations < 0);
  361. out:
  362. spin_unlock_irqrestore(&priv->sta_lock, flags);
  363. return 0;
  364. }
  365. #endif
  366. /**
  367. * iwl3945_clear_stations_table - Clear the driver's station table
  368. *
  369. * NOTE: This does not clear or otherwise alter the device's station table.
  370. */
  371. static void iwl3945_clear_stations_table(struct iwl3945_priv *priv)
  372. {
  373. unsigned long flags;
  374. spin_lock_irqsave(&priv->sta_lock, flags);
  375. priv->num_stations = 0;
  376. memset(priv->stations, 0, sizeof(priv->stations));
  377. spin_unlock_irqrestore(&priv->sta_lock, flags);
  378. }
  379. /**
  380. * iwl3945_add_station - Add station to station tables in driver and device
  381. */
  382. u8 iwl3945_add_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap, u8 flags)
  383. {
  384. int i;
  385. int index = IWL_INVALID_STATION;
  386. struct iwl3945_station_entry *station;
  387. unsigned long flags_spin;
  388. DECLARE_MAC_BUF(mac);
  389. u8 rate;
  390. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  391. if (is_ap)
  392. index = IWL_AP_ID;
  393. else if (is_broadcast_ether_addr(addr))
  394. index = priv->hw_setting.bcast_sta_id;
  395. else
  396. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++) {
  397. if (!compare_ether_addr(priv->stations[i].sta.sta.addr,
  398. addr)) {
  399. index = i;
  400. break;
  401. }
  402. if (!priv->stations[i].used &&
  403. index == IWL_INVALID_STATION)
  404. index = i;
  405. }
  406. /* These two conditions has the same outcome but keep them separate
  407. since they have different meaning */
  408. if (unlikely(index == IWL_INVALID_STATION)) {
  409. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  410. return index;
  411. }
  412. if (priv->stations[index].used &&
  413. !compare_ether_addr(priv->stations[index].sta.sta.addr, addr)) {
  414. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  415. return index;
  416. }
  417. IWL_DEBUG_ASSOC("Add STA ID %d: %s\n", index, print_mac(mac, addr));
  418. station = &priv->stations[index];
  419. station->used = 1;
  420. priv->num_stations++;
  421. /* Set up the REPLY_ADD_STA command to send to device */
  422. memset(&station->sta, 0, sizeof(struct iwl3945_addsta_cmd));
  423. memcpy(station->sta.sta.addr, addr, ETH_ALEN);
  424. station->sta.mode = 0;
  425. station->sta.sta.sta_id = index;
  426. station->sta.station_flags = 0;
  427. if (priv->band == IEEE80211_BAND_5GHZ)
  428. rate = IWL_RATE_6M_PLCP;
  429. else
  430. rate = IWL_RATE_1M_PLCP;
  431. /* Turn on both antennas for the station... */
  432. station->sta.rate_n_flags =
  433. iwl3945_hw_set_rate_n_flags(rate, RATE_MCS_ANT_AB_MSK);
  434. station->current_rate.rate_n_flags =
  435. le16_to_cpu(station->sta.rate_n_flags);
  436. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  437. /* Add station to device's station table */
  438. iwl3945_send_add_station(priv, &station->sta, flags);
  439. return index;
  440. }
  441. /*************** DRIVER STATUS FUNCTIONS *****/
  442. static inline int iwl3945_is_ready(struct iwl3945_priv *priv)
  443. {
  444. /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
  445. * set but EXIT_PENDING is not */
  446. return test_bit(STATUS_READY, &priv->status) &&
  447. test_bit(STATUS_GEO_CONFIGURED, &priv->status) &&
  448. !test_bit(STATUS_EXIT_PENDING, &priv->status);
  449. }
  450. static inline int iwl3945_is_alive(struct iwl3945_priv *priv)
  451. {
  452. return test_bit(STATUS_ALIVE, &priv->status);
  453. }
  454. static inline int iwl3945_is_init(struct iwl3945_priv *priv)
  455. {
  456. return test_bit(STATUS_INIT, &priv->status);
  457. }
  458. static inline int iwl3945_is_rfkill(struct iwl3945_priv *priv)
  459. {
  460. return test_bit(STATUS_RF_KILL_HW, &priv->status) ||
  461. test_bit(STATUS_RF_KILL_SW, &priv->status);
  462. }
  463. static inline int iwl3945_is_ready_rf(struct iwl3945_priv *priv)
  464. {
  465. if (iwl3945_is_rfkill(priv))
  466. return 0;
  467. return iwl3945_is_ready(priv);
  468. }
  469. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  470. #define IWL_CMD(x) case x : return #x
  471. static const char *get_cmd_string(u8 cmd)
  472. {
  473. switch (cmd) {
  474. IWL_CMD(REPLY_ALIVE);
  475. IWL_CMD(REPLY_ERROR);
  476. IWL_CMD(REPLY_RXON);
  477. IWL_CMD(REPLY_RXON_ASSOC);
  478. IWL_CMD(REPLY_QOS_PARAM);
  479. IWL_CMD(REPLY_RXON_TIMING);
  480. IWL_CMD(REPLY_ADD_STA);
  481. IWL_CMD(REPLY_REMOVE_STA);
  482. IWL_CMD(REPLY_REMOVE_ALL_STA);
  483. IWL_CMD(REPLY_3945_RX);
  484. IWL_CMD(REPLY_TX);
  485. IWL_CMD(REPLY_RATE_SCALE);
  486. IWL_CMD(REPLY_LEDS_CMD);
  487. IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
  488. IWL_CMD(RADAR_NOTIFICATION);
  489. IWL_CMD(REPLY_QUIET_CMD);
  490. IWL_CMD(REPLY_CHANNEL_SWITCH);
  491. IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
  492. IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
  493. IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
  494. IWL_CMD(POWER_TABLE_CMD);
  495. IWL_CMD(PM_SLEEP_NOTIFICATION);
  496. IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
  497. IWL_CMD(REPLY_SCAN_CMD);
  498. IWL_CMD(REPLY_SCAN_ABORT_CMD);
  499. IWL_CMD(SCAN_START_NOTIFICATION);
  500. IWL_CMD(SCAN_RESULTS_NOTIFICATION);
  501. IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
  502. IWL_CMD(BEACON_NOTIFICATION);
  503. IWL_CMD(REPLY_TX_BEACON);
  504. IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
  505. IWL_CMD(QUIET_NOTIFICATION);
  506. IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
  507. IWL_CMD(MEASURE_ABORT_NOTIFICATION);
  508. IWL_CMD(REPLY_BT_CONFIG);
  509. IWL_CMD(REPLY_STATISTICS_CMD);
  510. IWL_CMD(STATISTICS_NOTIFICATION);
  511. IWL_CMD(REPLY_CARD_STATE_CMD);
  512. IWL_CMD(CARD_STATE_NOTIFICATION);
  513. IWL_CMD(MISSED_BEACONS_NOTIFICATION);
  514. default:
  515. return "UNKNOWN";
  516. }
  517. }
  518. #define HOST_COMPLETE_TIMEOUT (HZ / 2)
  519. /**
  520. * iwl3945_enqueue_hcmd - enqueue a uCode command
  521. * @priv: device private data point
  522. * @cmd: a point to the ucode command structure
  523. *
  524. * The function returns < 0 values to indicate the operation is
  525. * failed. On success, it turns the index (> 0) of command in the
  526. * command queue.
  527. */
  528. static int iwl3945_enqueue_hcmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
  529. {
  530. struct iwl3945_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  531. struct iwl3945_queue *q = &txq->q;
  532. struct iwl3945_tfd_frame *tfd;
  533. u32 *control_flags;
  534. struct iwl3945_cmd *out_cmd;
  535. u32 idx;
  536. u16 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  537. dma_addr_t phys_addr;
  538. int pad;
  539. u16 count;
  540. int ret;
  541. unsigned long flags;
  542. /* If any of the command structures end up being larger than
  543. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  544. * we will need to increase the size of the TFD entries */
  545. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  546. !(cmd->meta.flags & CMD_SIZE_HUGE));
  547. if (iwl3945_is_rfkill(priv)) {
  548. IWL_DEBUG_INFO("Not sending command - RF KILL");
  549. return -EIO;
  550. }
  551. if (iwl3945_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
  552. IWL_ERROR("No space for Tx\n");
  553. return -ENOSPC;
  554. }
  555. spin_lock_irqsave(&priv->hcmd_lock, flags);
  556. tfd = &txq->bd[q->write_ptr];
  557. memset(tfd, 0, sizeof(*tfd));
  558. control_flags = (u32 *) tfd;
  559. idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
  560. out_cmd = &txq->cmd[idx];
  561. out_cmd->hdr.cmd = cmd->id;
  562. memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
  563. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  564. /* At this point, the out_cmd now has all of the incoming cmd
  565. * information */
  566. out_cmd->hdr.flags = 0;
  567. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  568. INDEX_TO_SEQ(q->write_ptr));
  569. if (out_cmd->meta.flags & CMD_SIZE_HUGE)
  570. out_cmd->hdr.sequence |= cpu_to_le16(SEQ_HUGE_FRAME);
  571. phys_addr = txq->dma_addr_cmd + sizeof(txq->cmd[0]) * idx +
  572. offsetof(struct iwl3945_cmd, hdr);
  573. iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size);
  574. pad = U32_PAD(cmd->len);
  575. count = TFD_CTL_COUNT_GET(*control_flags);
  576. *control_flags = TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad);
  577. IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
  578. "%d bytes at %d[%d]:%d\n",
  579. get_cmd_string(out_cmd->hdr.cmd),
  580. out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
  581. fix_size, q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  582. txq->need_update = 1;
  583. /* Increment and update queue's write index */
  584. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  585. ret = iwl3945_tx_queue_update_write_ptr(priv, txq);
  586. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  587. return ret ? ret : idx;
  588. }
  589. static int iwl3945_send_cmd_async(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
  590. {
  591. int ret;
  592. BUG_ON(!(cmd->meta.flags & CMD_ASYNC));
  593. /* An asynchronous command can not expect an SKB to be set. */
  594. BUG_ON(cmd->meta.flags & CMD_WANT_SKB);
  595. /* An asynchronous command MUST have a callback. */
  596. BUG_ON(!cmd->meta.u.callback);
  597. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  598. return -EBUSY;
  599. ret = iwl3945_enqueue_hcmd(priv, cmd);
  600. if (ret < 0) {
  601. IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
  602. get_cmd_string(cmd->id), ret);
  603. return ret;
  604. }
  605. return 0;
  606. }
  607. static int iwl3945_send_cmd_sync(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
  608. {
  609. int cmd_idx;
  610. int ret;
  611. static atomic_t entry = ATOMIC_INIT(0); /* reentrance protection */
  612. BUG_ON(cmd->meta.flags & CMD_ASYNC);
  613. /* A synchronous command can not have a callback set. */
  614. BUG_ON(cmd->meta.u.callback != NULL);
  615. if (atomic_xchg(&entry, 1)) {
  616. IWL_ERROR("Error sending %s: Already sending a host command\n",
  617. get_cmd_string(cmd->id));
  618. return -EBUSY;
  619. }
  620. set_bit(STATUS_HCMD_ACTIVE, &priv->status);
  621. if (cmd->meta.flags & CMD_WANT_SKB)
  622. cmd->meta.source = &cmd->meta;
  623. cmd_idx = iwl3945_enqueue_hcmd(priv, cmd);
  624. if (cmd_idx < 0) {
  625. ret = cmd_idx;
  626. IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
  627. get_cmd_string(cmd->id), ret);
  628. goto out;
  629. }
  630. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  631. !test_bit(STATUS_HCMD_ACTIVE, &priv->status),
  632. HOST_COMPLETE_TIMEOUT);
  633. if (!ret) {
  634. if (test_bit(STATUS_HCMD_ACTIVE, &priv->status)) {
  635. IWL_ERROR("Error sending %s: time out after %dms.\n",
  636. get_cmd_string(cmd->id),
  637. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  638. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  639. ret = -ETIMEDOUT;
  640. goto cancel;
  641. }
  642. }
  643. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  644. IWL_DEBUG_INFO("Command %s aborted: RF KILL Switch\n",
  645. get_cmd_string(cmd->id));
  646. ret = -ECANCELED;
  647. goto fail;
  648. }
  649. if (test_bit(STATUS_FW_ERROR, &priv->status)) {
  650. IWL_DEBUG_INFO("Command %s failed: FW Error\n",
  651. get_cmd_string(cmd->id));
  652. ret = -EIO;
  653. goto fail;
  654. }
  655. if ((cmd->meta.flags & CMD_WANT_SKB) && !cmd->meta.u.skb) {
  656. IWL_ERROR("Error: Response NULL in '%s'\n",
  657. get_cmd_string(cmd->id));
  658. ret = -EIO;
  659. goto out;
  660. }
  661. ret = 0;
  662. goto out;
  663. cancel:
  664. if (cmd->meta.flags & CMD_WANT_SKB) {
  665. struct iwl3945_cmd *qcmd;
  666. /* Cancel the CMD_WANT_SKB flag for the cmd in the
  667. * TX cmd queue. Otherwise in case the cmd comes
  668. * in later, it will possibly set an invalid
  669. * address (cmd->meta.source). */
  670. qcmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_idx];
  671. qcmd->meta.flags &= ~CMD_WANT_SKB;
  672. }
  673. fail:
  674. if (cmd->meta.u.skb) {
  675. dev_kfree_skb_any(cmd->meta.u.skb);
  676. cmd->meta.u.skb = NULL;
  677. }
  678. out:
  679. atomic_set(&entry, 0);
  680. return ret;
  681. }
  682. int iwl3945_send_cmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
  683. {
  684. if (cmd->meta.flags & CMD_ASYNC)
  685. return iwl3945_send_cmd_async(priv, cmd);
  686. return iwl3945_send_cmd_sync(priv, cmd);
  687. }
  688. int iwl3945_send_cmd_pdu(struct iwl3945_priv *priv, u8 id, u16 len, const void *data)
  689. {
  690. struct iwl3945_host_cmd cmd = {
  691. .id = id,
  692. .len = len,
  693. .data = data,
  694. };
  695. return iwl3945_send_cmd_sync(priv, &cmd);
  696. }
  697. static int __must_check iwl3945_send_cmd_u32(struct iwl3945_priv *priv, u8 id, u32 val)
  698. {
  699. struct iwl3945_host_cmd cmd = {
  700. .id = id,
  701. .len = sizeof(val),
  702. .data = &val,
  703. };
  704. return iwl3945_send_cmd_sync(priv, &cmd);
  705. }
  706. int iwl3945_send_statistics_request(struct iwl3945_priv *priv)
  707. {
  708. return iwl3945_send_cmd_u32(priv, REPLY_STATISTICS_CMD, 0);
  709. }
  710. /**
  711. * iwl3945_set_rxon_channel - Set the phymode and channel values in staging RXON
  712. * @band: 2.4 or 5 GHz band
  713. * @channel: Any channel valid for the requested band
  714. * In addition to setting the staging RXON, priv->band is also set.
  715. *
  716. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  717. * in the staging RXON flag structure based on the band
  718. */
  719. static int iwl3945_set_rxon_channel(struct iwl3945_priv *priv,
  720. enum ieee80211_band band,
  721. u16 channel)
  722. {
  723. if (!iwl3945_get_channel_info(priv, band, channel)) {
  724. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  725. channel, band);
  726. return -EINVAL;
  727. }
  728. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  729. (priv->band == band))
  730. return 0;
  731. priv->staging_rxon.channel = cpu_to_le16(channel);
  732. if (band == IEEE80211_BAND_5GHZ)
  733. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  734. else
  735. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  736. priv->band = band;
  737. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  738. return 0;
  739. }
  740. /**
  741. * iwl3945_check_rxon_cmd - validate RXON structure is valid
  742. *
  743. * NOTE: This is really only useful during development and can eventually
  744. * be #ifdef'd out once the driver is stable and folks aren't actively
  745. * making changes
  746. */
  747. static int iwl3945_check_rxon_cmd(struct iwl3945_rxon_cmd *rxon)
  748. {
  749. int error = 0;
  750. int counter = 1;
  751. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  752. error |= le32_to_cpu(rxon->flags &
  753. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  754. RXON_FLG_RADAR_DETECT_MSK));
  755. if (error)
  756. IWL_WARNING("check 24G fields %d | %d\n",
  757. counter++, error);
  758. } else {
  759. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  760. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  761. if (error)
  762. IWL_WARNING("check 52 fields %d | %d\n",
  763. counter++, error);
  764. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  765. if (error)
  766. IWL_WARNING("check 52 CCK %d | %d\n",
  767. counter++, error);
  768. }
  769. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  770. if (error)
  771. IWL_WARNING("check mac addr %d | %d\n", counter++, error);
  772. /* make sure basic rates 6Mbps and 1Mbps are supported */
  773. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  774. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  775. if (error)
  776. IWL_WARNING("check basic rate %d | %d\n", counter++, error);
  777. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  778. if (error)
  779. IWL_WARNING("check assoc id %d | %d\n", counter++, error);
  780. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  781. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  782. if (error)
  783. IWL_WARNING("check CCK and short slot %d | %d\n",
  784. counter++, error);
  785. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  786. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  787. if (error)
  788. IWL_WARNING("check CCK & auto detect %d | %d\n",
  789. counter++, error);
  790. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  791. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  792. if (error)
  793. IWL_WARNING("check TGG and auto detect %d | %d\n",
  794. counter++, error);
  795. if ((rxon->flags & RXON_FLG_DIS_DIV_MSK))
  796. error |= ((rxon->flags & (RXON_FLG_ANT_B_MSK |
  797. RXON_FLG_ANT_A_MSK)) == 0);
  798. if (error)
  799. IWL_WARNING("check antenna %d %d\n", counter++, error);
  800. if (error)
  801. IWL_WARNING("Tuning to channel %d\n",
  802. le16_to_cpu(rxon->channel));
  803. if (error) {
  804. IWL_ERROR("Not a valid iwl3945_rxon_assoc_cmd field values\n");
  805. return -1;
  806. }
  807. return 0;
  808. }
  809. /**
  810. * iwl3945_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  811. * @priv: staging_rxon is compared to active_rxon
  812. *
  813. * If the RXON structure is changing enough to require a new tune,
  814. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  815. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  816. */
  817. static int iwl3945_full_rxon_required(struct iwl3945_priv *priv)
  818. {
  819. /* These items are only settable from the full RXON command */
  820. if (!(priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) ||
  821. compare_ether_addr(priv->staging_rxon.bssid_addr,
  822. priv->active_rxon.bssid_addr) ||
  823. compare_ether_addr(priv->staging_rxon.node_addr,
  824. priv->active_rxon.node_addr) ||
  825. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  826. priv->active_rxon.wlap_bssid_addr) ||
  827. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  828. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  829. (priv->staging_rxon.air_propagation !=
  830. priv->active_rxon.air_propagation) ||
  831. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  832. return 1;
  833. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  834. * be updated with the RXON_ASSOC command -- however only some
  835. * flag transitions are allowed using RXON_ASSOC */
  836. /* Check if we are not switching bands */
  837. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  838. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  839. return 1;
  840. /* Check if we are switching association toggle */
  841. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  842. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  843. return 1;
  844. return 0;
  845. }
  846. static int iwl3945_send_rxon_assoc(struct iwl3945_priv *priv)
  847. {
  848. int rc = 0;
  849. struct iwl3945_rx_packet *res = NULL;
  850. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  851. struct iwl3945_host_cmd cmd = {
  852. .id = REPLY_RXON_ASSOC,
  853. .len = sizeof(rxon_assoc),
  854. .meta.flags = CMD_WANT_SKB,
  855. .data = &rxon_assoc,
  856. };
  857. const struct iwl3945_rxon_cmd *rxon1 = &priv->staging_rxon;
  858. const struct iwl3945_rxon_cmd *rxon2 = &priv->active_rxon;
  859. if ((rxon1->flags == rxon2->flags) &&
  860. (rxon1->filter_flags == rxon2->filter_flags) &&
  861. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  862. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  863. IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
  864. return 0;
  865. }
  866. rxon_assoc.flags = priv->staging_rxon.flags;
  867. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  868. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  869. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  870. rxon_assoc.reserved = 0;
  871. rc = iwl3945_send_cmd_sync(priv, &cmd);
  872. if (rc)
  873. return rc;
  874. res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
  875. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  876. IWL_ERROR("Bad return from REPLY_RXON_ASSOC command\n");
  877. rc = -EIO;
  878. }
  879. priv->alloc_rxb_skb--;
  880. dev_kfree_skb_any(cmd.meta.u.skb);
  881. return rc;
  882. }
  883. /**
  884. * iwl3945_commit_rxon - commit staging_rxon to hardware
  885. *
  886. * The RXON command in staging_rxon is committed to the hardware and
  887. * the active_rxon structure is updated with the new data. This
  888. * function correctly transitions out of the RXON_ASSOC_MSK state if
  889. * a HW tune is required based on the RXON structure changes.
  890. */
  891. static int iwl3945_commit_rxon(struct iwl3945_priv *priv)
  892. {
  893. /* cast away the const for active_rxon in this function */
  894. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  895. int rc = 0;
  896. DECLARE_MAC_BUF(mac);
  897. if (!iwl3945_is_alive(priv))
  898. return -1;
  899. /* always get timestamp with Rx frame */
  900. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  901. /* select antenna */
  902. priv->staging_rxon.flags &=
  903. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  904. priv->staging_rxon.flags |= iwl3945_get_antenna_flags(priv);
  905. rc = iwl3945_check_rxon_cmd(&priv->staging_rxon);
  906. if (rc) {
  907. IWL_ERROR("Invalid RXON configuration. Not committing.\n");
  908. return -EINVAL;
  909. }
  910. /* If we don't need to send a full RXON, we can use
  911. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  912. * and other flags for the current radio configuration. */
  913. if (!iwl3945_full_rxon_required(priv)) {
  914. rc = iwl3945_send_rxon_assoc(priv);
  915. if (rc) {
  916. IWL_ERROR("Error setting RXON_ASSOC "
  917. "configuration (%d).\n", rc);
  918. return rc;
  919. }
  920. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  921. return 0;
  922. }
  923. /* If we are currently associated and the new config requires
  924. * an RXON_ASSOC and the new config wants the associated mask enabled,
  925. * we must clear the associated from the active configuration
  926. * before we apply the new config */
  927. if (iwl3945_is_associated(priv) &&
  928. (priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK)) {
  929. IWL_DEBUG_INFO("Toggling associated bit on current RXON\n");
  930. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  931. rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
  932. sizeof(struct iwl3945_rxon_cmd),
  933. &priv->active_rxon);
  934. /* If the mask clearing failed then we set
  935. * active_rxon back to what it was previously */
  936. if (rc) {
  937. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  938. IWL_ERROR("Error clearing ASSOC_MSK on current "
  939. "configuration (%d).\n", rc);
  940. return rc;
  941. }
  942. }
  943. IWL_DEBUG_INFO("Sending RXON\n"
  944. "* with%s RXON_FILTER_ASSOC_MSK\n"
  945. "* channel = %d\n"
  946. "* bssid = %s\n",
  947. ((priv->staging_rxon.filter_flags &
  948. RXON_FILTER_ASSOC_MSK) ? "" : "out"),
  949. le16_to_cpu(priv->staging_rxon.channel),
  950. print_mac(mac, priv->staging_rxon.bssid_addr));
  951. /* Apply the new configuration */
  952. rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
  953. sizeof(struct iwl3945_rxon_cmd), &priv->staging_rxon);
  954. if (rc) {
  955. IWL_ERROR("Error setting new configuration (%d).\n", rc);
  956. return rc;
  957. }
  958. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  959. iwl3945_clear_stations_table(priv);
  960. /* If we issue a new RXON command which required a tune then we must
  961. * send a new TXPOWER command or we won't be able to Tx any frames */
  962. rc = iwl3945_hw_reg_send_txpower(priv);
  963. if (rc) {
  964. IWL_ERROR("Error setting Tx power (%d).\n", rc);
  965. return rc;
  966. }
  967. /* Add the broadcast address so we can send broadcast frames */
  968. if (iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0) ==
  969. IWL_INVALID_STATION) {
  970. IWL_ERROR("Error adding BROADCAST address for transmit.\n");
  971. return -EIO;
  972. }
  973. /* If we have set the ASSOC_MSK and we are in BSS mode then
  974. * add the IWL_AP_ID to the station rate table */
  975. if (iwl3945_is_associated(priv) &&
  976. (priv->iw_mode == IEEE80211_IF_TYPE_STA))
  977. if (iwl3945_add_station(priv, priv->active_rxon.bssid_addr, 1, 0)
  978. == IWL_INVALID_STATION) {
  979. IWL_ERROR("Error adding AP address for transmit.\n");
  980. return -EIO;
  981. }
  982. /* Init the hardware's rate fallback order based on the band */
  983. rc = iwl3945_init_hw_rate_table(priv);
  984. if (rc) {
  985. IWL_ERROR("Error setting HW rate table: %02X\n", rc);
  986. return -EIO;
  987. }
  988. return 0;
  989. }
  990. static int iwl3945_send_bt_config(struct iwl3945_priv *priv)
  991. {
  992. struct iwl3945_bt_cmd bt_cmd = {
  993. .flags = 3,
  994. .lead_time = 0xAA,
  995. .max_kill = 1,
  996. .kill_ack_mask = 0,
  997. .kill_cts_mask = 0,
  998. };
  999. return iwl3945_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1000. sizeof(struct iwl3945_bt_cmd), &bt_cmd);
  1001. }
  1002. static int iwl3945_send_scan_abort(struct iwl3945_priv *priv)
  1003. {
  1004. int rc = 0;
  1005. struct iwl3945_rx_packet *res;
  1006. struct iwl3945_host_cmd cmd = {
  1007. .id = REPLY_SCAN_ABORT_CMD,
  1008. .meta.flags = CMD_WANT_SKB,
  1009. };
  1010. /* If there isn't a scan actively going on in the hardware
  1011. * then we are in between scan bands and not actually
  1012. * actively scanning, so don't send the abort command */
  1013. if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
  1014. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1015. return 0;
  1016. }
  1017. rc = iwl3945_send_cmd_sync(priv, &cmd);
  1018. if (rc) {
  1019. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1020. return rc;
  1021. }
  1022. res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
  1023. if (res->u.status != CAN_ABORT_STATUS) {
  1024. /* The scan abort will return 1 for success or
  1025. * 2 for "failure". A failure condition can be
  1026. * due to simply not being in an active scan which
  1027. * can occur if we send the scan abort before we
  1028. * the microcode has notified us that a scan is
  1029. * completed. */
  1030. IWL_DEBUG_INFO("SCAN_ABORT returned %d.\n", res->u.status);
  1031. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  1032. clear_bit(STATUS_SCAN_HW, &priv->status);
  1033. }
  1034. dev_kfree_skb_any(cmd.meta.u.skb);
  1035. return rc;
  1036. }
  1037. static int iwl3945_card_state_sync_callback(struct iwl3945_priv *priv,
  1038. struct iwl3945_cmd *cmd,
  1039. struct sk_buff *skb)
  1040. {
  1041. return 1;
  1042. }
  1043. /*
  1044. * CARD_STATE_CMD
  1045. *
  1046. * Use: Sets the device's internal card state to enable, disable, or halt
  1047. *
  1048. * When in the 'enable' state the card operates as normal.
  1049. * When in the 'disable' state, the card enters into a low power mode.
  1050. * When in the 'halt' state, the card is shut down and must be fully
  1051. * restarted to come back on.
  1052. */
  1053. static int iwl3945_send_card_state(struct iwl3945_priv *priv, u32 flags, u8 meta_flag)
  1054. {
  1055. struct iwl3945_host_cmd cmd = {
  1056. .id = REPLY_CARD_STATE_CMD,
  1057. .len = sizeof(u32),
  1058. .data = &flags,
  1059. .meta.flags = meta_flag,
  1060. };
  1061. if (meta_flag & CMD_ASYNC)
  1062. cmd.meta.u.callback = iwl3945_card_state_sync_callback;
  1063. return iwl3945_send_cmd(priv, &cmd);
  1064. }
  1065. static int iwl3945_add_sta_sync_callback(struct iwl3945_priv *priv,
  1066. struct iwl3945_cmd *cmd, struct sk_buff *skb)
  1067. {
  1068. struct iwl3945_rx_packet *res = NULL;
  1069. if (!skb) {
  1070. IWL_ERROR("Error: Response NULL in REPLY_ADD_STA.\n");
  1071. return 1;
  1072. }
  1073. res = (struct iwl3945_rx_packet *)skb->data;
  1074. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1075. IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
  1076. res->hdr.flags);
  1077. return 1;
  1078. }
  1079. switch (res->u.add_sta.status) {
  1080. case ADD_STA_SUCCESS_MSK:
  1081. break;
  1082. default:
  1083. break;
  1084. }
  1085. /* We didn't cache the SKB; let the caller free it */
  1086. return 1;
  1087. }
  1088. int iwl3945_send_add_station(struct iwl3945_priv *priv,
  1089. struct iwl3945_addsta_cmd *sta, u8 flags)
  1090. {
  1091. struct iwl3945_rx_packet *res = NULL;
  1092. int rc = 0;
  1093. struct iwl3945_host_cmd cmd = {
  1094. .id = REPLY_ADD_STA,
  1095. .len = sizeof(struct iwl3945_addsta_cmd),
  1096. .meta.flags = flags,
  1097. .data = sta,
  1098. };
  1099. if (flags & CMD_ASYNC)
  1100. cmd.meta.u.callback = iwl3945_add_sta_sync_callback;
  1101. else
  1102. cmd.meta.flags |= CMD_WANT_SKB;
  1103. rc = iwl3945_send_cmd(priv, &cmd);
  1104. if (rc || (flags & CMD_ASYNC))
  1105. return rc;
  1106. res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
  1107. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1108. IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
  1109. res->hdr.flags);
  1110. rc = -EIO;
  1111. }
  1112. if (rc == 0) {
  1113. switch (res->u.add_sta.status) {
  1114. case ADD_STA_SUCCESS_MSK:
  1115. IWL_DEBUG_INFO("REPLY_ADD_STA PASSED\n");
  1116. break;
  1117. default:
  1118. rc = -EIO;
  1119. IWL_WARNING("REPLY_ADD_STA failed\n");
  1120. break;
  1121. }
  1122. }
  1123. priv->alloc_rxb_skb--;
  1124. dev_kfree_skb_any(cmd.meta.u.skb);
  1125. return rc;
  1126. }
  1127. static int iwl3945_update_sta_key_info(struct iwl3945_priv *priv,
  1128. struct ieee80211_key_conf *keyconf,
  1129. u8 sta_id)
  1130. {
  1131. unsigned long flags;
  1132. __le16 key_flags = 0;
  1133. switch (keyconf->alg) {
  1134. case ALG_CCMP:
  1135. key_flags |= STA_KEY_FLG_CCMP;
  1136. key_flags |= cpu_to_le16(
  1137. keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  1138. key_flags &= ~STA_KEY_FLG_INVALID;
  1139. break;
  1140. case ALG_TKIP:
  1141. case ALG_WEP:
  1142. default:
  1143. return -EINVAL;
  1144. }
  1145. spin_lock_irqsave(&priv->sta_lock, flags);
  1146. priv->stations[sta_id].keyinfo.alg = keyconf->alg;
  1147. priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  1148. memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
  1149. keyconf->keylen);
  1150. memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
  1151. keyconf->keylen);
  1152. priv->stations[sta_id].sta.key.key_flags = key_flags;
  1153. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  1154. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  1155. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1156. IWL_DEBUG_INFO("hwcrypto: modify ucode station key info\n");
  1157. iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
  1158. return 0;
  1159. }
  1160. static int iwl3945_clear_sta_key_info(struct iwl3945_priv *priv, u8 sta_id)
  1161. {
  1162. unsigned long flags;
  1163. spin_lock_irqsave(&priv->sta_lock, flags);
  1164. memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl3945_hw_key));
  1165. memset(&priv->stations[sta_id].sta.key, 0, sizeof(struct iwl3945_keyinfo));
  1166. priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
  1167. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  1168. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  1169. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1170. IWL_DEBUG_INFO("hwcrypto: clear ucode station key info\n");
  1171. iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
  1172. return 0;
  1173. }
  1174. static void iwl3945_clear_free_frames(struct iwl3945_priv *priv)
  1175. {
  1176. struct list_head *element;
  1177. IWL_DEBUG_INFO("%d frames on pre-allocated heap on clear.\n",
  1178. priv->frames_count);
  1179. while (!list_empty(&priv->free_frames)) {
  1180. element = priv->free_frames.next;
  1181. list_del(element);
  1182. kfree(list_entry(element, struct iwl3945_frame, list));
  1183. priv->frames_count--;
  1184. }
  1185. if (priv->frames_count) {
  1186. IWL_WARNING("%d frames still in use. Did we lose one?\n",
  1187. priv->frames_count);
  1188. priv->frames_count = 0;
  1189. }
  1190. }
  1191. static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl3945_priv *priv)
  1192. {
  1193. struct iwl3945_frame *frame;
  1194. struct list_head *element;
  1195. if (list_empty(&priv->free_frames)) {
  1196. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  1197. if (!frame) {
  1198. IWL_ERROR("Could not allocate frame!\n");
  1199. return NULL;
  1200. }
  1201. priv->frames_count++;
  1202. return frame;
  1203. }
  1204. element = priv->free_frames.next;
  1205. list_del(element);
  1206. return list_entry(element, struct iwl3945_frame, list);
  1207. }
  1208. static void iwl3945_free_frame(struct iwl3945_priv *priv, struct iwl3945_frame *frame)
  1209. {
  1210. memset(frame, 0, sizeof(*frame));
  1211. list_add(&frame->list, &priv->free_frames);
  1212. }
  1213. unsigned int iwl3945_fill_beacon_frame(struct iwl3945_priv *priv,
  1214. struct ieee80211_hdr *hdr,
  1215. const u8 *dest, int left)
  1216. {
  1217. if (!iwl3945_is_associated(priv) || !priv->ibss_beacon ||
  1218. ((priv->iw_mode != IEEE80211_IF_TYPE_IBSS) &&
  1219. (priv->iw_mode != IEEE80211_IF_TYPE_AP)))
  1220. return 0;
  1221. if (priv->ibss_beacon->len > left)
  1222. return 0;
  1223. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  1224. return priv->ibss_beacon->len;
  1225. }
  1226. static u8 iwl3945_rate_get_lowest_plcp(int rate_mask)
  1227. {
  1228. u8 i;
  1229. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  1230. i = iwl3945_rates[i].next_ieee) {
  1231. if (rate_mask & (1 << i))
  1232. return iwl3945_rates[i].plcp;
  1233. }
  1234. return IWL_RATE_INVALID;
  1235. }
  1236. static int iwl3945_send_beacon_cmd(struct iwl3945_priv *priv)
  1237. {
  1238. struct iwl3945_frame *frame;
  1239. unsigned int frame_size;
  1240. int rc;
  1241. u8 rate;
  1242. frame = iwl3945_get_free_frame(priv);
  1243. if (!frame) {
  1244. IWL_ERROR("Could not obtain free frame buffer for beacon "
  1245. "command.\n");
  1246. return -ENOMEM;
  1247. }
  1248. if (!(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)) {
  1249. rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic &
  1250. 0xFF0);
  1251. if (rate == IWL_INVALID_RATE)
  1252. rate = IWL_RATE_6M_PLCP;
  1253. } else {
  1254. rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic & 0xF);
  1255. if (rate == IWL_INVALID_RATE)
  1256. rate = IWL_RATE_1M_PLCP;
  1257. }
  1258. frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
  1259. rc = iwl3945_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  1260. &frame->u.cmd[0]);
  1261. iwl3945_free_frame(priv, frame);
  1262. return rc;
  1263. }
  1264. /******************************************************************************
  1265. *
  1266. * EEPROM related functions
  1267. *
  1268. ******************************************************************************/
  1269. static void get_eeprom_mac(struct iwl3945_priv *priv, u8 *mac)
  1270. {
  1271. memcpy(mac, priv->eeprom.mac_address, 6);
  1272. }
  1273. /*
  1274. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  1275. * embedded controller) as EEPROM reader; each read is a series of pulses
  1276. * to/from the EEPROM chip, not a single event, so even reads could conflict
  1277. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  1278. * simply claims ownership, which should be safe when this function is called
  1279. * (i.e. before loading uCode!).
  1280. */
  1281. static inline int iwl3945_eeprom_acquire_semaphore(struct iwl3945_priv *priv)
  1282. {
  1283. _iwl3945_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  1284. return 0;
  1285. }
  1286. /**
  1287. * iwl3945_eeprom_init - read EEPROM contents
  1288. *
  1289. * Load the EEPROM contents from adapter into priv->eeprom
  1290. *
  1291. * NOTE: This routine uses the non-debug IO access functions.
  1292. */
  1293. int iwl3945_eeprom_init(struct iwl3945_priv *priv)
  1294. {
  1295. u16 *e = (u16 *)&priv->eeprom;
  1296. u32 gp = iwl3945_read32(priv, CSR_EEPROM_GP);
  1297. u32 r;
  1298. int sz = sizeof(priv->eeprom);
  1299. int rc;
  1300. int i;
  1301. u16 addr;
  1302. /* The EEPROM structure has several padding buffers within it
  1303. * and when adding new EEPROM maps is subject to programmer errors
  1304. * which may be very difficult to identify without explicitly
  1305. * checking the resulting size of the eeprom map. */
  1306. BUILD_BUG_ON(sizeof(priv->eeprom) != IWL_EEPROM_IMAGE_SIZE);
  1307. if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
  1308. IWL_ERROR("EEPROM not found, EEPROM_GP=0x%08x", gp);
  1309. return -ENOENT;
  1310. }
  1311. /* Make sure driver (instead of uCode) is allowed to read EEPROM */
  1312. rc = iwl3945_eeprom_acquire_semaphore(priv);
  1313. if (rc < 0) {
  1314. IWL_ERROR("Failed to acquire EEPROM semaphore.\n");
  1315. return -ENOENT;
  1316. }
  1317. /* eeprom is an array of 16bit values */
  1318. for (addr = 0; addr < sz; addr += sizeof(u16)) {
  1319. _iwl3945_write32(priv, CSR_EEPROM_REG, addr << 1);
  1320. _iwl3945_clear_bit(priv, CSR_EEPROM_REG, CSR_EEPROM_REG_BIT_CMD);
  1321. for (i = 0; i < IWL_EEPROM_ACCESS_TIMEOUT;
  1322. i += IWL_EEPROM_ACCESS_DELAY) {
  1323. r = _iwl3945_read_direct32(priv, CSR_EEPROM_REG);
  1324. if (r & CSR_EEPROM_REG_READ_VALID_MSK)
  1325. break;
  1326. udelay(IWL_EEPROM_ACCESS_DELAY);
  1327. }
  1328. if (!(r & CSR_EEPROM_REG_READ_VALID_MSK)) {
  1329. IWL_ERROR("Time out reading EEPROM[%d]", addr);
  1330. return -ETIMEDOUT;
  1331. }
  1332. e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
  1333. }
  1334. return 0;
  1335. }
  1336. static void iwl3945_unset_hw_setting(struct iwl3945_priv *priv)
  1337. {
  1338. if (priv->hw_setting.shared_virt)
  1339. pci_free_consistent(priv->pci_dev,
  1340. sizeof(struct iwl3945_shared),
  1341. priv->hw_setting.shared_virt,
  1342. priv->hw_setting.shared_phys);
  1343. }
  1344. /**
  1345. * iwl3945_supported_rate_to_ie - fill in the supported rate in IE field
  1346. *
  1347. * return : set the bit for each supported rate insert in ie
  1348. */
  1349. static u16 iwl3945_supported_rate_to_ie(u8 *ie, u16 supported_rate,
  1350. u16 basic_rate, int *left)
  1351. {
  1352. u16 ret_rates = 0, bit;
  1353. int i;
  1354. u8 *cnt = ie;
  1355. u8 *rates = ie + 1;
  1356. for (bit = 1, i = 0; i < IWL_RATE_COUNT; i++, bit <<= 1) {
  1357. if (bit & supported_rate) {
  1358. ret_rates |= bit;
  1359. rates[*cnt] = iwl3945_rates[i].ieee |
  1360. ((bit & basic_rate) ? 0x80 : 0x00);
  1361. (*cnt)++;
  1362. (*left)--;
  1363. if ((*left <= 0) ||
  1364. (*cnt >= IWL_SUPPORTED_RATES_IE_LEN))
  1365. break;
  1366. }
  1367. }
  1368. return ret_rates;
  1369. }
  1370. /**
  1371. * iwl3945_fill_probe_req - fill in all required fields and IE for probe request
  1372. */
  1373. static u16 iwl3945_fill_probe_req(struct iwl3945_priv *priv,
  1374. struct ieee80211_mgmt *frame,
  1375. int left, int is_direct)
  1376. {
  1377. int len = 0;
  1378. u8 *pos = NULL;
  1379. u16 active_rates, ret_rates, cck_rates;
  1380. /* Make sure there is enough space for the probe request,
  1381. * two mandatory IEs and the data */
  1382. left -= 24;
  1383. if (left < 0)
  1384. return 0;
  1385. len += 24;
  1386. frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
  1387. memcpy(frame->da, iwl3945_broadcast_addr, ETH_ALEN);
  1388. memcpy(frame->sa, priv->mac_addr, ETH_ALEN);
  1389. memcpy(frame->bssid, iwl3945_broadcast_addr, ETH_ALEN);
  1390. frame->seq_ctrl = 0;
  1391. /* fill in our indirect SSID IE */
  1392. /* ...next IE... */
  1393. left -= 2;
  1394. if (left < 0)
  1395. return 0;
  1396. len += 2;
  1397. pos = &(frame->u.probe_req.variable[0]);
  1398. *pos++ = WLAN_EID_SSID;
  1399. *pos++ = 0;
  1400. /* fill in our direct SSID IE... */
  1401. if (is_direct) {
  1402. /* ...next IE... */
  1403. left -= 2 + priv->essid_len;
  1404. if (left < 0)
  1405. return 0;
  1406. /* ... fill it in... */
  1407. *pos++ = WLAN_EID_SSID;
  1408. *pos++ = priv->essid_len;
  1409. memcpy(pos, priv->essid, priv->essid_len);
  1410. pos += priv->essid_len;
  1411. len += 2 + priv->essid_len;
  1412. }
  1413. /* fill in supported rate */
  1414. /* ...next IE... */
  1415. left -= 2;
  1416. if (left < 0)
  1417. return 0;
  1418. /* ... fill it in... */
  1419. *pos++ = WLAN_EID_SUPP_RATES;
  1420. *pos = 0;
  1421. priv->active_rate = priv->rates_mask;
  1422. active_rates = priv->active_rate;
  1423. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1424. cck_rates = IWL_CCK_RATES_MASK & active_rates;
  1425. ret_rates = iwl3945_supported_rate_to_ie(pos, cck_rates,
  1426. priv->active_rate_basic, &left);
  1427. active_rates &= ~ret_rates;
  1428. ret_rates = iwl3945_supported_rate_to_ie(pos, active_rates,
  1429. priv->active_rate_basic, &left);
  1430. active_rates &= ~ret_rates;
  1431. len += 2 + *pos;
  1432. pos += (*pos) + 1;
  1433. if (active_rates == 0)
  1434. goto fill_end;
  1435. /* fill in supported extended rate */
  1436. /* ...next IE... */
  1437. left -= 2;
  1438. if (left < 0)
  1439. return 0;
  1440. /* ... fill it in... */
  1441. *pos++ = WLAN_EID_EXT_SUPP_RATES;
  1442. *pos = 0;
  1443. iwl3945_supported_rate_to_ie(pos, active_rates,
  1444. priv->active_rate_basic, &left);
  1445. if (*pos > 0)
  1446. len += 2 + *pos;
  1447. fill_end:
  1448. return (u16)len;
  1449. }
  1450. /*
  1451. * QoS support
  1452. */
  1453. static int iwl3945_send_qos_params_command(struct iwl3945_priv *priv,
  1454. struct iwl3945_qosparam_cmd *qos)
  1455. {
  1456. return iwl3945_send_cmd_pdu(priv, REPLY_QOS_PARAM,
  1457. sizeof(struct iwl3945_qosparam_cmd), qos);
  1458. }
  1459. static void iwl3945_reset_qos(struct iwl3945_priv *priv)
  1460. {
  1461. u16 cw_min = 15;
  1462. u16 cw_max = 1023;
  1463. u8 aifs = 2;
  1464. u8 is_legacy = 0;
  1465. unsigned long flags;
  1466. int i;
  1467. spin_lock_irqsave(&priv->lock, flags);
  1468. priv->qos_data.qos_active = 0;
  1469. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  1470. if (priv->qos_data.qos_enable)
  1471. priv->qos_data.qos_active = 1;
  1472. if (!(priv->active_rate & 0xfff0)) {
  1473. cw_min = 31;
  1474. is_legacy = 1;
  1475. }
  1476. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  1477. if (priv->qos_data.qos_enable)
  1478. priv->qos_data.qos_active = 1;
  1479. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  1480. cw_min = 31;
  1481. is_legacy = 1;
  1482. }
  1483. if (priv->qos_data.qos_active)
  1484. aifs = 3;
  1485. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  1486. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  1487. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  1488. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  1489. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  1490. if (priv->qos_data.qos_active) {
  1491. i = 1;
  1492. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  1493. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  1494. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  1495. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  1496. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1497. i = 2;
  1498. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1499. cpu_to_le16((cw_min + 1) / 2 - 1);
  1500. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1501. cpu_to_le16(cw_max);
  1502. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  1503. if (is_legacy)
  1504. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1505. cpu_to_le16(6016);
  1506. else
  1507. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1508. cpu_to_le16(3008);
  1509. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1510. i = 3;
  1511. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1512. cpu_to_le16((cw_min + 1) / 4 - 1);
  1513. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1514. cpu_to_le16((cw_max + 1) / 2 - 1);
  1515. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  1516. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1517. if (is_legacy)
  1518. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1519. cpu_to_le16(3264);
  1520. else
  1521. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  1522. cpu_to_le16(1504);
  1523. } else {
  1524. for (i = 1; i < 4; i++) {
  1525. priv->qos_data.def_qos_parm.ac[i].cw_min =
  1526. cpu_to_le16(cw_min);
  1527. priv->qos_data.def_qos_parm.ac[i].cw_max =
  1528. cpu_to_le16(cw_max);
  1529. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  1530. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  1531. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  1532. }
  1533. }
  1534. IWL_DEBUG_QOS("set QoS to default \n");
  1535. spin_unlock_irqrestore(&priv->lock, flags);
  1536. }
  1537. static void iwl3945_activate_qos(struct iwl3945_priv *priv, u8 force)
  1538. {
  1539. unsigned long flags;
  1540. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1541. return;
  1542. if (!priv->qos_data.qos_enable)
  1543. return;
  1544. spin_lock_irqsave(&priv->lock, flags);
  1545. priv->qos_data.def_qos_parm.qos_flags = 0;
  1546. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  1547. !priv->qos_data.qos_cap.q_AP.txop_request)
  1548. priv->qos_data.def_qos_parm.qos_flags |=
  1549. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  1550. if (priv->qos_data.qos_active)
  1551. priv->qos_data.def_qos_parm.qos_flags |=
  1552. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  1553. spin_unlock_irqrestore(&priv->lock, flags);
  1554. if (force || iwl3945_is_associated(priv)) {
  1555. IWL_DEBUG_QOS("send QoS cmd with Qos active %d \n",
  1556. priv->qos_data.qos_active);
  1557. iwl3945_send_qos_params_command(priv,
  1558. &(priv->qos_data.def_qos_parm));
  1559. }
  1560. }
  1561. /*
  1562. * Power management (not Tx power!) functions
  1563. */
  1564. #define MSEC_TO_USEC 1024
  1565. #define NOSLP __constant_cpu_to_le32(0)
  1566. #define SLP IWL_POWER_DRIVER_ALLOW_SLEEP_MSK
  1567. #define SLP_TIMEOUT(T) __constant_cpu_to_le32((T) * MSEC_TO_USEC)
  1568. #define SLP_VEC(X0, X1, X2, X3, X4) {__constant_cpu_to_le32(X0), \
  1569. __constant_cpu_to_le32(X1), \
  1570. __constant_cpu_to_le32(X2), \
  1571. __constant_cpu_to_le32(X3), \
  1572. __constant_cpu_to_le32(X4)}
  1573. /* default power management (not Tx power) table values */
  1574. /* for tim 0-10 */
  1575. static struct iwl3945_power_vec_entry range_0[IWL_POWER_AC] = {
  1576. {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
  1577. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500), SLP_VEC(1, 2, 3, 4, 4)}, 0},
  1578. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300), SLP_VEC(2, 4, 6, 7, 7)}, 0},
  1579. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100), SLP_VEC(2, 6, 9, 9, 10)}, 0},
  1580. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 10)}, 1},
  1581. {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25), SLP_VEC(4, 7, 10, 10, 10)}, 1}
  1582. };
  1583. /* for tim > 10 */
  1584. static struct iwl3945_power_vec_entry range_1[IWL_POWER_AC] = {
  1585. {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
  1586. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500),
  1587. SLP_VEC(1, 2, 3, 4, 0xFF)}, 0},
  1588. {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300),
  1589. SLP_VEC(2, 4, 6, 7, 0xFF)}, 0},
  1590. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100),
  1591. SLP_VEC(2, 6, 9, 9, 0xFF)}, 0},
  1592. {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 0xFF)}, 0},
  1593. {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25),
  1594. SLP_VEC(4, 7, 10, 10, 0xFF)}, 0}
  1595. };
  1596. int iwl3945_power_init_handle(struct iwl3945_priv *priv)
  1597. {
  1598. int rc = 0, i;
  1599. struct iwl3945_power_mgr *pow_data;
  1600. int size = sizeof(struct iwl3945_power_vec_entry) * IWL_POWER_AC;
  1601. u16 pci_pm;
  1602. IWL_DEBUG_POWER("Initialize power \n");
  1603. pow_data = &(priv->power_data);
  1604. memset(pow_data, 0, sizeof(*pow_data));
  1605. pow_data->active_index = IWL_POWER_RANGE_0;
  1606. pow_data->dtim_val = 0xffff;
  1607. memcpy(&pow_data->pwr_range_0[0], &range_0[0], size);
  1608. memcpy(&pow_data->pwr_range_1[0], &range_1[0], size);
  1609. rc = pci_read_config_word(priv->pci_dev, PCI_LINK_CTRL, &pci_pm);
  1610. if (rc != 0)
  1611. return 0;
  1612. else {
  1613. struct iwl3945_powertable_cmd *cmd;
  1614. IWL_DEBUG_POWER("adjust power command flags\n");
  1615. for (i = 0; i < IWL_POWER_AC; i++) {
  1616. cmd = &pow_data->pwr_range_0[i].cmd;
  1617. if (pci_pm & 0x1)
  1618. cmd->flags &= ~IWL_POWER_PCI_PM_MSK;
  1619. else
  1620. cmd->flags |= IWL_POWER_PCI_PM_MSK;
  1621. }
  1622. }
  1623. return rc;
  1624. }
  1625. static int iwl3945_update_power_cmd(struct iwl3945_priv *priv,
  1626. struct iwl3945_powertable_cmd *cmd, u32 mode)
  1627. {
  1628. int rc = 0, i;
  1629. u8 skip;
  1630. u32 max_sleep = 0;
  1631. struct iwl3945_power_vec_entry *range;
  1632. u8 period = 0;
  1633. struct iwl3945_power_mgr *pow_data;
  1634. if (mode > IWL_POWER_INDEX_5) {
  1635. IWL_DEBUG_POWER("Error invalid power mode \n");
  1636. return -1;
  1637. }
  1638. pow_data = &(priv->power_data);
  1639. if (pow_data->active_index == IWL_POWER_RANGE_0)
  1640. range = &pow_data->pwr_range_0[0];
  1641. else
  1642. range = &pow_data->pwr_range_1[1];
  1643. memcpy(cmd, &range[mode].cmd, sizeof(struct iwl3945_powertable_cmd));
  1644. #ifdef IWL_MAC80211_DISABLE
  1645. if (priv->assoc_network != NULL) {
  1646. unsigned long flags;
  1647. period = priv->assoc_network->tim.tim_period;
  1648. }
  1649. #endif /*IWL_MAC80211_DISABLE */
  1650. skip = range[mode].no_dtim;
  1651. if (period == 0) {
  1652. period = 1;
  1653. skip = 0;
  1654. }
  1655. if (skip == 0) {
  1656. max_sleep = period;
  1657. cmd->flags &= ~IWL_POWER_SLEEP_OVER_DTIM_MSK;
  1658. } else {
  1659. __le32 slp_itrvl = cmd->sleep_interval[IWL_POWER_VEC_SIZE - 1];
  1660. max_sleep = (le32_to_cpu(slp_itrvl) / period) * period;
  1661. cmd->flags |= IWL_POWER_SLEEP_OVER_DTIM_MSK;
  1662. }
  1663. for (i = 0; i < IWL_POWER_VEC_SIZE; i++) {
  1664. if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
  1665. cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
  1666. }
  1667. IWL_DEBUG_POWER("Flags value = 0x%08X\n", cmd->flags);
  1668. IWL_DEBUG_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
  1669. IWL_DEBUG_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
  1670. IWL_DEBUG_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
  1671. le32_to_cpu(cmd->sleep_interval[0]),
  1672. le32_to_cpu(cmd->sleep_interval[1]),
  1673. le32_to_cpu(cmd->sleep_interval[2]),
  1674. le32_to_cpu(cmd->sleep_interval[3]),
  1675. le32_to_cpu(cmd->sleep_interval[4]));
  1676. return rc;
  1677. }
  1678. static int iwl3945_send_power_mode(struct iwl3945_priv *priv, u32 mode)
  1679. {
  1680. u32 uninitialized_var(final_mode);
  1681. int rc;
  1682. struct iwl3945_powertable_cmd cmd;
  1683. /* If on battery, set to 3,
  1684. * if plugged into AC power, set to CAM ("continuously aware mode"),
  1685. * else user level */
  1686. switch (mode) {
  1687. case IWL_POWER_BATTERY:
  1688. final_mode = IWL_POWER_INDEX_3;
  1689. break;
  1690. case IWL_POWER_AC:
  1691. final_mode = IWL_POWER_MODE_CAM;
  1692. break;
  1693. default:
  1694. final_mode = mode;
  1695. break;
  1696. }
  1697. iwl3945_update_power_cmd(priv, &cmd, final_mode);
  1698. rc = iwl3945_send_cmd_pdu(priv, POWER_TABLE_CMD, sizeof(cmd), &cmd);
  1699. if (final_mode == IWL_POWER_MODE_CAM)
  1700. clear_bit(STATUS_POWER_PMI, &priv->status);
  1701. else
  1702. set_bit(STATUS_POWER_PMI, &priv->status);
  1703. return rc;
  1704. }
  1705. int iwl3945_is_network_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
  1706. {
  1707. /* Filter incoming packets to determine if they are targeted toward
  1708. * this network, discarding packets coming from ourselves */
  1709. switch (priv->iw_mode) {
  1710. case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
  1711. /* packets from our adapter are dropped (echo) */
  1712. if (!compare_ether_addr(header->addr2, priv->mac_addr))
  1713. return 0;
  1714. /* {broad,multi}cast packets to our IBSS go through */
  1715. if (is_multicast_ether_addr(header->addr1))
  1716. return !compare_ether_addr(header->addr3, priv->bssid);
  1717. /* packets to our adapter go through */
  1718. return !compare_ether_addr(header->addr1, priv->mac_addr);
  1719. case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
  1720. /* packets from our adapter are dropped (echo) */
  1721. if (!compare_ether_addr(header->addr3, priv->mac_addr))
  1722. return 0;
  1723. /* {broad,multi}cast packets to our BSS go through */
  1724. if (is_multicast_ether_addr(header->addr1))
  1725. return !compare_ether_addr(header->addr2, priv->bssid);
  1726. /* packets to our adapter go through */
  1727. return !compare_ether_addr(header->addr1, priv->mac_addr);
  1728. }
  1729. return 1;
  1730. }
  1731. /**
  1732. * iwl3945_scan_cancel - Cancel any currently executing HW scan
  1733. *
  1734. * NOTE: priv->mutex is not required before calling this function
  1735. */
  1736. static int iwl3945_scan_cancel(struct iwl3945_priv *priv)
  1737. {
  1738. if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
  1739. clear_bit(STATUS_SCANNING, &priv->status);
  1740. return 0;
  1741. }
  1742. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1743. if (!test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  1744. IWL_DEBUG_SCAN("Queuing scan abort.\n");
  1745. set_bit(STATUS_SCAN_ABORTING, &priv->status);
  1746. queue_work(priv->workqueue, &priv->abort_scan);
  1747. } else
  1748. IWL_DEBUG_SCAN("Scan abort already in progress.\n");
  1749. return test_bit(STATUS_SCANNING, &priv->status);
  1750. }
  1751. return 0;
  1752. }
  1753. /**
  1754. * iwl3945_scan_cancel_timeout - Cancel any currently executing HW scan
  1755. * @ms: amount of time to wait (in milliseconds) for scan to abort
  1756. *
  1757. * NOTE: priv->mutex must be held before calling this function
  1758. */
  1759. static int iwl3945_scan_cancel_timeout(struct iwl3945_priv *priv, unsigned long ms)
  1760. {
  1761. unsigned long now = jiffies;
  1762. int ret;
  1763. ret = iwl3945_scan_cancel(priv);
  1764. if (ret && ms) {
  1765. mutex_unlock(&priv->mutex);
  1766. while (!time_after(jiffies, now + msecs_to_jiffies(ms)) &&
  1767. test_bit(STATUS_SCANNING, &priv->status))
  1768. msleep(1);
  1769. mutex_lock(&priv->mutex);
  1770. return test_bit(STATUS_SCANNING, &priv->status);
  1771. }
  1772. return ret;
  1773. }
  1774. static void iwl3945_sequence_reset(struct iwl3945_priv *priv)
  1775. {
  1776. /* Reset ieee stats */
  1777. /* We don't reset the net_device_stats (ieee->stats) on
  1778. * re-association */
  1779. priv->last_seq_num = -1;
  1780. priv->last_frag_num = -1;
  1781. priv->last_packet_time = 0;
  1782. iwl3945_scan_cancel(priv);
  1783. }
  1784. #define MAX_UCODE_BEACON_INTERVAL 1024
  1785. #define INTEL_CONN_LISTEN_INTERVAL __constant_cpu_to_le16(0xA)
  1786. static __le16 iwl3945_adjust_beacon_interval(u16 beacon_val)
  1787. {
  1788. u16 new_val = 0;
  1789. u16 beacon_factor = 0;
  1790. beacon_factor =
  1791. (beacon_val + MAX_UCODE_BEACON_INTERVAL)
  1792. / MAX_UCODE_BEACON_INTERVAL;
  1793. new_val = beacon_val / beacon_factor;
  1794. return cpu_to_le16(new_val);
  1795. }
  1796. static void iwl3945_setup_rxon_timing(struct iwl3945_priv *priv)
  1797. {
  1798. u64 interval_tm_unit;
  1799. u64 tsf, result;
  1800. unsigned long flags;
  1801. struct ieee80211_conf *conf = NULL;
  1802. u16 beacon_int = 0;
  1803. conf = ieee80211_get_hw_conf(priv->hw);
  1804. spin_lock_irqsave(&priv->lock, flags);
  1805. priv->rxon_timing.timestamp.dw[1] = cpu_to_le32(priv->timestamp1);
  1806. priv->rxon_timing.timestamp.dw[0] = cpu_to_le32(priv->timestamp0);
  1807. priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
  1808. tsf = priv->timestamp1;
  1809. tsf = ((tsf << 32) | priv->timestamp0);
  1810. beacon_int = priv->beacon_int;
  1811. spin_unlock_irqrestore(&priv->lock, flags);
  1812. if (priv->iw_mode == IEEE80211_IF_TYPE_STA) {
  1813. if (beacon_int == 0) {
  1814. priv->rxon_timing.beacon_interval = cpu_to_le16(100);
  1815. priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
  1816. } else {
  1817. priv->rxon_timing.beacon_interval =
  1818. cpu_to_le16(beacon_int);
  1819. priv->rxon_timing.beacon_interval =
  1820. iwl3945_adjust_beacon_interval(
  1821. le16_to_cpu(priv->rxon_timing.beacon_interval));
  1822. }
  1823. priv->rxon_timing.atim_window = 0;
  1824. } else {
  1825. priv->rxon_timing.beacon_interval =
  1826. iwl3945_adjust_beacon_interval(conf->beacon_int);
  1827. /* TODO: we need to get atim_window from upper stack
  1828. * for now we set to 0 */
  1829. priv->rxon_timing.atim_window = 0;
  1830. }
  1831. interval_tm_unit =
  1832. (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
  1833. result = do_div(tsf, interval_tm_unit);
  1834. priv->rxon_timing.beacon_init_val =
  1835. cpu_to_le32((u32) ((u64) interval_tm_unit - result));
  1836. IWL_DEBUG_ASSOC
  1837. ("beacon interval %d beacon timer %d beacon tim %d\n",
  1838. le16_to_cpu(priv->rxon_timing.beacon_interval),
  1839. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  1840. le16_to_cpu(priv->rxon_timing.atim_window));
  1841. }
  1842. static int iwl3945_scan_initiate(struct iwl3945_priv *priv)
  1843. {
  1844. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  1845. IWL_ERROR("APs don't scan.\n");
  1846. return 0;
  1847. }
  1848. if (!iwl3945_is_ready_rf(priv)) {
  1849. IWL_DEBUG_SCAN("Aborting scan due to not ready.\n");
  1850. return -EIO;
  1851. }
  1852. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1853. IWL_DEBUG_SCAN("Scan already in progress.\n");
  1854. return -EAGAIN;
  1855. }
  1856. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  1857. IWL_DEBUG_SCAN("Scan request while abort pending. "
  1858. "Queuing.\n");
  1859. return -EAGAIN;
  1860. }
  1861. IWL_DEBUG_INFO("Starting scan...\n");
  1862. priv->scan_bands = 2;
  1863. set_bit(STATUS_SCANNING, &priv->status);
  1864. priv->scan_start = jiffies;
  1865. priv->scan_pass_start = priv->scan_start;
  1866. queue_work(priv->workqueue, &priv->request_scan);
  1867. return 0;
  1868. }
  1869. static int iwl3945_set_rxon_hwcrypto(struct iwl3945_priv *priv, int hw_decrypt)
  1870. {
  1871. struct iwl3945_rxon_cmd *rxon = &priv->staging_rxon;
  1872. if (hw_decrypt)
  1873. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  1874. else
  1875. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  1876. return 0;
  1877. }
  1878. static void iwl3945_set_flags_for_phymode(struct iwl3945_priv *priv,
  1879. enum ieee80211_band band)
  1880. {
  1881. if (band == IEEE80211_BAND_5GHZ) {
  1882. priv->staging_rxon.flags &=
  1883. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1884. | RXON_FLG_CCK_MSK);
  1885. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1886. } else {
  1887. /* Copied from iwl3945_bg_post_associate() */
  1888. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1889. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1890. else
  1891. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1892. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  1893. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1894. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1895. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1896. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1897. }
  1898. }
  1899. /*
  1900. * initialize rxon structure with default values from eeprom
  1901. */
  1902. static void iwl3945_connection_init_rx_config(struct iwl3945_priv *priv)
  1903. {
  1904. const struct iwl3945_channel_info *ch_info;
  1905. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1906. switch (priv->iw_mode) {
  1907. case IEEE80211_IF_TYPE_AP:
  1908. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1909. break;
  1910. case IEEE80211_IF_TYPE_STA:
  1911. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1912. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1913. break;
  1914. case IEEE80211_IF_TYPE_IBSS:
  1915. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1916. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1917. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1918. RXON_FILTER_ACCEPT_GRP_MSK;
  1919. break;
  1920. case IEEE80211_IF_TYPE_MNTR:
  1921. priv->staging_rxon.dev_type = RXON_DEV_TYPE_SNIFFER;
  1922. priv->staging_rxon.filter_flags = RXON_FILTER_PROMISC_MSK |
  1923. RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
  1924. break;
  1925. }
  1926. #if 0
  1927. /* TODO: Figure out when short_preamble would be set and cache from
  1928. * that */
  1929. if (!hw_to_local(priv->hw)->short_preamble)
  1930. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1931. else
  1932. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1933. #endif
  1934. ch_info = iwl3945_get_channel_info(priv, priv->band,
  1935. le16_to_cpu(priv->staging_rxon.channel));
  1936. if (!ch_info)
  1937. ch_info = &priv->channel_info[0];
  1938. /*
  1939. * in some case A channels are all non IBSS
  1940. * in this case force B/G channel
  1941. */
  1942. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  1943. !(is_channel_ibss(ch_info)))
  1944. ch_info = &priv->channel_info[0];
  1945. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1946. if (is_channel_a_band(ch_info))
  1947. priv->band = IEEE80211_BAND_5GHZ;
  1948. else
  1949. priv->band = IEEE80211_BAND_2GHZ;
  1950. iwl3945_set_flags_for_phymode(priv, priv->band);
  1951. priv->staging_rxon.ofdm_basic_rates =
  1952. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1953. priv->staging_rxon.cck_basic_rates =
  1954. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1955. }
  1956. static int iwl3945_set_mode(struct iwl3945_priv *priv, int mode)
  1957. {
  1958. if (mode == IEEE80211_IF_TYPE_IBSS) {
  1959. const struct iwl3945_channel_info *ch_info;
  1960. ch_info = iwl3945_get_channel_info(priv,
  1961. priv->band,
  1962. le16_to_cpu(priv->staging_rxon.channel));
  1963. if (!ch_info || !is_channel_ibss(ch_info)) {
  1964. IWL_ERROR("channel %d not IBSS channel\n",
  1965. le16_to_cpu(priv->staging_rxon.channel));
  1966. return -EINVAL;
  1967. }
  1968. }
  1969. priv->iw_mode = mode;
  1970. iwl3945_connection_init_rx_config(priv);
  1971. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1972. iwl3945_clear_stations_table(priv);
  1973. /* dont commit rxon if rf-kill is on*/
  1974. if (!iwl3945_is_ready_rf(priv))
  1975. return -EAGAIN;
  1976. cancel_delayed_work(&priv->scan_check);
  1977. if (iwl3945_scan_cancel_timeout(priv, 100)) {
  1978. IWL_WARNING("Aborted scan still in progress after 100ms\n");
  1979. IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
  1980. return -EAGAIN;
  1981. }
  1982. iwl3945_commit_rxon(priv);
  1983. return 0;
  1984. }
  1985. static void iwl3945_build_tx_cmd_hwcrypto(struct iwl3945_priv *priv,
  1986. struct ieee80211_tx_control *ctl,
  1987. struct iwl3945_cmd *cmd,
  1988. struct sk_buff *skb_frag,
  1989. int last_frag)
  1990. {
  1991. struct iwl3945_hw_key *keyinfo = &priv->stations[ctl->key_idx].keyinfo;
  1992. switch (keyinfo->alg) {
  1993. case ALG_CCMP:
  1994. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_CCM;
  1995. memcpy(cmd->cmd.tx.key, keyinfo->key, keyinfo->keylen);
  1996. IWL_DEBUG_TX("tx_cmd with aes hwcrypto\n");
  1997. break;
  1998. case ALG_TKIP:
  1999. #if 0
  2000. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_TKIP;
  2001. if (last_frag)
  2002. memcpy(cmd->cmd.tx.tkip_mic.byte, skb_frag->tail - 8,
  2003. 8);
  2004. else
  2005. memset(cmd->cmd.tx.tkip_mic.byte, 0, 8);
  2006. #endif
  2007. break;
  2008. case ALG_WEP:
  2009. cmd->cmd.tx.sec_ctl = TX_CMD_SEC_WEP |
  2010. (ctl->key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
  2011. if (keyinfo->keylen == 13)
  2012. cmd->cmd.tx.sec_ctl |= TX_CMD_SEC_KEY128;
  2013. memcpy(&cmd->cmd.tx.key[3], keyinfo->key, keyinfo->keylen);
  2014. IWL_DEBUG_TX("Configuring packet for WEP encryption "
  2015. "with key %d\n", ctl->key_idx);
  2016. break;
  2017. default:
  2018. printk(KERN_ERR "Unknown encode alg %d\n", keyinfo->alg);
  2019. break;
  2020. }
  2021. }
  2022. /*
  2023. * handle build REPLY_TX command notification.
  2024. */
  2025. static void iwl3945_build_tx_cmd_basic(struct iwl3945_priv *priv,
  2026. struct iwl3945_cmd *cmd,
  2027. struct ieee80211_tx_control *ctrl,
  2028. struct ieee80211_hdr *hdr,
  2029. int is_unicast, u8 std_id)
  2030. {
  2031. __le16 *qc;
  2032. u16 fc = le16_to_cpu(hdr->frame_control);
  2033. __le32 tx_flags = cmd->cmd.tx.tx_flags;
  2034. cmd->cmd.tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2035. if (!(ctrl->flags & IEEE80211_TXCTL_NO_ACK)) {
  2036. tx_flags |= TX_CMD_FLG_ACK_MSK;
  2037. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
  2038. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2039. if (ieee80211_is_probe_response(fc) &&
  2040. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  2041. tx_flags |= TX_CMD_FLG_TSF_MSK;
  2042. } else {
  2043. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  2044. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2045. }
  2046. cmd->cmd.tx.sta_id = std_id;
  2047. if (ieee80211_get_morefrag(hdr))
  2048. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  2049. qc = ieee80211_get_qos_ctrl(hdr);
  2050. if (qc) {
  2051. cmd->cmd.tx.tid_tspec = (u8) (le16_to_cpu(*qc) & 0xf);
  2052. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  2053. } else
  2054. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  2055. if (ctrl->flags & IEEE80211_TXCTL_USE_RTS_CTS) {
  2056. tx_flags |= TX_CMD_FLG_RTS_MSK;
  2057. tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  2058. } else if (ctrl->flags & IEEE80211_TXCTL_USE_CTS_PROTECT) {
  2059. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  2060. tx_flags |= TX_CMD_FLG_CTS_MSK;
  2061. }
  2062. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  2063. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  2064. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  2065. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  2066. if ((fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_ASSOC_REQ ||
  2067. (fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_REASSOC_REQ)
  2068. cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(3);
  2069. else
  2070. cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(2);
  2071. } else
  2072. cmd->cmd.tx.timeout.pm_frame_timeout = 0;
  2073. cmd->cmd.tx.driver_txop = 0;
  2074. cmd->cmd.tx.tx_flags = tx_flags;
  2075. cmd->cmd.tx.next_frame_len = 0;
  2076. }
  2077. /**
  2078. * iwl3945_get_sta_id - Find station's index within station table
  2079. */
  2080. static int iwl3945_get_sta_id(struct iwl3945_priv *priv, struct ieee80211_hdr *hdr)
  2081. {
  2082. int sta_id;
  2083. u16 fc = le16_to_cpu(hdr->frame_control);
  2084. /* If this frame is broadcast or management, use broadcast station id */
  2085. if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
  2086. is_multicast_ether_addr(hdr->addr1))
  2087. return priv->hw_setting.bcast_sta_id;
  2088. switch (priv->iw_mode) {
  2089. /* If we are a client station in a BSS network, use the special
  2090. * AP station entry (that's the only station we communicate with) */
  2091. case IEEE80211_IF_TYPE_STA:
  2092. return IWL_AP_ID;
  2093. /* If we are an AP, then find the station, or use BCAST */
  2094. case IEEE80211_IF_TYPE_AP:
  2095. sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
  2096. if (sta_id != IWL_INVALID_STATION)
  2097. return sta_id;
  2098. return priv->hw_setting.bcast_sta_id;
  2099. /* If this frame is going out to an IBSS network, find the station,
  2100. * or create a new station table entry */
  2101. case IEEE80211_IF_TYPE_IBSS: {
  2102. DECLARE_MAC_BUF(mac);
  2103. /* Create new station table entry */
  2104. sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
  2105. if (sta_id != IWL_INVALID_STATION)
  2106. return sta_id;
  2107. sta_id = iwl3945_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
  2108. if (sta_id != IWL_INVALID_STATION)
  2109. return sta_id;
  2110. IWL_DEBUG_DROP("Station %s not in station map. "
  2111. "Defaulting to broadcast...\n",
  2112. print_mac(mac, hdr->addr1));
  2113. iwl3945_print_hex_dump(IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
  2114. return priv->hw_setting.bcast_sta_id;
  2115. }
  2116. default:
  2117. IWL_WARNING("Unknown mode of operation: %d", priv->iw_mode);
  2118. return priv->hw_setting.bcast_sta_id;
  2119. }
  2120. }
  2121. /*
  2122. * start REPLY_TX command process
  2123. */
  2124. static int iwl3945_tx_skb(struct iwl3945_priv *priv,
  2125. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  2126. {
  2127. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2128. struct iwl3945_tfd_frame *tfd;
  2129. u32 *control_flags;
  2130. int txq_id = ctl->queue;
  2131. struct iwl3945_tx_queue *txq = NULL;
  2132. struct iwl3945_queue *q = NULL;
  2133. dma_addr_t phys_addr;
  2134. dma_addr_t txcmd_phys;
  2135. struct iwl3945_cmd *out_cmd = NULL;
  2136. u16 len, idx, len_org;
  2137. u8 id, hdr_len, unicast;
  2138. u8 sta_id;
  2139. u16 seq_number = 0;
  2140. u16 fc;
  2141. __le16 *qc;
  2142. u8 wait_write_ptr = 0;
  2143. unsigned long flags;
  2144. int rc;
  2145. spin_lock_irqsave(&priv->lock, flags);
  2146. if (iwl3945_is_rfkill(priv)) {
  2147. IWL_DEBUG_DROP("Dropping - RF KILL\n");
  2148. goto drop_unlock;
  2149. }
  2150. if (!priv->vif) {
  2151. IWL_DEBUG_DROP("Dropping - !priv->vif\n");
  2152. goto drop_unlock;
  2153. }
  2154. if ((ctl->tx_rate->hw_value & 0xFF) == IWL_INVALID_RATE) {
  2155. IWL_ERROR("ERROR: No TX rate available.\n");
  2156. goto drop_unlock;
  2157. }
  2158. unicast = !is_multicast_ether_addr(hdr->addr1);
  2159. id = 0;
  2160. fc = le16_to_cpu(hdr->frame_control);
  2161. #ifdef CONFIG_IWL3945_DEBUG
  2162. if (ieee80211_is_auth(fc))
  2163. IWL_DEBUG_TX("Sending AUTH frame\n");
  2164. else if (ieee80211_is_assoc_request(fc))
  2165. IWL_DEBUG_TX("Sending ASSOC frame\n");
  2166. else if (ieee80211_is_reassoc_request(fc))
  2167. IWL_DEBUG_TX("Sending REASSOC frame\n");
  2168. #endif
  2169. /* drop all data frame if we are not associated */
  2170. if ((!iwl3945_is_associated(priv) ||
  2171. ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && !priv->assoc_id)) &&
  2172. ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_DATA)) {
  2173. IWL_DEBUG_DROP("Dropping - !iwl3945_is_associated\n");
  2174. goto drop_unlock;
  2175. }
  2176. spin_unlock_irqrestore(&priv->lock, flags);
  2177. hdr_len = ieee80211_get_hdrlen(fc);
  2178. /* Find (or create) index into station table for destination station */
  2179. sta_id = iwl3945_get_sta_id(priv, hdr);
  2180. if (sta_id == IWL_INVALID_STATION) {
  2181. DECLARE_MAC_BUF(mac);
  2182. IWL_DEBUG_DROP("Dropping - INVALID STATION: %s\n",
  2183. print_mac(mac, hdr->addr1));
  2184. goto drop;
  2185. }
  2186. IWL_DEBUG_RATE("station Id %d\n", sta_id);
  2187. qc = ieee80211_get_qos_ctrl(hdr);
  2188. if (qc) {
  2189. u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
  2190. seq_number = priv->stations[sta_id].tid[tid].seq_number &
  2191. IEEE80211_SCTL_SEQ;
  2192. hdr->seq_ctrl = cpu_to_le16(seq_number) |
  2193. (hdr->seq_ctrl &
  2194. __constant_cpu_to_le16(IEEE80211_SCTL_FRAG));
  2195. seq_number += 0x10;
  2196. }
  2197. /* Descriptor for chosen Tx queue */
  2198. txq = &priv->txq[txq_id];
  2199. q = &txq->q;
  2200. spin_lock_irqsave(&priv->lock, flags);
  2201. /* Set up first empty TFD within this queue's circular TFD buffer */
  2202. tfd = &txq->bd[q->write_ptr];
  2203. memset(tfd, 0, sizeof(*tfd));
  2204. control_flags = (u32 *) tfd;
  2205. idx = get_cmd_index(q, q->write_ptr, 0);
  2206. /* Set up driver data for this TFD */
  2207. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl3945_tx_info));
  2208. txq->txb[q->write_ptr].skb[0] = skb;
  2209. memcpy(&(txq->txb[q->write_ptr].status.control),
  2210. ctl, sizeof(struct ieee80211_tx_control));
  2211. /* Init first empty entry in queue's array of Tx/cmd buffers */
  2212. out_cmd = &txq->cmd[idx];
  2213. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  2214. memset(&out_cmd->cmd.tx, 0, sizeof(out_cmd->cmd.tx));
  2215. /*
  2216. * Set up the Tx-command (not MAC!) header.
  2217. * Store the chosen Tx queue and TFD index within the sequence field;
  2218. * after Tx, uCode's Tx response will return this value so driver can
  2219. * locate the frame within the tx queue and do post-tx processing.
  2220. */
  2221. out_cmd->hdr.cmd = REPLY_TX;
  2222. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  2223. INDEX_TO_SEQ(q->write_ptr)));
  2224. /* Copy MAC header from skb into command buffer */
  2225. memcpy(out_cmd->cmd.tx.hdr, hdr, hdr_len);
  2226. /*
  2227. * Use the first empty entry in this queue's command buffer array
  2228. * to contain the Tx command and MAC header concatenated together
  2229. * (payload data will be in another buffer).
  2230. * Size of this varies, due to varying MAC header length.
  2231. * If end is not dword aligned, we'll have 2 extra bytes at the end
  2232. * of the MAC header (device reads on dword boundaries).
  2233. * We'll tell device about this padding later.
  2234. */
  2235. len = priv->hw_setting.tx_cmd_len +
  2236. sizeof(struct iwl3945_cmd_header) + hdr_len;
  2237. len_org = len;
  2238. len = (len + 3) & ~3;
  2239. if (len_org != len)
  2240. len_org = 1;
  2241. else
  2242. len_org = 0;
  2243. /* Physical address of this Tx command's header (not MAC header!),
  2244. * within command buffer array. */
  2245. txcmd_phys = txq->dma_addr_cmd + sizeof(struct iwl3945_cmd) * idx +
  2246. offsetof(struct iwl3945_cmd, hdr);
  2247. /* Add buffer containing Tx command and MAC(!) header to TFD's
  2248. * first entry */
  2249. iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len);
  2250. if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT))
  2251. iwl3945_build_tx_cmd_hwcrypto(priv, ctl, out_cmd, skb, 0);
  2252. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  2253. * if any (802.11 null frames have no payload). */
  2254. len = skb->len - hdr_len;
  2255. if (len) {
  2256. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  2257. len, PCI_DMA_TODEVICE);
  2258. iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len);
  2259. }
  2260. if (!len)
  2261. /* If there is no payload, then we use only one Tx buffer */
  2262. *control_flags = TFD_CTL_COUNT_SET(1);
  2263. else
  2264. /* Else use 2 buffers.
  2265. * Tell 3945 about any padding after MAC header */
  2266. *control_flags = TFD_CTL_COUNT_SET(2) |
  2267. TFD_CTL_PAD_SET(U32_PAD(len));
  2268. /* Total # bytes to be transmitted */
  2269. len = (u16)skb->len;
  2270. out_cmd->cmd.tx.len = cpu_to_le16(len);
  2271. /* TODO need this for burst mode later on */
  2272. iwl3945_build_tx_cmd_basic(priv, out_cmd, ctl, hdr, unicast, sta_id);
  2273. /* set is_hcca to 0; it probably will never be implemented */
  2274. iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, ctl, hdr, sta_id, 0);
  2275. out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
  2276. out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
  2277. if (!ieee80211_get_morefrag(hdr)) {
  2278. txq->need_update = 1;
  2279. if (qc) {
  2280. u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
  2281. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  2282. }
  2283. } else {
  2284. wait_write_ptr = 1;
  2285. txq->need_update = 0;
  2286. }
  2287. iwl3945_print_hex_dump(IWL_DL_TX, out_cmd->cmd.payload,
  2288. sizeof(out_cmd->cmd.tx));
  2289. iwl3945_print_hex_dump(IWL_DL_TX, (u8 *)out_cmd->cmd.tx.hdr,
  2290. ieee80211_get_hdrlen(fc));
  2291. /* Tell device the write index *just past* this latest filled TFD */
  2292. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  2293. rc = iwl3945_tx_queue_update_write_ptr(priv, txq);
  2294. spin_unlock_irqrestore(&priv->lock, flags);
  2295. if (rc)
  2296. return rc;
  2297. if ((iwl3945_queue_space(q) < q->high_mark)
  2298. && priv->mac80211_registered) {
  2299. if (wait_write_ptr) {
  2300. spin_lock_irqsave(&priv->lock, flags);
  2301. txq->need_update = 1;
  2302. iwl3945_tx_queue_update_write_ptr(priv, txq);
  2303. spin_unlock_irqrestore(&priv->lock, flags);
  2304. }
  2305. ieee80211_stop_queue(priv->hw, ctl->queue);
  2306. }
  2307. return 0;
  2308. drop_unlock:
  2309. spin_unlock_irqrestore(&priv->lock, flags);
  2310. drop:
  2311. return -1;
  2312. }
  2313. static void iwl3945_set_rate(struct iwl3945_priv *priv)
  2314. {
  2315. const struct ieee80211_supported_band *sband = NULL;
  2316. struct ieee80211_rate *rate;
  2317. int i;
  2318. sband = iwl3945_get_band(priv, priv->band);
  2319. if (!sband) {
  2320. IWL_ERROR("Failed to set rate: unable to get hw mode\n");
  2321. return;
  2322. }
  2323. priv->active_rate = 0;
  2324. priv->active_rate_basic = 0;
  2325. IWL_DEBUG_RATE("Setting rates for %s GHz\n",
  2326. sband->band == IEEE80211_BAND_2GHZ ? "2.4" : "5");
  2327. for (i = 0; i < sband->n_bitrates; i++) {
  2328. rate = &sband->bitrates[i];
  2329. if ((rate->hw_value < IWL_RATE_COUNT) &&
  2330. !(rate->flags & IEEE80211_CHAN_DISABLED)) {
  2331. IWL_DEBUG_RATE("Adding rate index %d (plcp %d)\n",
  2332. rate->hw_value, iwl3945_rates[rate->hw_value].plcp);
  2333. priv->active_rate |= (1 << rate->hw_value);
  2334. }
  2335. }
  2336. IWL_DEBUG_RATE("Set active_rate = %0x, active_rate_basic = %0x\n",
  2337. priv->active_rate, priv->active_rate_basic);
  2338. /*
  2339. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  2340. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  2341. * OFDM
  2342. */
  2343. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  2344. priv->staging_rxon.cck_basic_rates =
  2345. ((priv->active_rate_basic &
  2346. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  2347. else
  2348. priv->staging_rxon.cck_basic_rates =
  2349. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  2350. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  2351. priv->staging_rxon.ofdm_basic_rates =
  2352. ((priv->active_rate_basic &
  2353. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  2354. IWL_FIRST_OFDM_RATE) & 0xFF;
  2355. else
  2356. priv->staging_rxon.ofdm_basic_rates =
  2357. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2358. }
  2359. static void iwl3945_radio_kill_sw(struct iwl3945_priv *priv, int disable_radio)
  2360. {
  2361. unsigned long flags;
  2362. if (!!disable_radio == test_bit(STATUS_RF_KILL_SW, &priv->status))
  2363. return;
  2364. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO %s\n",
  2365. disable_radio ? "OFF" : "ON");
  2366. if (disable_radio) {
  2367. iwl3945_scan_cancel(priv);
  2368. /* FIXME: This is a workaround for AP */
  2369. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  2370. spin_lock_irqsave(&priv->lock, flags);
  2371. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
  2372. CSR_UCODE_SW_BIT_RFKILL);
  2373. spin_unlock_irqrestore(&priv->lock, flags);
  2374. iwl3945_send_card_state(priv, CARD_STATE_CMD_DISABLE, 0);
  2375. set_bit(STATUS_RF_KILL_SW, &priv->status);
  2376. }
  2377. return;
  2378. }
  2379. spin_lock_irqsave(&priv->lock, flags);
  2380. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2381. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  2382. spin_unlock_irqrestore(&priv->lock, flags);
  2383. /* wake up ucode */
  2384. msleep(10);
  2385. spin_lock_irqsave(&priv->lock, flags);
  2386. iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
  2387. if (!iwl3945_grab_nic_access(priv))
  2388. iwl3945_release_nic_access(priv);
  2389. spin_unlock_irqrestore(&priv->lock, flags);
  2390. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  2391. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  2392. "disabled by HW switch\n");
  2393. return;
  2394. }
  2395. queue_work(priv->workqueue, &priv->restart);
  2396. return;
  2397. }
  2398. void iwl3945_set_decrypted_flag(struct iwl3945_priv *priv, struct sk_buff *skb,
  2399. u32 decrypt_res, struct ieee80211_rx_status *stats)
  2400. {
  2401. u16 fc =
  2402. le16_to_cpu(((struct ieee80211_hdr *)skb->data)->frame_control);
  2403. if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
  2404. return;
  2405. if (!(fc & IEEE80211_FCTL_PROTECTED))
  2406. return;
  2407. IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
  2408. switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
  2409. case RX_RES_STATUS_SEC_TYPE_TKIP:
  2410. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2411. RX_RES_STATUS_BAD_ICV_MIC)
  2412. stats->flag |= RX_FLAG_MMIC_ERROR;
  2413. case RX_RES_STATUS_SEC_TYPE_WEP:
  2414. case RX_RES_STATUS_SEC_TYPE_CCMP:
  2415. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2416. RX_RES_STATUS_DECRYPT_OK) {
  2417. IWL_DEBUG_RX("hw decrypt successfully!!!\n");
  2418. stats->flag |= RX_FLAG_DECRYPTED;
  2419. }
  2420. break;
  2421. default:
  2422. break;
  2423. }
  2424. }
  2425. #define IWL_PACKET_RETRY_TIME HZ
  2426. int iwl3945_is_duplicate_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
  2427. {
  2428. u16 sc = le16_to_cpu(header->seq_ctrl);
  2429. u16 seq = (sc & IEEE80211_SCTL_SEQ) >> 4;
  2430. u16 frag = sc & IEEE80211_SCTL_FRAG;
  2431. u16 *last_seq, *last_frag;
  2432. unsigned long *last_time;
  2433. switch (priv->iw_mode) {
  2434. case IEEE80211_IF_TYPE_IBSS:{
  2435. struct list_head *p;
  2436. struct iwl3945_ibss_seq *entry = NULL;
  2437. u8 *mac = header->addr2;
  2438. int index = mac[5] & (IWL_IBSS_MAC_HASH_SIZE - 1);
  2439. __list_for_each(p, &priv->ibss_mac_hash[index]) {
  2440. entry = list_entry(p, struct iwl3945_ibss_seq, list);
  2441. if (!compare_ether_addr(entry->mac, mac))
  2442. break;
  2443. }
  2444. if (p == &priv->ibss_mac_hash[index]) {
  2445. entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
  2446. if (!entry) {
  2447. IWL_ERROR("Cannot malloc new mac entry\n");
  2448. return 0;
  2449. }
  2450. memcpy(entry->mac, mac, ETH_ALEN);
  2451. entry->seq_num = seq;
  2452. entry->frag_num = frag;
  2453. entry->packet_time = jiffies;
  2454. list_add(&entry->list, &priv->ibss_mac_hash[index]);
  2455. return 0;
  2456. }
  2457. last_seq = &entry->seq_num;
  2458. last_frag = &entry->frag_num;
  2459. last_time = &entry->packet_time;
  2460. break;
  2461. }
  2462. case IEEE80211_IF_TYPE_STA:
  2463. last_seq = &priv->last_seq_num;
  2464. last_frag = &priv->last_frag_num;
  2465. last_time = &priv->last_packet_time;
  2466. break;
  2467. default:
  2468. return 0;
  2469. }
  2470. if ((*last_seq == seq) &&
  2471. time_after(*last_time + IWL_PACKET_RETRY_TIME, jiffies)) {
  2472. if (*last_frag == frag)
  2473. goto drop;
  2474. if (*last_frag + 1 != frag)
  2475. /* out-of-order fragment */
  2476. goto drop;
  2477. } else
  2478. *last_seq = seq;
  2479. *last_frag = frag;
  2480. *last_time = jiffies;
  2481. return 0;
  2482. drop:
  2483. return 1;
  2484. }
  2485. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  2486. #include "iwl-spectrum.h"
  2487. #define BEACON_TIME_MASK_LOW 0x00FFFFFF
  2488. #define BEACON_TIME_MASK_HIGH 0xFF000000
  2489. #define TIME_UNIT 1024
  2490. /*
  2491. * extended beacon time format
  2492. * time in usec will be changed into a 32-bit value in 8:24 format
  2493. * the high 1 byte is the beacon counts
  2494. * the lower 3 bytes is the time in usec within one beacon interval
  2495. */
  2496. static u32 iwl3945_usecs_to_beacons(u32 usec, u32 beacon_interval)
  2497. {
  2498. u32 quot;
  2499. u32 rem;
  2500. u32 interval = beacon_interval * 1024;
  2501. if (!interval || !usec)
  2502. return 0;
  2503. quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
  2504. rem = (usec % interval) & BEACON_TIME_MASK_LOW;
  2505. return (quot << 24) + rem;
  2506. }
  2507. /* base is usually what we get from ucode with each received frame,
  2508. * the same as HW timer counter counting down
  2509. */
  2510. static __le32 iwl3945_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
  2511. {
  2512. u32 base_low = base & BEACON_TIME_MASK_LOW;
  2513. u32 addon_low = addon & BEACON_TIME_MASK_LOW;
  2514. u32 interval = beacon_interval * TIME_UNIT;
  2515. u32 res = (base & BEACON_TIME_MASK_HIGH) +
  2516. (addon & BEACON_TIME_MASK_HIGH);
  2517. if (base_low > addon_low)
  2518. res += base_low - addon_low;
  2519. else if (base_low < addon_low) {
  2520. res += interval + base_low - addon_low;
  2521. res += (1 << 24);
  2522. } else
  2523. res += (1 << 24);
  2524. return cpu_to_le32(res);
  2525. }
  2526. static int iwl3945_get_measurement(struct iwl3945_priv *priv,
  2527. struct ieee80211_measurement_params *params,
  2528. u8 type)
  2529. {
  2530. struct iwl3945_spectrum_cmd spectrum;
  2531. struct iwl3945_rx_packet *res;
  2532. struct iwl3945_host_cmd cmd = {
  2533. .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
  2534. .data = (void *)&spectrum,
  2535. .meta.flags = CMD_WANT_SKB,
  2536. };
  2537. u32 add_time = le64_to_cpu(params->start_time);
  2538. int rc;
  2539. int spectrum_resp_status;
  2540. int duration = le16_to_cpu(params->duration);
  2541. if (iwl3945_is_associated(priv))
  2542. add_time =
  2543. iwl3945_usecs_to_beacons(
  2544. le64_to_cpu(params->start_time) - priv->last_tsf,
  2545. le16_to_cpu(priv->rxon_timing.beacon_interval));
  2546. memset(&spectrum, 0, sizeof(spectrum));
  2547. spectrum.channel_count = cpu_to_le16(1);
  2548. spectrum.flags =
  2549. RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
  2550. spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
  2551. cmd.len = sizeof(spectrum);
  2552. spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
  2553. if (iwl3945_is_associated(priv))
  2554. spectrum.start_time =
  2555. iwl3945_add_beacon_time(priv->last_beacon_time,
  2556. add_time,
  2557. le16_to_cpu(priv->rxon_timing.beacon_interval));
  2558. else
  2559. spectrum.start_time = 0;
  2560. spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
  2561. spectrum.channels[0].channel = params->channel;
  2562. spectrum.channels[0].type = type;
  2563. if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
  2564. spectrum.flags |= RXON_FLG_BAND_24G_MSK |
  2565. RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
  2566. rc = iwl3945_send_cmd_sync(priv, &cmd);
  2567. if (rc)
  2568. return rc;
  2569. res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
  2570. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  2571. IWL_ERROR("Bad return from REPLY_RX_ON_ASSOC command\n");
  2572. rc = -EIO;
  2573. }
  2574. spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
  2575. switch (spectrum_resp_status) {
  2576. case 0: /* Command will be handled */
  2577. if (res->u.spectrum.id != 0xff) {
  2578. IWL_DEBUG_INFO("Replaced existing measurement: %d\n",
  2579. res->u.spectrum.id);
  2580. priv->measurement_status &= ~MEASUREMENT_READY;
  2581. }
  2582. priv->measurement_status |= MEASUREMENT_ACTIVE;
  2583. rc = 0;
  2584. break;
  2585. case 1: /* Command will not be handled */
  2586. rc = -EAGAIN;
  2587. break;
  2588. }
  2589. dev_kfree_skb_any(cmd.meta.u.skb);
  2590. return rc;
  2591. }
  2592. #endif
  2593. static void iwl3945_rx_reply_alive(struct iwl3945_priv *priv,
  2594. struct iwl3945_rx_mem_buffer *rxb)
  2595. {
  2596. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2597. struct iwl3945_alive_resp *palive;
  2598. struct delayed_work *pwork;
  2599. palive = &pkt->u.alive_frame;
  2600. IWL_DEBUG_INFO("Alive ucode status 0x%08X revision "
  2601. "0x%01X 0x%01X\n",
  2602. palive->is_valid, palive->ver_type,
  2603. palive->ver_subtype);
  2604. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  2605. IWL_DEBUG_INFO("Initialization Alive received.\n");
  2606. memcpy(&priv->card_alive_init,
  2607. &pkt->u.alive_frame,
  2608. sizeof(struct iwl3945_init_alive_resp));
  2609. pwork = &priv->init_alive_start;
  2610. } else {
  2611. IWL_DEBUG_INFO("Runtime Alive received.\n");
  2612. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  2613. sizeof(struct iwl3945_alive_resp));
  2614. pwork = &priv->alive_start;
  2615. iwl3945_disable_events(priv);
  2616. }
  2617. /* We delay the ALIVE response by 5ms to
  2618. * give the HW RF Kill time to activate... */
  2619. if (palive->is_valid == UCODE_VALID_OK)
  2620. queue_delayed_work(priv->workqueue, pwork,
  2621. msecs_to_jiffies(5));
  2622. else
  2623. IWL_WARNING("uCode did not respond OK.\n");
  2624. }
  2625. static void iwl3945_rx_reply_add_sta(struct iwl3945_priv *priv,
  2626. struct iwl3945_rx_mem_buffer *rxb)
  2627. {
  2628. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2629. IWL_DEBUG_RX("Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
  2630. return;
  2631. }
  2632. static void iwl3945_rx_reply_error(struct iwl3945_priv *priv,
  2633. struct iwl3945_rx_mem_buffer *rxb)
  2634. {
  2635. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2636. IWL_ERROR("Error Reply type 0x%08X cmd %s (0x%02X) "
  2637. "seq 0x%04X ser 0x%08X\n",
  2638. le32_to_cpu(pkt->u.err_resp.error_type),
  2639. get_cmd_string(pkt->u.err_resp.cmd_id),
  2640. pkt->u.err_resp.cmd_id,
  2641. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  2642. le32_to_cpu(pkt->u.err_resp.error_info));
  2643. }
  2644. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  2645. static void iwl3945_rx_csa(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  2646. {
  2647. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2648. struct iwl3945_rxon_cmd *rxon = (void *)&priv->active_rxon;
  2649. struct iwl3945_csa_notification *csa = &(pkt->u.csa_notif);
  2650. IWL_DEBUG_11H("CSA notif: channel %d, status %d\n",
  2651. le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
  2652. rxon->channel = csa->channel;
  2653. priv->staging_rxon.channel = csa->channel;
  2654. }
  2655. static void iwl3945_rx_spectrum_measure_notif(struct iwl3945_priv *priv,
  2656. struct iwl3945_rx_mem_buffer *rxb)
  2657. {
  2658. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  2659. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2660. struct iwl3945_spectrum_notification *report = &(pkt->u.spectrum_notif);
  2661. if (!report->state) {
  2662. IWL_DEBUG(IWL_DL_11H | IWL_DL_INFO,
  2663. "Spectrum Measure Notification: Start\n");
  2664. return;
  2665. }
  2666. memcpy(&priv->measure_report, report, sizeof(*report));
  2667. priv->measurement_status |= MEASUREMENT_READY;
  2668. #endif
  2669. }
  2670. static void iwl3945_rx_pm_sleep_notif(struct iwl3945_priv *priv,
  2671. struct iwl3945_rx_mem_buffer *rxb)
  2672. {
  2673. #ifdef CONFIG_IWL3945_DEBUG
  2674. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2675. struct iwl3945_sleep_notification *sleep = &(pkt->u.sleep_notif);
  2676. IWL_DEBUG_RX("sleep mode: %d, src: %d\n",
  2677. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  2678. #endif
  2679. }
  2680. static void iwl3945_rx_pm_debug_statistics_notif(struct iwl3945_priv *priv,
  2681. struct iwl3945_rx_mem_buffer *rxb)
  2682. {
  2683. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2684. IWL_DEBUG_RADIO("Dumping %d bytes of unhandled "
  2685. "notification for %s:\n",
  2686. le32_to_cpu(pkt->len), get_cmd_string(pkt->hdr.cmd));
  2687. iwl3945_print_hex_dump(IWL_DL_RADIO, pkt->u.raw, le32_to_cpu(pkt->len));
  2688. }
  2689. static void iwl3945_bg_beacon_update(struct work_struct *work)
  2690. {
  2691. struct iwl3945_priv *priv =
  2692. container_of(work, struct iwl3945_priv, beacon_update);
  2693. struct sk_buff *beacon;
  2694. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  2695. beacon = ieee80211_beacon_get(priv->hw, priv->vif, NULL);
  2696. if (!beacon) {
  2697. IWL_ERROR("update beacon failed\n");
  2698. return;
  2699. }
  2700. mutex_lock(&priv->mutex);
  2701. /* new beacon skb is allocated every time; dispose previous.*/
  2702. if (priv->ibss_beacon)
  2703. dev_kfree_skb(priv->ibss_beacon);
  2704. priv->ibss_beacon = beacon;
  2705. mutex_unlock(&priv->mutex);
  2706. iwl3945_send_beacon_cmd(priv);
  2707. }
  2708. static void iwl3945_rx_beacon_notif(struct iwl3945_priv *priv,
  2709. struct iwl3945_rx_mem_buffer *rxb)
  2710. {
  2711. #ifdef CONFIG_IWL3945_DEBUG
  2712. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2713. struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
  2714. u8 rate = beacon->beacon_notify_hdr.rate;
  2715. IWL_DEBUG_RX("beacon status %x retries %d iss %d "
  2716. "tsf %d %d rate %d\n",
  2717. le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
  2718. beacon->beacon_notify_hdr.failure_frame,
  2719. le32_to_cpu(beacon->ibss_mgr_status),
  2720. le32_to_cpu(beacon->high_tsf),
  2721. le32_to_cpu(beacon->low_tsf), rate);
  2722. #endif
  2723. if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
  2724. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  2725. queue_work(priv->workqueue, &priv->beacon_update);
  2726. }
  2727. /* Service response to REPLY_SCAN_CMD (0x80) */
  2728. static void iwl3945_rx_reply_scan(struct iwl3945_priv *priv,
  2729. struct iwl3945_rx_mem_buffer *rxb)
  2730. {
  2731. #ifdef CONFIG_IWL3945_DEBUG
  2732. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2733. struct iwl3945_scanreq_notification *notif =
  2734. (struct iwl3945_scanreq_notification *)pkt->u.raw;
  2735. IWL_DEBUG_RX("Scan request status = 0x%x\n", notif->status);
  2736. #endif
  2737. }
  2738. /* Service SCAN_START_NOTIFICATION (0x82) */
  2739. static void iwl3945_rx_scan_start_notif(struct iwl3945_priv *priv,
  2740. struct iwl3945_rx_mem_buffer *rxb)
  2741. {
  2742. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2743. struct iwl3945_scanstart_notification *notif =
  2744. (struct iwl3945_scanstart_notification *)pkt->u.raw;
  2745. priv->scan_start_tsf = le32_to_cpu(notif->tsf_low);
  2746. IWL_DEBUG_SCAN("Scan start: "
  2747. "%d [802.11%s] "
  2748. "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n",
  2749. notif->channel,
  2750. notif->band ? "bg" : "a",
  2751. notif->tsf_high,
  2752. notif->tsf_low, notif->status, notif->beacon_timer);
  2753. }
  2754. /* Service SCAN_RESULTS_NOTIFICATION (0x83) */
  2755. static void iwl3945_rx_scan_results_notif(struct iwl3945_priv *priv,
  2756. struct iwl3945_rx_mem_buffer *rxb)
  2757. {
  2758. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2759. struct iwl3945_scanresults_notification *notif =
  2760. (struct iwl3945_scanresults_notification *)pkt->u.raw;
  2761. IWL_DEBUG_SCAN("Scan ch.res: "
  2762. "%d [802.11%s] "
  2763. "(TSF: 0x%08X:%08X) - %d "
  2764. "elapsed=%lu usec (%dms since last)\n",
  2765. notif->channel,
  2766. notif->band ? "bg" : "a",
  2767. le32_to_cpu(notif->tsf_high),
  2768. le32_to_cpu(notif->tsf_low),
  2769. le32_to_cpu(notif->statistics[0]),
  2770. le32_to_cpu(notif->tsf_low) - priv->scan_start_tsf,
  2771. jiffies_to_msecs(elapsed_jiffies
  2772. (priv->last_scan_jiffies, jiffies)));
  2773. priv->last_scan_jiffies = jiffies;
  2774. priv->next_scan_jiffies = 0;
  2775. }
  2776. /* Service SCAN_COMPLETE_NOTIFICATION (0x84) */
  2777. static void iwl3945_rx_scan_complete_notif(struct iwl3945_priv *priv,
  2778. struct iwl3945_rx_mem_buffer *rxb)
  2779. {
  2780. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2781. struct iwl3945_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
  2782. IWL_DEBUG_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
  2783. scan_notif->scanned_channels,
  2784. scan_notif->tsf_low,
  2785. scan_notif->tsf_high, scan_notif->status);
  2786. /* The HW is no longer scanning */
  2787. clear_bit(STATUS_SCAN_HW, &priv->status);
  2788. /* The scan completion notification came in, so kill that timer... */
  2789. cancel_delayed_work(&priv->scan_check);
  2790. IWL_DEBUG_INFO("Scan pass on %sGHz took %dms\n",
  2791. (priv->scan_bands == 2) ? "2.4" : "5.2",
  2792. jiffies_to_msecs(elapsed_jiffies
  2793. (priv->scan_pass_start, jiffies)));
  2794. /* Remove this scanned band from the list
  2795. * of pending bands to scan */
  2796. priv->scan_bands--;
  2797. /* If a request to abort was given, or the scan did not succeed
  2798. * then we reset the scan state machine and terminate,
  2799. * re-queuing another scan if one has been requested */
  2800. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  2801. IWL_DEBUG_INFO("Aborted scan completed.\n");
  2802. clear_bit(STATUS_SCAN_ABORTING, &priv->status);
  2803. } else {
  2804. /* If there are more bands on this scan pass reschedule */
  2805. if (priv->scan_bands > 0)
  2806. goto reschedule;
  2807. }
  2808. priv->last_scan_jiffies = jiffies;
  2809. priv->next_scan_jiffies = 0;
  2810. IWL_DEBUG_INFO("Setting scan to off\n");
  2811. clear_bit(STATUS_SCANNING, &priv->status);
  2812. IWL_DEBUG_INFO("Scan took %dms\n",
  2813. jiffies_to_msecs(elapsed_jiffies(priv->scan_start, jiffies)));
  2814. queue_work(priv->workqueue, &priv->scan_completed);
  2815. return;
  2816. reschedule:
  2817. priv->scan_pass_start = jiffies;
  2818. queue_work(priv->workqueue, &priv->request_scan);
  2819. }
  2820. /* Handle notification from uCode that card's power state is changing
  2821. * due to software, hardware, or critical temperature RFKILL */
  2822. static void iwl3945_rx_card_state_notif(struct iwl3945_priv *priv,
  2823. struct iwl3945_rx_mem_buffer *rxb)
  2824. {
  2825. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  2826. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  2827. unsigned long status = priv->status;
  2828. IWL_DEBUG_RF_KILL("Card state received: HW:%s SW:%s\n",
  2829. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  2830. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  2831. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
  2832. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2833. if (flags & HW_CARD_DISABLED)
  2834. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2835. else
  2836. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2837. if (flags & SW_CARD_DISABLED)
  2838. set_bit(STATUS_RF_KILL_SW, &priv->status);
  2839. else
  2840. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  2841. iwl3945_scan_cancel(priv);
  2842. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  2843. test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
  2844. (test_bit(STATUS_RF_KILL_SW, &status) !=
  2845. test_bit(STATUS_RF_KILL_SW, &priv->status)))
  2846. queue_work(priv->workqueue, &priv->rf_kill);
  2847. else
  2848. wake_up_interruptible(&priv->wait_command_queue);
  2849. }
  2850. /**
  2851. * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
  2852. *
  2853. * Setup the RX handlers for each of the reply types sent from the uCode
  2854. * to the host.
  2855. *
  2856. * This function chains into the hardware specific files for them to setup
  2857. * any hardware specific handlers as well.
  2858. */
  2859. static void iwl3945_setup_rx_handlers(struct iwl3945_priv *priv)
  2860. {
  2861. priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
  2862. priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
  2863. priv->rx_handlers[REPLY_ERROR] = iwl3945_rx_reply_error;
  2864. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl3945_rx_csa;
  2865. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  2866. iwl3945_rx_spectrum_measure_notif;
  2867. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl3945_rx_pm_sleep_notif;
  2868. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  2869. iwl3945_rx_pm_debug_statistics_notif;
  2870. priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
  2871. /*
  2872. * The same handler is used for both the REPLY to a discrete
  2873. * statistics request from the host as well as for the periodic
  2874. * statistics notifications (after received beacons) from the uCode.
  2875. */
  2876. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_hw_rx_statistics;
  2877. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
  2878. priv->rx_handlers[REPLY_SCAN_CMD] = iwl3945_rx_reply_scan;
  2879. priv->rx_handlers[SCAN_START_NOTIFICATION] = iwl3945_rx_scan_start_notif;
  2880. priv->rx_handlers[SCAN_RESULTS_NOTIFICATION] =
  2881. iwl3945_rx_scan_results_notif;
  2882. priv->rx_handlers[SCAN_COMPLETE_NOTIFICATION] =
  2883. iwl3945_rx_scan_complete_notif;
  2884. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
  2885. /* Set up hardware specific Rx handlers */
  2886. iwl3945_hw_rx_handler_setup(priv);
  2887. }
  2888. /**
  2889. * iwl3945_cmd_queue_reclaim - Reclaim CMD queue entries
  2890. * When FW advances 'R' index, all entries between old and new 'R' index
  2891. * need to be reclaimed.
  2892. */
  2893. static void iwl3945_cmd_queue_reclaim(struct iwl3945_priv *priv,
  2894. int txq_id, int index)
  2895. {
  2896. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  2897. struct iwl3945_queue *q = &txq->q;
  2898. int nfreed = 0;
  2899. if ((index >= q->n_bd) || (iwl3945_x2_queue_used(q, index) == 0)) {
  2900. IWL_ERROR("Read index for DMA queue txq id (%d), index %d, "
  2901. "is out of range [0-%d] %d %d.\n", txq_id,
  2902. index, q->n_bd, q->write_ptr, q->read_ptr);
  2903. return;
  2904. }
  2905. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  2906. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2907. if (nfreed > 1) {
  2908. IWL_ERROR("HCMD skipped: index (%d) %d %d\n", index,
  2909. q->write_ptr, q->read_ptr);
  2910. queue_work(priv->workqueue, &priv->restart);
  2911. break;
  2912. }
  2913. nfreed++;
  2914. }
  2915. }
  2916. /**
  2917. * iwl3945_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  2918. * @rxb: Rx buffer to reclaim
  2919. *
  2920. * If an Rx buffer has an async callback associated with it the callback
  2921. * will be executed. The attached skb (if present) will only be freed
  2922. * if the callback returns 1
  2923. */
  2924. static void iwl3945_tx_cmd_complete(struct iwl3945_priv *priv,
  2925. struct iwl3945_rx_mem_buffer *rxb)
  2926. {
  2927. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  2928. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  2929. int txq_id = SEQ_TO_QUEUE(sequence);
  2930. int index = SEQ_TO_INDEX(sequence);
  2931. int huge = sequence & SEQ_HUGE_FRAME;
  2932. int cmd_index;
  2933. struct iwl3945_cmd *cmd;
  2934. BUG_ON(txq_id != IWL_CMD_QUEUE_NUM);
  2935. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  2936. cmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  2937. /* Input error checking is done when commands are added to queue. */
  2938. if (cmd->meta.flags & CMD_WANT_SKB) {
  2939. cmd->meta.source->u.skb = rxb->skb;
  2940. rxb->skb = NULL;
  2941. } else if (cmd->meta.u.callback &&
  2942. !cmd->meta.u.callback(priv, cmd, rxb->skb))
  2943. rxb->skb = NULL;
  2944. iwl3945_cmd_queue_reclaim(priv, txq_id, index);
  2945. if (!(cmd->meta.flags & CMD_ASYNC)) {
  2946. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  2947. wake_up_interruptible(&priv->wait_command_queue);
  2948. }
  2949. }
  2950. /************************** RX-FUNCTIONS ****************************/
  2951. /*
  2952. * Rx theory of operation
  2953. *
  2954. * The host allocates 32 DMA target addresses and passes the host address
  2955. * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
  2956. * 0 to 31
  2957. *
  2958. * Rx Queue Indexes
  2959. * The host/firmware share two index registers for managing the Rx buffers.
  2960. *
  2961. * The READ index maps to the first position that the firmware may be writing
  2962. * to -- the driver can read up to (but not including) this position and get
  2963. * good data.
  2964. * The READ index is managed by the firmware once the card is enabled.
  2965. *
  2966. * The WRITE index maps to the last position the driver has read from -- the
  2967. * position preceding WRITE is the last slot the firmware can place a packet.
  2968. *
  2969. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  2970. * WRITE = READ.
  2971. *
  2972. * During initialization, the host sets up the READ queue position to the first
  2973. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  2974. *
  2975. * When the firmware places a packet in a buffer, it will advance the READ index
  2976. * and fire the RX interrupt. The driver can then query the READ index and
  2977. * process as many packets as possible, moving the WRITE index forward as it
  2978. * resets the Rx queue buffers with new memory.
  2979. *
  2980. * The management in the driver is as follows:
  2981. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  2982. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  2983. * to replenish the iwl->rxq->rx_free.
  2984. * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
  2985. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  2986. * 'processed' and 'read' driver indexes as well)
  2987. * + A received packet is processed and handed to the kernel network stack,
  2988. * detached from the iwl->rxq. The driver 'processed' index is updated.
  2989. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  2990. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  2991. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  2992. * were enough free buffers and RX_STALLED is set it is cleared.
  2993. *
  2994. *
  2995. * Driver sequence:
  2996. *
  2997. * iwl3945_rx_queue_alloc() Allocates rx_free
  2998. * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
  2999. * iwl3945_rx_queue_restock
  3000. * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
  3001. * queue, updates firmware pointers, and updates
  3002. * the WRITE index. If insufficient rx_free buffers
  3003. * are available, schedules iwl3945_rx_replenish
  3004. *
  3005. * -- enable interrupts --
  3006. * ISR - iwl3945_rx() Detach iwl3945_rx_mem_buffers from pool up to the
  3007. * READ INDEX, detaching the SKB from the pool.
  3008. * Moves the packet buffer from queue to rx_used.
  3009. * Calls iwl3945_rx_queue_restock to refill any empty
  3010. * slots.
  3011. * ...
  3012. *
  3013. */
  3014. /**
  3015. * iwl3945_rx_queue_space - Return number of free slots available in queue.
  3016. */
  3017. static int iwl3945_rx_queue_space(const struct iwl3945_rx_queue *q)
  3018. {
  3019. int s = q->read - q->write;
  3020. if (s <= 0)
  3021. s += RX_QUEUE_SIZE;
  3022. /* keep some buffer to not confuse full and empty queue */
  3023. s -= 2;
  3024. if (s < 0)
  3025. s = 0;
  3026. return s;
  3027. }
  3028. /**
  3029. * iwl3945_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  3030. */
  3031. int iwl3945_rx_queue_update_write_ptr(struct iwl3945_priv *priv, struct iwl3945_rx_queue *q)
  3032. {
  3033. u32 reg = 0;
  3034. int rc = 0;
  3035. unsigned long flags;
  3036. spin_lock_irqsave(&q->lock, flags);
  3037. if (q->need_update == 0)
  3038. goto exit_unlock;
  3039. /* If power-saving is in use, make sure device is awake */
  3040. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  3041. reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
  3042. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  3043. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  3044. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  3045. goto exit_unlock;
  3046. }
  3047. rc = iwl3945_grab_nic_access(priv);
  3048. if (rc)
  3049. goto exit_unlock;
  3050. /* Device expects a multiple of 8 */
  3051. iwl3945_write_direct32(priv, FH_RSCSR_CHNL0_WPTR,
  3052. q->write & ~0x7);
  3053. iwl3945_release_nic_access(priv);
  3054. /* Else device is assumed to be awake */
  3055. } else
  3056. /* Device expects a multiple of 8 */
  3057. iwl3945_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
  3058. q->need_update = 0;
  3059. exit_unlock:
  3060. spin_unlock_irqrestore(&q->lock, flags);
  3061. return rc;
  3062. }
  3063. /**
  3064. * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  3065. */
  3066. static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl3945_priv *priv,
  3067. dma_addr_t dma_addr)
  3068. {
  3069. return cpu_to_le32((u32)dma_addr);
  3070. }
  3071. /**
  3072. * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
  3073. *
  3074. * If there are slots in the RX queue that need to be restocked,
  3075. * and we have free pre-allocated buffers, fill the ranks as much
  3076. * as we can, pulling from rx_free.
  3077. *
  3078. * This moves the 'write' index forward to catch up with 'processed', and
  3079. * also updates the memory address in the firmware to reference the new
  3080. * target buffer.
  3081. */
  3082. static int iwl3945_rx_queue_restock(struct iwl3945_priv *priv)
  3083. {
  3084. struct iwl3945_rx_queue *rxq = &priv->rxq;
  3085. struct list_head *element;
  3086. struct iwl3945_rx_mem_buffer *rxb;
  3087. unsigned long flags;
  3088. int write, rc;
  3089. spin_lock_irqsave(&rxq->lock, flags);
  3090. write = rxq->write & ~0x7;
  3091. while ((iwl3945_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  3092. /* Get next free Rx buffer, remove from free list */
  3093. element = rxq->rx_free.next;
  3094. rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
  3095. list_del(element);
  3096. /* Point to Rx buffer via next RBD in circular buffer */
  3097. rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->dma_addr);
  3098. rxq->queue[rxq->write] = rxb;
  3099. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  3100. rxq->free_count--;
  3101. }
  3102. spin_unlock_irqrestore(&rxq->lock, flags);
  3103. /* If the pre-allocated buffer pool is dropping low, schedule to
  3104. * refill it */
  3105. if (rxq->free_count <= RX_LOW_WATERMARK)
  3106. queue_work(priv->workqueue, &priv->rx_replenish);
  3107. /* If we've added more space for the firmware to place data, tell it.
  3108. * Increment device's write pointer in multiples of 8. */
  3109. if ((write != (rxq->write & ~0x7))
  3110. || (abs(rxq->write - rxq->read) > 7)) {
  3111. spin_lock_irqsave(&rxq->lock, flags);
  3112. rxq->need_update = 1;
  3113. spin_unlock_irqrestore(&rxq->lock, flags);
  3114. rc = iwl3945_rx_queue_update_write_ptr(priv, rxq);
  3115. if (rc)
  3116. return rc;
  3117. }
  3118. return 0;
  3119. }
  3120. /**
  3121. * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
  3122. *
  3123. * When moving to rx_free an SKB is allocated for the slot.
  3124. *
  3125. * Also restock the Rx queue via iwl3945_rx_queue_restock.
  3126. * This is called as a scheduled work item (except for during initialization)
  3127. */
  3128. static void iwl3945_rx_allocate(struct iwl3945_priv *priv)
  3129. {
  3130. struct iwl3945_rx_queue *rxq = &priv->rxq;
  3131. struct list_head *element;
  3132. struct iwl3945_rx_mem_buffer *rxb;
  3133. unsigned long flags;
  3134. spin_lock_irqsave(&rxq->lock, flags);
  3135. while (!list_empty(&rxq->rx_used)) {
  3136. element = rxq->rx_used.next;
  3137. rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
  3138. /* Alloc a new receive buffer */
  3139. rxb->skb =
  3140. alloc_skb(IWL_RX_BUF_SIZE, __GFP_NOWARN | GFP_ATOMIC);
  3141. if (!rxb->skb) {
  3142. if (net_ratelimit())
  3143. printk(KERN_CRIT DRV_NAME
  3144. ": Can not allocate SKB buffers\n");
  3145. /* We don't reschedule replenish work here -- we will
  3146. * call the restock method and if it still needs
  3147. * more buffers it will schedule replenish */
  3148. break;
  3149. }
  3150. /* If radiotap head is required, reserve some headroom here.
  3151. * The physical head count is a variable rx_stats->phy_count.
  3152. * We reserve 4 bytes here. Plus these extra bytes, the
  3153. * headroom of the physical head should be enough for the
  3154. * radiotap head that iwl3945 supported. See iwl3945_rt.
  3155. */
  3156. skb_reserve(rxb->skb, 4);
  3157. priv->alloc_rxb_skb++;
  3158. list_del(element);
  3159. /* Get physical address of RB/SKB */
  3160. rxb->dma_addr =
  3161. pci_map_single(priv->pci_dev, rxb->skb->data,
  3162. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3163. list_add_tail(&rxb->list, &rxq->rx_free);
  3164. rxq->free_count++;
  3165. }
  3166. spin_unlock_irqrestore(&rxq->lock, flags);
  3167. }
  3168. /*
  3169. * this should be called while priv->lock is locked
  3170. */
  3171. static void __iwl3945_rx_replenish(void *data)
  3172. {
  3173. struct iwl3945_priv *priv = data;
  3174. iwl3945_rx_allocate(priv);
  3175. iwl3945_rx_queue_restock(priv);
  3176. }
  3177. void iwl3945_rx_replenish(void *data)
  3178. {
  3179. struct iwl3945_priv *priv = data;
  3180. unsigned long flags;
  3181. iwl3945_rx_allocate(priv);
  3182. spin_lock_irqsave(&priv->lock, flags);
  3183. iwl3945_rx_queue_restock(priv);
  3184. spin_unlock_irqrestore(&priv->lock, flags);
  3185. }
  3186. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  3187. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  3188. * This free routine walks the list of POOL entries and if SKB is set to
  3189. * non NULL it is unmapped and freed
  3190. */
  3191. static void iwl3945_rx_queue_free(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  3192. {
  3193. int i;
  3194. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  3195. if (rxq->pool[i].skb != NULL) {
  3196. pci_unmap_single(priv->pci_dev,
  3197. rxq->pool[i].dma_addr,
  3198. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3199. dev_kfree_skb(rxq->pool[i].skb);
  3200. }
  3201. }
  3202. pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  3203. rxq->dma_addr);
  3204. rxq->bd = NULL;
  3205. }
  3206. int iwl3945_rx_queue_alloc(struct iwl3945_priv *priv)
  3207. {
  3208. struct iwl3945_rx_queue *rxq = &priv->rxq;
  3209. struct pci_dev *dev = priv->pci_dev;
  3210. int i;
  3211. spin_lock_init(&rxq->lock);
  3212. INIT_LIST_HEAD(&rxq->rx_free);
  3213. INIT_LIST_HEAD(&rxq->rx_used);
  3214. /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
  3215. rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
  3216. if (!rxq->bd)
  3217. return -ENOMEM;
  3218. /* Fill the rx_used queue with _all_ of the Rx buffers */
  3219. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
  3220. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  3221. /* Set us so that we have processed and used all buffers, but have
  3222. * not restocked the Rx queue with fresh buffers */
  3223. rxq->read = rxq->write = 0;
  3224. rxq->free_count = 0;
  3225. rxq->need_update = 0;
  3226. return 0;
  3227. }
  3228. void iwl3945_rx_queue_reset(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  3229. {
  3230. unsigned long flags;
  3231. int i;
  3232. spin_lock_irqsave(&rxq->lock, flags);
  3233. INIT_LIST_HEAD(&rxq->rx_free);
  3234. INIT_LIST_HEAD(&rxq->rx_used);
  3235. /* Fill the rx_used queue with _all_ of the Rx buffers */
  3236. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  3237. /* In the reset function, these buffers may have been allocated
  3238. * to an SKB, so we need to unmap and free potential storage */
  3239. if (rxq->pool[i].skb != NULL) {
  3240. pci_unmap_single(priv->pci_dev,
  3241. rxq->pool[i].dma_addr,
  3242. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3243. priv->alloc_rxb_skb--;
  3244. dev_kfree_skb(rxq->pool[i].skb);
  3245. rxq->pool[i].skb = NULL;
  3246. }
  3247. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  3248. }
  3249. /* Set us so that we have processed and used all buffers, but have
  3250. * not restocked the Rx queue with fresh buffers */
  3251. rxq->read = rxq->write = 0;
  3252. rxq->free_count = 0;
  3253. spin_unlock_irqrestore(&rxq->lock, flags);
  3254. }
  3255. /* Convert linear signal-to-noise ratio into dB */
  3256. static u8 ratio2dB[100] = {
  3257. /* 0 1 2 3 4 5 6 7 8 9 */
  3258. 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
  3259. 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
  3260. 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
  3261. 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
  3262. 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
  3263. 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
  3264. 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
  3265. 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
  3266. 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
  3267. 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
  3268. };
  3269. /* Calculates a relative dB value from a ratio of linear
  3270. * (i.e. not dB) signal levels.
  3271. * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
  3272. int iwl3945_calc_db_from_ratio(int sig_ratio)
  3273. {
  3274. /* 1000:1 or higher just report as 60 dB */
  3275. if (sig_ratio >= 1000)
  3276. return 60;
  3277. /* 100:1 or higher, divide by 10 and use table,
  3278. * add 20 dB to make up for divide by 10 */
  3279. if (sig_ratio >= 100)
  3280. return (20 + (int)ratio2dB[sig_ratio/10]);
  3281. /* We shouldn't see this */
  3282. if (sig_ratio < 1)
  3283. return 0;
  3284. /* Use table for ratios 1:1 - 99:1 */
  3285. return (int)ratio2dB[sig_ratio];
  3286. }
  3287. #define PERFECT_RSSI (-20) /* dBm */
  3288. #define WORST_RSSI (-95) /* dBm */
  3289. #define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
  3290. /* Calculate an indication of rx signal quality (a percentage, not dBm!).
  3291. * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
  3292. * about formulas used below. */
  3293. int iwl3945_calc_sig_qual(int rssi_dbm, int noise_dbm)
  3294. {
  3295. int sig_qual;
  3296. int degradation = PERFECT_RSSI - rssi_dbm;
  3297. /* If we get a noise measurement, use signal-to-noise ratio (SNR)
  3298. * as indicator; formula is (signal dbm - noise dbm).
  3299. * SNR at or above 40 is a great signal (100%).
  3300. * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
  3301. * Weakest usable signal is usually 10 - 15 dB SNR. */
  3302. if (noise_dbm) {
  3303. if (rssi_dbm - noise_dbm >= 40)
  3304. return 100;
  3305. else if (rssi_dbm < noise_dbm)
  3306. return 0;
  3307. sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
  3308. /* Else use just the signal level.
  3309. * This formula is a least squares fit of data points collected and
  3310. * compared with a reference system that had a percentage (%) display
  3311. * for signal quality. */
  3312. } else
  3313. sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
  3314. (15 * RSSI_RANGE + 62 * degradation)) /
  3315. (RSSI_RANGE * RSSI_RANGE);
  3316. if (sig_qual > 100)
  3317. sig_qual = 100;
  3318. else if (sig_qual < 1)
  3319. sig_qual = 0;
  3320. return sig_qual;
  3321. }
  3322. /**
  3323. * iwl3945_rx_handle - Main entry function for receiving responses from uCode
  3324. *
  3325. * Uses the priv->rx_handlers callback function array to invoke
  3326. * the appropriate handlers, including command responses,
  3327. * frame-received notifications, and other notifications.
  3328. */
  3329. static void iwl3945_rx_handle(struct iwl3945_priv *priv)
  3330. {
  3331. struct iwl3945_rx_mem_buffer *rxb;
  3332. struct iwl3945_rx_packet *pkt;
  3333. struct iwl3945_rx_queue *rxq = &priv->rxq;
  3334. u32 r, i;
  3335. int reclaim;
  3336. unsigned long flags;
  3337. u8 fill_rx = 0;
  3338. u32 count = 8;
  3339. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  3340. * buffer that the driver may process (last buffer filled by ucode). */
  3341. r = iwl3945_hw_get_rx_read(priv);
  3342. i = rxq->read;
  3343. if (iwl3945_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
  3344. fill_rx = 1;
  3345. /* Rx interrupt, but nothing sent from uCode */
  3346. if (i == r)
  3347. IWL_DEBUG(IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
  3348. while (i != r) {
  3349. rxb = rxq->queue[i];
  3350. /* If an RXB doesn't have a Rx queue slot associated with it,
  3351. * then a bug has been introduced in the queue refilling
  3352. * routines -- catch it here */
  3353. BUG_ON(rxb == NULL);
  3354. rxq->queue[i] = NULL;
  3355. pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->dma_addr,
  3356. IWL_RX_BUF_SIZE,
  3357. PCI_DMA_FROMDEVICE);
  3358. pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  3359. /* Reclaim a command buffer only if this packet is a response
  3360. * to a (driver-originated) command.
  3361. * If the packet (e.g. Rx frame) originated from uCode,
  3362. * there is no command buffer to reclaim.
  3363. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3364. * but apparently a few don't get set; catch them here. */
  3365. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3366. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  3367. (pkt->hdr.cmd != REPLY_TX);
  3368. /* Based on type of command response or notification,
  3369. * handle those that need handling via function in
  3370. * rx_handlers table. See iwl3945_setup_rx_handlers() */
  3371. if (priv->rx_handlers[pkt->hdr.cmd]) {
  3372. IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
  3373. "r = %d, i = %d, %s, 0x%02x\n", r, i,
  3374. get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3375. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  3376. } else {
  3377. /* No handling needed */
  3378. IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
  3379. "r %d i %d No handler needed for %s, 0x%02x\n",
  3380. r, i, get_cmd_string(pkt->hdr.cmd),
  3381. pkt->hdr.cmd);
  3382. }
  3383. if (reclaim) {
  3384. /* Invoke any callbacks, transfer the skb to caller, and
  3385. * fire off the (possibly) blocking iwl3945_send_cmd()
  3386. * as we reclaim the driver command queue */
  3387. if (rxb && rxb->skb)
  3388. iwl3945_tx_cmd_complete(priv, rxb);
  3389. else
  3390. IWL_WARNING("Claim null rxb?\n");
  3391. }
  3392. /* For now we just don't re-use anything. We can tweak this
  3393. * later to try and re-use notification packets and SKBs that
  3394. * fail to Rx correctly */
  3395. if (rxb->skb != NULL) {
  3396. priv->alloc_rxb_skb--;
  3397. dev_kfree_skb_any(rxb->skb);
  3398. rxb->skb = NULL;
  3399. }
  3400. pci_unmap_single(priv->pci_dev, rxb->dma_addr,
  3401. IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  3402. spin_lock_irqsave(&rxq->lock, flags);
  3403. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  3404. spin_unlock_irqrestore(&rxq->lock, flags);
  3405. i = (i + 1) & RX_QUEUE_MASK;
  3406. /* If there are a lot of unused frames,
  3407. * restock the Rx queue so ucode won't assert. */
  3408. if (fill_rx) {
  3409. count++;
  3410. if (count >= 8) {
  3411. priv->rxq.read = i;
  3412. __iwl3945_rx_replenish(priv);
  3413. count = 0;
  3414. }
  3415. }
  3416. }
  3417. /* Backtrack one entry */
  3418. priv->rxq.read = i;
  3419. iwl3945_rx_queue_restock(priv);
  3420. }
  3421. /**
  3422. * iwl3945_tx_queue_update_write_ptr - Send new write index to hardware
  3423. */
  3424. static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
  3425. struct iwl3945_tx_queue *txq)
  3426. {
  3427. u32 reg = 0;
  3428. int rc = 0;
  3429. int txq_id = txq->q.id;
  3430. if (txq->need_update == 0)
  3431. return rc;
  3432. /* if we're trying to save power */
  3433. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  3434. /* wake up nic if it's powered down ...
  3435. * uCode will wake up, and interrupt us again, so next
  3436. * time we'll skip this part. */
  3437. reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
  3438. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  3439. IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
  3440. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  3441. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  3442. return rc;
  3443. }
  3444. /* restore this queue's parameters in nic hardware. */
  3445. rc = iwl3945_grab_nic_access(priv);
  3446. if (rc)
  3447. return rc;
  3448. iwl3945_write_direct32(priv, HBUS_TARG_WRPTR,
  3449. txq->q.write_ptr | (txq_id << 8));
  3450. iwl3945_release_nic_access(priv);
  3451. /* else not in power-save mode, uCode will never sleep when we're
  3452. * trying to tx (during RFKILL, we're not trying to tx). */
  3453. } else
  3454. iwl3945_write32(priv, HBUS_TARG_WRPTR,
  3455. txq->q.write_ptr | (txq_id << 8));
  3456. txq->need_update = 0;
  3457. return rc;
  3458. }
  3459. #ifdef CONFIG_IWL3945_DEBUG
  3460. static void iwl3945_print_rx_config_cmd(struct iwl3945_rxon_cmd *rxon)
  3461. {
  3462. DECLARE_MAC_BUF(mac);
  3463. IWL_DEBUG_RADIO("RX CONFIG:\n");
  3464. iwl3945_print_hex_dump(IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  3465. IWL_DEBUG_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  3466. IWL_DEBUG_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  3467. IWL_DEBUG_RADIO("u32 filter_flags: 0x%08x\n",
  3468. le32_to_cpu(rxon->filter_flags));
  3469. IWL_DEBUG_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
  3470. IWL_DEBUG_RADIO("u8 ofdm_basic_rates: 0x%02x\n",
  3471. rxon->ofdm_basic_rates);
  3472. IWL_DEBUG_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  3473. IWL_DEBUG_RADIO("u8[6] node_addr: %s\n",
  3474. print_mac(mac, rxon->node_addr));
  3475. IWL_DEBUG_RADIO("u8[6] bssid_addr: %s\n",
  3476. print_mac(mac, rxon->bssid_addr));
  3477. IWL_DEBUG_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  3478. }
  3479. #endif
  3480. static void iwl3945_enable_interrupts(struct iwl3945_priv *priv)
  3481. {
  3482. IWL_DEBUG_ISR("Enabling interrupts\n");
  3483. set_bit(STATUS_INT_ENABLED, &priv->status);
  3484. iwl3945_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
  3485. }
  3486. static inline void iwl3945_disable_interrupts(struct iwl3945_priv *priv)
  3487. {
  3488. clear_bit(STATUS_INT_ENABLED, &priv->status);
  3489. /* disable interrupts from uCode/NIC to host */
  3490. iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
  3491. /* acknowledge/clear/reset any interrupts still pending
  3492. * from uCode or flow handler (Rx/Tx DMA) */
  3493. iwl3945_write32(priv, CSR_INT, 0xffffffff);
  3494. iwl3945_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
  3495. IWL_DEBUG_ISR("Disabled interrupts\n");
  3496. }
  3497. static const char *desc_lookup(int i)
  3498. {
  3499. switch (i) {
  3500. case 1:
  3501. return "FAIL";
  3502. case 2:
  3503. return "BAD_PARAM";
  3504. case 3:
  3505. return "BAD_CHECKSUM";
  3506. case 4:
  3507. return "NMI_INTERRUPT";
  3508. case 5:
  3509. return "SYSASSERT";
  3510. case 6:
  3511. return "FATAL_ERROR";
  3512. }
  3513. return "UNKNOWN";
  3514. }
  3515. #define ERROR_START_OFFSET (1 * sizeof(u32))
  3516. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  3517. static void iwl3945_dump_nic_error_log(struct iwl3945_priv *priv)
  3518. {
  3519. u32 i;
  3520. u32 desc, time, count, base, data1;
  3521. u32 blink1, blink2, ilink1, ilink2;
  3522. int rc;
  3523. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  3524. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  3525. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  3526. return;
  3527. }
  3528. rc = iwl3945_grab_nic_access(priv);
  3529. if (rc) {
  3530. IWL_WARNING("Can not read from adapter at this time.\n");
  3531. return;
  3532. }
  3533. count = iwl3945_read_targ_mem(priv, base);
  3534. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  3535. IWL_ERROR("Start IWL Error Log Dump:\n");
  3536. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  3537. }
  3538. IWL_ERROR("Desc Time asrtPC blink2 "
  3539. "ilink1 nmiPC Line\n");
  3540. for (i = ERROR_START_OFFSET;
  3541. i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
  3542. i += ERROR_ELEM_SIZE) {
  3543. desc = iwl3945_read_targ_mem(priv, base + i);
  3544. time =
  3545. iwl3945_read_targ_mem(priv, base + i + 1 * sizeof(u32));
  3546. blink1 =
  3547. iwl3945_read_targ_mem(priv, base + i + 2 * sizeof(u32));
  3548. blink2 =
  3549. iwl3945_read_targ_mem(priv, base + i + 3 * sizeof(u32));
  3550. ilink1 =
  3551. iwl3945_read_targ_mem(priv, base + i + 4 * sizeof(u32));
  3552. ilink2 =
  3553. iwl3945_read_targ_mem(priv, base + i + 5 * sizeof(u32));
  3554. data1 =
  3555. iwl3945_read_targ_mem(priv, base + i + 6 * sizeof(u32));
  3556. IWL_ERROR
  3557. ("%-13s (#%d) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
  3558. desc_lookup(desc), desc, time, blink1, blink2,
  3559. ilink1, ilink2, data1);
  3560. }
  3561. iwl3945_release_nic_access(priv);
  3562. }
  3563. #define EVENT_START_OFFSET (6 * sizeof(u32))
  3564. /**
  3565. * iwl3945_print_event_log - Dump error event log to syslog
  3566. *
  3567. * NOTE: Must be called with iwl3945_grab_nic_access() already obtained!
  3568. */
  3569. static void iwl3945_print_event_log(struct iwl3945_priv *priv, u32 start_idx,
  3570. u32 num_events, u32 mode)
  3571. {
  3572. u32 i;
  3573. u32 base; /* SRAM byte address of event log header */
  3574. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  3575. u32 ptr; /* SRAM byte address of log data */
  3576. u32 ev, time, data; /* event log data */
  3577. if (num_events == 0)
  3578. return;
  3579. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  3580. if (mode == 0)
  3581. event_size = 2 * sizeof(u32);
  3582. else
  3583. event_size = 3 * sizeof(u32);
  3584. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  3585. /* "time" is actually "data" for mode 0 (no timestamp).
  3586. * place event id # at far right for easier visual parsing. */
  3587. for (i = 0; i < num_events; i++) {
  3588. ev = iwl3945_read_targ_mem(priv, ptr);
  3589. ptr += sizeof(u32);
  3590. time = iwl3945_read_targ_mem(priv, ptr);
  3591. ptr += sizeof(u32);
  3592. if (mode == 0)
  3593. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  3594. else {
  3595. data = iwl3945_read_targ_mem(priv, ptr);
  3596. ptr += sizeof(u32);
  3597. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  3598. }
  3599. }
  3600. }
  3601. static void iwl3945_dump_nic_event_log(struct iwl3945_priv *priv)
  3602. {
  3603. int rc;
  3604. u32 base; /* SRAM byte address of event log header */
  3605. u32 capacity; /* event log capacity in # entries */
  3606. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  3607. u32 num_wraps; /* # times uCode wrapped to top of log */
  3608. u32 next_entry; /* index of next entry to be written by uCode */
  3609. u32 size; /* # entries that we'll print */
  3610. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  3611. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  3612. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  3613. return;
  3614. }
  3615. rc = iwl3945_grab_nic_access(priv);
  3616. if (rc) {
  3617. IWL_WARNING("Can not read from adapter at this time.\n");
  3618. return;
  3619. }
  3620. /* event log header */
  3621. capacity = iwl3945_read_targ_mem(priv, base);
  3622. mode = iwl3945_read_targ_mem(priv, base + (1 * sizeof(u32)));
  3623. num_wraps = iwl3945_read_targ_mem(priv, base + (2 * sizeof(u32)));
  3624. next_entry = iwl3945_read_targ_mem(priv, base + (3 * sizeof(u32)));
  3625. size = num_wraps ? capacity : next_entry;
  3626. /* bail out if nothing in log */
  3627. if (size == 0) {
  3628. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  3629. iwl3945_release_nic_access(priv);
  3630. return;
  3631. }
  3632. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  3633. size, num_wraps);
  3634. /* if uCode has wrapped back to top of log, start at the oldest entry,
  3635. * i.e the next one that uCode would fill. */
  3636. if (num_wraps)
  3637. iwl3945_print_event_log(priv, next_entry,
  3638. capacity - next_entry, mode);
  3639. /* (then/else) start at top of log */
  3640. iwl3945_print_event_log(priv, 0, next_entry, mode);
  3641. iwl3945_release_nic_access(priv);
  3642. }
  3643. /**
  3644. * iwl3945_irq_handle_error - called for HW or SW error interrupt from card
  3645. */
  3646. static void iwl3945_irq_handle_error(struct iwl3945_priv *priv)
  3647. {
  3648. /* Set the FW error flag -- cleared on iwl3945_down */
  3649. set_bit(STATUS_FW_ERROR, &priv->status);
  3650. /* Cancel currently queued command. */
  3651. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  3652. #ifdef CONFIG_IWL3945_DEBUG
  3653. if (iwl3945_debug_level & IWL_DL_FW_ERRORS) {
  3654. iwl3945_dump_nic_error_log(priv);
  3655. iwl3945_dump_nic_event_log(priv);
  3656. iwl3945_print_rx_config_cmd(&priv->staging_rxon);
  3657. }
  3658. #endif
  3659. wake_up_interruptible(&priv->wait_command_queue);
  3660. /* Keep the restart process from trying to send host
  3661. * commands by clearing the INIT status bit */
  3662. clear_bit(STATUS_READY, &priv->status);
  3663. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3664. IWL_DEBUG(IWL_DL_INFO | IWL_DL_FW_ERRORS,
  3665. "Restarting adapter due to uCode error.\n");
  3666. if (iwl3945_is_associated(priv)) {
  3667. memcpy(&priv->recovery_rxon, &priv->active_rxon,
  3668. sizeof(priv->recovery_rxon));
  3669. priv->error_recovering = 1;
  3670. }
  3671. queue_work(priv->workqueue, &priv->restart);
  3672. }
  3673. }
  3674. static void iwl3945_error_recovery(struct iwl3945_priv *priv)
  3675. {
  3676. unsigned long flags;
  3677. memcpy(&priv->staging_rxon, &priv->recovery_rxon,
  3678. sizeof(priv->staging_rxon));
  3679. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3680. iwl3945_commit_rxon(priv);
  3681. iwl3945_add_station(priv, priv->bssid, 1, 0);
  3682. spin_lock_irqsave(&priv->lock, flags);
  3683. priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
  3684. priv->error_recovering = 0;
  3685. spin_unlock_irqrestore(&priv->lock, flags);
  3686. }
  3687. static void iwl3945_irq_tasklet(struct iwl3945_priv *priv)
  3688. {
  3689. u32 inta, handled = 0;
  3690. u32 inta_fh;
  3691. unsigned long flags;
  3692. #ifdef CONFIG_IWL3945_DEBUG
  3693. u32 inta_mask;
  3694. #endif
  3695. spin_lock_irqsave(&priv->lock, flags);
  3696. /* Ack/clear/reset pending uCode interrupts.
  3697. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3698. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3699. inta = iwl3945_read32(priv, CSR_INT);
  3700. iwl3945_write32(priv, CSR_INT, inta);
  3701. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3702. * Any new interrupts that happen after this, either while we're
  3703. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3704. inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
  3705. iwl3945_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  3706. #ifdef CONFIG_IWL3945_DEBUG
  3707. if (iwl3945_debug_level & IWL_DL_ISR) {
  3708. /* just for debug */
  3709. inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
  3710. IWL_DEBUG_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  3711. inta, inta_mask, inta_fh);
  3712. }
  3713. #endif
  3714. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3715. * atomic, make sure that inta covers all the interrupts that
  3716. * we've discovered, even if FH interrupt came in just after
  3717. * reading CSR_INT. */
  3718. if (inta_fh & CSR39_FH_INT_RX_MASK)
  3719. inta |= CSR_INT_BIT_FH_RX;
  3720. if (inta_fh & CSR39_FH_INT_TX_MASK)
  3721. inta |= CSR_INT_BIT_FH_TX;
  3722. /* Now service all interrupt bits discovered above. */
  3723. if (inta & CSR_INT_BIT_HW_ERR) {
  3724. IWL_ERROR("Microcode HW error detected. Restarting.\n");
  3725. /* Tell the device to stop sending interrupts */
  3726. iwl3945_disable_interrupts(priv);
  3727. iwl3945_irq_handle_error(priv);
  3728. handled |= CSR_INT_BIT_HW_ERR;
  3729. spin_unlock_irqrestore(&priv->lock, flags);
  3730. return;
  3731. }
  3732. #ifdef CONFIG_IWL3945_DEBUG
  3733. if (iwl3945_debug_level & (IWL_DL_ISR)) {
  3734. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3735. if (inta & CSR_INT_BIT_SCD)
  3736. IWL_DEBUG_ISR("Scheduler finished to transmit "
  3737. "the frame/frames.\n");
  3738. /* Alive notification via Rx interrupt will do the real work */
  3739. if (inta & CSR_INT_BIT_ALIVE)
  3740. IWL_DEBUG_ISR("Alive interrupt\n");
  3741. }
  3742. #endif
  3743. /* Safely ignore these bits for debug checks below */
  3744. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3745. /* HW RF KILL switch toggled (4965 only) */
  3746. if (inta & CSR_INT_BIT_RF_KILL) {
  3747. int hw_rf_kill = 0;
  3748. if (!(iwl3945_read32(priv, CSR_GP_CNTRL) &
  3749. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3750. hw_rf_kill = 1;
  3751. IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL | IWL_DL_ISR,
  3752. "RF_KILL bit toggled to %s.\n",
  3753. hw_rf_kill ? "disable radio":"enable radio");
  3754. /* Queue restart only if RF_KILL switch was set to "kill"
  3755. * when we loaded driver, and is now set to "enable".
  3756. * After we're Alive, RF_KILL gets handled by
  3757. * iwl3945_rx_card_state_notif() */
  3758. if (!hw_rf_kill && !test_bit(STATUS_ALIVE, &priv->status)) {
  3759. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3760. queue_work(priv->workqueue, &priv->restart);
  3761. }
  3762. handled |= CSR_INT_BIT_RF_KILL;
  3763. }
  3764. /* Chip got too hot and stopped itself (4965 only) */
  3765. if (inta & CSR_INT_BIT_CT_KILL) {
  3766. IWL_ERROR("Microcode CT kill error detected.\n");
  3767. handled |= CSR_INT_BIT_CT_KILL;
  3768. }
  3769. /* Error detected by uCode */
  3770. if (inta & CSR_INT_BIT_SW_ERR) {
  3771. IWL_ERROR("Microcode SW error detected. Restarting 0x%X.\n",
  3772. inta);
  3773. iwl3945_irq_handle_error(priv);
  3774. handled |= CSR_INT_BIT_SW_ERR;
  3775. }
  3776. /* uCode wakes up after power-down sleep */
  3777. if (inta & CSR_INT_BIT_WAKEUP) {
  3778. IWL_DEBUG_ISR("Wakeup interrupt\n");
  3779. iwl3945_rx_queue_update_write_ptr(priv, &priv->rxq);
  3780. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[0]);
  3781. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[1]);
  3782. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[2]);
  3783. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[3]);
  3784. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[4]);
  3785. iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[5]);
  3786. handled |= CSR_INT_BIT_WAKEUP;
  3787. }
  3788. /* All uCode command responses, including Tx command responses,
  3789. * Rx "responses" (frame-received notification), and other
  3790. * notifications from uCode come through here*/
  3791. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3792. iwl3945_rx_handle(priv);
  3793. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3794. }
  3795. if (inta & CSR_INT_BIT_FH_TX) {
  3796. IWL_DEBUG_ISR("Tx interrupt\n");
  3797. iwl3945_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
  3798. if (!iwl3945_grab_nic_access(priv)) {
  3799. iwl3945_write_direct32(priv,
  3800. FH_TCSR_CREDIT
  3801. (ALM_FH_SRVC_CHNL), 0x0);
  3802. iwl3945_release_nic_access(priv);
  3803. }
  3804. handled |= CSR_INT_BIT_FH_TX;
  3805. }
  3806. if (inta & ~handled)
  3807. IWL_ERROR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3808. if (inta & ~CSR_INI_SET_MASK) {
  3809. IWL_WARNING("Disabled INTA bits 0x%08x were pending\n",
  3810. inta & ~CSR_INI_SET_MASK);
  3811. IWL_WARNING(" with FH_INT = 0x%08x\n", inta_fh);
  3812. }
  3813. /* Re-enable all interrupts */
  3814. iwl3945_enable_interrupts(priv);
  3815. #ifdef CONFIG_IWL3945_DEBUG
  3816. if (iwl3945_debug_level & (IWL_DL_ISR)) {
  3817. inta = iwl3945_read32(priv, CSR_INT);
  3818. inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
  3819. inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
  3820. IWL_DEBUG_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3821. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3822. }
  3823. #endif
  3824. spin_unlock_irqrestore(&priv->lock, flags);
  3825. }
  3826. static irqreturn_t iwl3945_isr(int irq, void *data)
  3827. {
  3828. struct iwl3945_priv *priv = data;
  3829. u32 inta, inta_mask;
  3830. u32 inta_fh;
  3831. if (!priv)
  3832. return IRQ_NONE;
  3833. spin_lock(&priv->lock);
  3834. /* Disable (but don't clear!) interrupts here to avoid
  3835. * back-to-back ISRs and sporadic interrupts from our NIC.
  3836. * If we have something to service, the tasklet will re-enable ints.
  3837. * If we *don't* have something, we'll re-enable before leaving here. */
  3838. inta_mask = iwl3945_read32(priv, CSR_INT_MASK); /* just for debug */
  3839. iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
  3840. /* Discover which interrupts are active/pending */
  3841. inta = iwl3945_read32(priv, CSR_INT);
  3842. inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
  3843. /* Ignore interrupt if there's nothing in NIC to service.
  3844. * This may be due to IRQ shared with another device,
  3845. * or due to sporadic interrupts thrown from our NIC. */
  3846. if (!inta && !inta_fh) {
  3847. IWL_DEBUG_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
  3848. goto none;
  3849. }
  3850. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  3851. /* Hardware disappeared */
  3852. IWL_WARNING("HARDWARE GONE?? INTA == 0x%080x\n", inta);
  3853. goto unplugged;
  3854. }
  3855. IWL_DEBUG_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  3856. inta, inta_mask, inta_fh);
  3857. inta &= ~CSR_INT_BIT_SCD;
  3858. /* iwl3945_irq_tasklet() will service interrupts and re-enable them */
  3859. if (likely(inta || inta_fh))
  3860. tasklet_schedule(&priv->irq_tasklet);
  3861. unplugged:
  3862. spin_unlock(&priv->lock);
  3863. return IRQ_HANDLED;
  3864. none:
  3865. /* re-enable interrupts here since we don't have anything to service. */
  3866. iwl3945_enable_interrupts(priv);
  3867. spin_unlock(&priv->lock);
  3868. return IRQ_NONE;
  3869. }
  3870. /************************** EEPROM BANDS ****************************
  3871. *
  3872. * The iwl3945_eeprom_band definitions below provide the mapping from the
  3873. * EEPROM contents to the specific channel number supported for each
  3874. * band.
  3875. *
  3876. * For example, iwl3945_priv->eeprom.band_3_channels[4] from the band_3
  3877. * definition below maps to physical channel 42 in the 5.2GHz spectrum.
  3878. * The specific geography and calibration information for that channel
  3879. * is contained in the eeprom map itself.
  3880. *
  3881. * During init, we copy the eeprom information and channel map
  3882. * information into priv->channel_info_24/52 and priv->channel_map_24/52
  3883. *
  3884. * channel_map_24/52 provides the index in the channel_info array for a
  3885. * given channel. We have to have two separate maps as there is channel
  3886. * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
  3887. * band_2
  3888. *
  3889. * A value of 0xff stored in the channel_map indicates that the channel
  3890. * is not supported by the hardware at all.
  3891. *
  3892. * A value of 0xfe in the channel_map indicates that the channel is not
  3893. * valid for Tx with the current hardware. This means that
  3894. * while the system can tune and receive on a given channel, it may not
  3895. * be able to associate or transmit any frames on that
  3896. * channel. There is no corresponding channel information for that
  3897. * entry.
  3898. *
  3899. *********************************************************************/
  3900. /* 2.4 GHz */
  3901. static const u8 iwl3945_eeprom_band_1[14] = {
  3902. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  3903. };
  3904. /* 5.2 GHz bands */
  3905. static const u8 iwl3945_eeprom_band_2[] = { /* 4915-5080MHz */
  3906. 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
  3907. };
  3908. static const u8 iwl3945_eeprom_band_3[] = { /* 5170-5320MHz */
  3909. 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  3910. };
  3911. static const u8 iwl3945_eeprom_band_4[] = { /* 5500-5700MHz */
  3912. 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  3913. };
  3914. static const u8 iwl3945_eeprom_band_5[] = { /* 5725-5825MHz */
  3915. 145, 149, 153, 157, 161, 165
  3916. };
  3917. static void iwl3945_init_band_reference(const struct iwl3945_priv *priv, int band,
  3918. int *eeprom_ch_count,
  3919. const struct iwl3945_eeprom_channel
  3920. **eeprom_ch_info,
  3921. const u8 **eeprom_ch_index)
  3922. {
  3923. switch (band) {
  3924. case 1: /* 2.4GHz band */
  3925. *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_1);
  3926. *eeprom_ch_info = priv->eeprom.band_1_channels;
  3927. *eeprom_ch_index = iwl3945_eeprom_band_1;
  3928. break;
  3929. case 2: /* 4.9GHz band */
  3930. *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_2);
  3931. *eeprom_ch_info = priv->eeprom.band_2_channels;
  3932. *eeprom_ch_index = iwl3945_eeprom_band_2;
  3933. break;
  3934. case 3: /* 5.2GHz band */
  3935. *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_3);
  3936. *eeprom_ch_info = priv->eeprom.band_3_channels;
  3937. *eeprom_ch_index = iwl3945_eeprom_band_3;
  3938. break;
  3939. case 4: /* 5.5GHz band */
  3940. *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_4);
  3941. *eeprom_ch_info = priv->eeprom.band_4_channels;
  3942. *eeprom_ch_index = iwl3945_eeprom_band_4;
  3943. break;
  3944. case 5: /* 5.7GHz band */
  3945. *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_5);
  3946. *eeprom_ch_info = priv->eeprom.band_5_channels;
  3947. *eeprom_ch_index = iwl3945_eeprom_band_5;
  3948. break;
  3949. default:
  3950. BUG();
  3951. return;
  3952. }
  3953. }
  3954. /**
  3955. * iwl3945_get_channel_info - Find driver's private channel info
  3956. *
  3957. * Based on band and channel number.
  3958. */
  3959. const struct iwl3945_channel_info *iwl3945_get_channel_info(const struct iwl3945_priv *priv,
  3960. enum ieee80211_band band, u16 channel)
  3961. {
  3962. int i;
  3963. switch (band) {
  3964. case IEEE80211_BAND_5GHZ:
  3965. for (i = 14; i < priv->channel_count; i++) {
  3966. if (priv->channel_info[i].channel == channel)
  3967. return &priv->channel_info[i];
  3968. }
  3969. break;
  3970. case IEEE80211_BAND_2GHZ:
  3971. if (channel >= 1 && channel <= 14)
  3972. return &priv->channel_info[channel - 1];
  3973. break;
  3974. case IEEE80211_NUM_BANDS:
  3975. WARN_ON(1);
  3976. }
  3977. return NULL;
  3978. }
  3979. #define CHECK_AND_PRINT(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
  3980. ? # x " " : "")
  3981. /**
  3982. * iwl3945_init_channel_map - Set up driver's info for all possible channels
  3983. */
  3984. static int iwl3945_init_channel_map(struct iwl3945_priv *priv)
  3985. {
  3986. int eeprom_ch_count = 0;
  3987. const u8 *eeprom_ch_index = NULL;
  3988. const struct iwl3945_eeprom_channel *eeprom_ch_info = NULL;
  3989. int band, ch;
  3990. struct iwl3945_channel_info *ch_info;
  3991. if (priv->channel_count) {
  3992. IWL_DEBUG_INFO("Channel map already initialized.\n");
  3993. return 0;
  3994. }
  3995. if (priv->eeprom.version < 0x2f) {
  3996. IWL_WARNING("Unsupported EEPROM version: 0x%04X\n",
  3997. priv->eeprom.version);
  3998. return -EINVAL;
  3999. }
  4000. IWL_DEBUG_INFO("Initializing regulatory info from EEPROM\n");
  4001. priv->channel_count =
  4002. ARRAY_SIZE(iwl3945_eeprom_band_1) +
  4003. ARRAY_SIZE(iwl3945_eeprom_band_2) +
  4004. ARRAY_SIZE(iwl3945_eeprom_band_3) +
  4005. ARRAY_SIZE(iwl3945_eeprom_band_4) +
  4006. ARRAY_SIZE(iwl3945_eeprom_band_5);
  4007. IWL_DEBUG_INFO("Parsing data for %d channels.\n", priv->channel_count);
  4008. priv->channel_info = kzalloc(sizeof(struct iwl3945_channel_info) *
  4009. priv->channel_count, GFP_KERNEL);
  4010. if (!priv->channel_info) {
  4011. IWL_ERROR("Could not allocate channel_info\n");
  4012. priv->channel_count = 0;
  4013. return -ENOMEM;
  4014. }
  4015. ch_info = priv->channel_info;
  4016. /* Loop through the 5 EEPROM bands adding them in order to the
  4017. * channel map we maintain (that contains additional information than
  4018. * what just in the EEPROM) */
  4019. for (band = 1; band <= 5; band++) {
  4020. iwl3945_init_band_reference(priv, band, &eeprom_ch_count,
  4021. &eeprom_ch_info, &eeprom_ch_index);
  4022. /* Loop through each band adding each of the channels */
  4023. for (ch = 0; ch < eeprom_ch_count; ch++) {
  4024. ch_info->channel = eeprom_ch_index[ch];
  4025. ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
  4026. IEEE80211_BAND_5GHZ;
  4027. /* permanently store EEPROM's channel regulatory flags
  4028. * and max power in channel info database. */
  4029. ch_info->eeprom = eeprom_ch_info[ch];
  4030. /* Copy the run-time flags so they are there even on
  4031. * invalid channels */
  4032. ch_info->flags = eeprom_ch_info[ch].flags;
  4033. if (!(is_channel_valid(ch_info))) {
  4034. IWL_DEBUG_INFO("Ch. %d Flags %x [%sGHz] - "
  4035. "No traffic\n",
  4036. ch_info->channel,
  4037. ch_info->flags,
  4038. is_channel_a_band(ch_info) ?
  4039. "5.2" : "2.4");
  4040. ch_info++;
  4041. continue;
  4042. }
  4043. /* Initialize regulatory-based run-time data */
  4044. ch_info->max_power_avg = ch_info->curr_txpow =
  4045. eeprom_ch_info[ch].max_power_avg;
  4046. ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
  4047. ch_info->min_power = 0;
  4048. IWL_DEBUG_INFO("Ch. %d [%sGHz] %s%s%s%s%s%s%s(0x%02x"
  4049. " %ddBm): Ad-Hoc %ssupported\n",
  4050. ch_info->channel,
  4051. is_channel_a_band(ch_info) ?
  4052. "5.2" : "2.4",
  4053. CHECK_AND_PRINT(VALID),
  4054. CHECK_AND_PRINT(IBSS),
  4055. CHECK_AND_PRINT(ACTIVE),
  4056. CHECK_AND_PRINT(RADAR),
  4057. CHECK_AND_PRINT(WIDE),
  4058. CHECK_AND_PRINT(NARROW),
  4059. CHECK_AND_PRINT(DFS),
  4060. eeprom_ch_info[ch].flags,
  4061. eeprom_ch_info[ch].max_power_avg,
  4062. ((eeprom_ch_info[ch].
  4063. flags & EEPROM_CHANNEL_IBSS)
  4064. && !(eeprom_ch_info[ch].
  4065. flags & EEPROM_CHANNEL_RADAR))
  4066. ? "" : "not ");
  4067. /* Set the user_txpower_limit to the highest power
  4068. * supported by any channel */
  4069. if (eeprom_ch_info[ch].max_power_avg >
  4070. priv->user_txpower_limit)
  4071. priv->user_txpower_limit =
  4072. eeprom_ch_info[ch].max_power_avg;
  4073. ch_info++;
  4074. }
  4075. }
  4076. /* Set up txpower settings in driver for all channels */
  4077. if (iwl3945_txpower_set_from_eeprom(priv))
  4078. return -EIO;
  4079. return 0;
  4080. }
  4081. /*
  4082. * iwl3945_free_channel_map - undo allocations in iwl3945_init_channel_map
  4083. */
  4084. static void iwl3945_free_channel_map(struct iwl3945_priv *priv)
  4085. {
  4086. kfree(priv->channel_info);
  4087. priv->channel_count = 0;
  4088. }
  4089. /* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
  4090. * sending probe req. This should be set long enough to hear probe responses
  4091. * from more than one AP. */
  4092. #define IWL_ACTIVE_DWELL_TIME_24 (20) /* all times in msec */
  4093. #define IWL_ACTIVE_DWELL_TIME_52 (10)
  4094. /* For faster active scanning, scan will move to the next channel if fewer than
  4095. * PLCP_QUIET_THRESH packets are heard on this channel within
  4096. * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
  4097. * time if it's a quiet channel (nothing responded to our probe, and there's
  4098. * no other traffic).
  4099. * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
  4100. #define IWL_PLCP_QUIET_THRESH __constant_cpu_to_le16(1) /* packets */
  4101. #define IWL_ACTIVE_QUIET_TIME __constant_cpu_to_le16(5) /* msec */
  4102. /* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
  4103. * Must be set longer than active dwell time.
  4104. * For the most reliable scan, set > AP beacon interval (typically 100msec). */
  4105. #define IWL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
  4106. #define IWL_PASSIVE_DWELL_TIME_52 (10)
  4107. #define IWL_PASSIVE_DWELL_BASE (100)
  4108. #define IWL_CHANNEL_TUNE_TIME 5
  4109. static inline u16 iwl3945_get_active_dwell_time(struct iwl3945_priv *priv,
  4110. enum ieee80211_band band)
  4111. {
  4112. if (band == IEEE80211_BAND_5GHZ)
  4113. return IWL_ACTIVE_DWELL_TIME_52;
  4114. else
  4115. return IWL_ACTIVE_DWELL_TIME_24;
  4116. }
  4117. static u16 iwl3945_get_passive_dwell_time(struct iwl3945_priv *priv,
  4118. enum ieee80211_band band)
  4119. {
  4120. u16 active = iwl3945_get_active_dwell_time(priv, band);
  4121. u16 passive = (band == IEEE80211_BAND_2GHZ) ?
  4122. IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_24 :
  4123. IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_52;
  4124. if (iwl3945_is_associated(priv)) {
  4125. /* If we're associated, we clamp the maximum passive
  4126. * dwell time to be 98% of the beacon interval (minus
  4127. * 2 * channel tune time) */
  4128. passive = priv->beacon_int;
  4129. if ((passive > IWL_PASSIVE_DWELL_BASE) || !passive)
  4130. passive = IWL_PASSIVE_DWELL_BASE;
  4131. passive = (passive * 98) / 100 - IWL_CHANNEL_TUNE_TIME * 2;
  4132. }
  4133. if (passive <= active)
  4134. passive = active + 1;
  4135. return passive;
  4136. }
  4137. static int iwl3945_get_channels_for_scan(struct iwl3945_priv *priv,
  4138. enum ieee80211_band band,
  4139. u8 is_active, u8 direct_mask,
  4140. struct iwl3945_scan_channel *scan_ch)
  4141. {
  4142. const struct ieee80211_channel *channels = NULL;
  4143. const struct ieee80211_supported_band *sband;
  4144. const struct iwl3945_channel_info *ch_info;
  4145. u16 passive_dwell = 0;
  4146. u16 active_dwell = 0;
  4147. int added, i;
  4148. sband = iwl3945_get_band(priv, band);
  4149. if (!sband)
  4150. return 0;
  4151. channels = sband->channels;
  4152. active_dwell = iwl3945_get_active_dwell_time(priv, band);
  4153. passive_dwell = iwl3945_get_passive_dwell_time(priv, band);
  4154. for (i = 0, added = 0; i < sband->n_channels; i++) {
  4155. if (channels[i].hw_value ==
  4156. le16_to_cpu(priv->active_rxon.channel)) {
  4157. if (iwl3945_is_associated(priv)) {
  4158. IWL_DEBUG_SCAN
  4159. ("Skipping current channel %d\n",
  4160. le16_to_cpu(priv->active_rxon.channel));
  4161. continue;
  4162. }
  4163. } else if (priv->only_active_channel)
  4164. continue;
  4165. scan_ch->channel = channels[i].hw_value;
  4166. ch_info = iwl3945_get_channel_info(priv, band, scan_ch->channel);
  4167. if (!is_channel_valid(ch_info)) {
  4168. IWL_DEBUG_SCAN("Channel %d is INVALID for this SKU.\n",
  4169. scan_ch->channel);
  4170. continue;
  4171. }
  4172. if (!is_active || is_channel_passive(ch_info) ||
  4173. (channels[i].flags & IEEE80211_CHAN_PASSIVE_SCAN))
  4174. scan_ch->type = 0; /* passive */
  4175. else
  4176. scan_ch->type = 1; /* active */
  4177. if (scan_ch->type & 1)
  4178. scan_ch->type |= (direct_mask << 1);
  4179. if (is_channel_narrow(ch_info))
  4180. scan_ch->type |= (1 << 7);
  4181. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  4182. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  4183. /* Set txpower levels to defaults */
  4184. scan_ch->tpc.dsp_atten = 110;
  4185. /* scan_pwr_info->tpc.dsp_atten; */
  4186. /*scan_pwr_info->tpc.tx_gain; */
  4187. if (band == IEEE80211_BAND_5GHZ)
  4188. scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
  4189. else {
  4190. scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
  4191. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  4192. * power level:
  4193. * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
  4194. */
  4195. }
  4196. IWL_DEBUG_SCAN("Scanning %d [%s %d]\n",
  4197. scan_ch->channel,
  4198. (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
  4199. (scan_ch->type & 1) ?
  4200. active_dwell : passive_dwell);
  4201. scan_ch++;
  4202. added++;
  4203. }
  4204. IWL_DEBUG_SCAN("total channels to scan %d \n", added);
  4205. return added;
  4206. }
  4207. static void iwl3945_init_hw_rates(struct iwl3945_priv *priv,
  4208. struct ieee80211_rate *rates)
  4209. {
  4210. int i;
  4211. for (i = 0; i < IWL_RATE_COUNT; i++) {
  4212. rates[i].bitrate = iwl3945_rates[i].ieee * 5;
  4213. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  4214. rates[i].hw_value_short = i;
  4215. rates[i].flags = 0;
  4216. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  4217. /*
  4218. * If CCK != 1M then set short preamble rate flag.
  4219. */
  4220. rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
  4221. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  4222. }
  4223. }
  4224. }
  4225. /**
  4226. * iwl3945_init_geos - Initialize mac80211's geo/channel info based from eeprom
  4227. */
  4228. static int iwl3945_init_geos(struct iwl3945_priv *priv)
  4229. {
  4230. struct iwl3945_channel_info *ch;
  4231. struct ieee80211_supported_band *sband;
  4232. struct ieee80211_channel *channels;
  4233. struct ieee80211_channel *geo_ch;
  4234. struct ieee80211_rate *rates;
  4235. int i = 0;
  4236. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  4237. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  4238. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  4239. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  4240. return 0;
  4241. }
  4242. channels = kzalloc(sizeof(struct ieee80211_channel) *
  4243. priv->channel_count, GFP_KERNEL);
  4244. if (!channels)
  4245. return -ENOMEM;
  4246. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  4247. GFP_KERNEL);
  4248. if (!rates) {
  4249. kfree(channels);
  4250. return -ENOMEM;
  4251. }
  4252. /* 5.2GHz channels start after the 2.4GHz channels */
  4253. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  4254. sband->channels = &channels[ARRAY_SIZE(iwl3945_eeprom_band_1)];
  4255. /* just OFDM */
  4256. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  4257. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  4258. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  4259. sband->channels = channels;
  4260. /* OFDM & CCK */
  4261. sband->bitrates = rates;
  4262. sband->n_bitrates = IWL_RATE_COUNT;
  4263. priv->ieee_channels = channels;
  4264. priv->ieee_rates = rates;
  4265. iwl3945_init_hw_rates(priv, rates);
  4266. for (i = 0; i < priv->channel_count; i++) {
  4267. ch = &priv->channel_info[i];
  4268. /* FIXME: might be removed if scan is OK*/
  4269. if (!is_channel_valid(ch))
  4270. continue;
  4271. if (is_channel_a_band(ch))
  4272. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  4273. else
  4274. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  4275. geo_ch = &sband->channels[sband->n_channels++];
  4276. geo_ch->center_freq = ieee80211_channel_to_frequency(ch->channel);
  4277. geo_ch->max_power = ch->max_power_avg;
  4278. geo_ch->max_antenna_gain = 0xff;
  4279. geo_ch->hw_value = ch->channel;
  4280. if (is_channel_valid(ch)) {
  4281. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  4282. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  4283. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  4284. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  4285. if (ch->flags & EEPROM_CHANNEL_RADAR)
  4286. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  4287. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  4288. priv->max_channel_txpower_limit =
  4289. ch->max_power_avg;
  4290. } else {
  4291. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  4292. }
  4293. /* Save flags for reg domain usage */
  4294. geo_ch->orig_flags = geo_ch->flags;
  4295. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
  4296. ch->channel, geo_ch->center_freq,
  4297. is_channel_a_band(ch) ? "5.2" : "2.4",
  4298. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  4299. "restricted" : "valid",
  4300. geo_ch->flags);
  4301. }
  4302. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  4303. priv->cfg->sku & IWL_SKU_A) {
  4304. printk(KERN_INFO DRV_NAME
  4305. ": Incorrectly detected BG card as ABG. Please send "
  4306. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  4307. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  4308. priv->cfg->sku &= ~IWL_SKU_A;
  4309. }
  4310. printk(KERN_INFO DRV_NAME
  4311. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  4312. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  4313. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  4314. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->bands[IEEE80211_BAND_2GHZ];
  4315. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &priv->bands[IEEE80211_BAND_5GHZ];
  4316. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  4317. return 0;
  4318. }
  4319. /*
  4320. * iwl3945_free_geos - undo allocations in iwl3945_init_geos
  4321. */
  4322. static void iwl3945_free_geos(struct iwl3945_priv *priv)
  4323. {
  4324. kfree(priv->ieee_channels);
  4325. kfree(priv->ieee_rates);
  4326. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  4327. }
  4328. /******************************************************************************
  4329. *
  4330. * uCode download functions
  4331. *
  4332. ******************************************************************************/
  4333. static void iwl3945_dealloc_ucode_pci(struct iwl3945_priv *priv)
  4334. {
  4335. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  4336. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  4337. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  4338. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  4339. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  4340. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  4341. }
  4342. /**
  4343. * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
  4344. * looking at all data.
  4345. */
  4346. static int iwl3945_verify_inst_full(struct iwl3945_priv *priv, __le32 * image, u32 len)
  4347. {
  4348. u32 val;
  4349. u32 save_len = len;
  4350. int rc = 0;
  4351. u32 errcnt;
  4352. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  4353. rc = iwl3945_grab_nic_access(priv);
  4354. if (rc)
  4355. return rc;
  4356. iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  4357. errcnt = 0;
  4358. for (; len > 0; len -= sizeof(u32), image++) {
  4359. /* read data comes through single port, auto-incr addr */
  4360. /* NOTE: Use the debugless read so we don't flood kernel log
  4361. * if IWL_DL_IO is set */
  4362. val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  4363. if (val != le32_to_cpu(*image)) {
  4364. IWL_ERROR("uCode INST section is invalid at "
  4365. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  4366. save_len - len, val, le32_to_cpu(*image));
  4367. rc = -EIO;
  4368. errcnt++;
  4369. if (errcnt >= 20)
  4370. break;
  4371. }
  4372. }
  4373. iwl3945_release_nic_access(priv);
  4374. if (!errcnt)
  4375. IWL_DEBUG_INFO("ucode image in INSTRUCTION memory is good\n");
  4376. return rc;
  4377. }
  4378. /**
  4379. * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
  4380. * using sample data 100 bytes apart. If these sample points are good,
  4381. * it's a pretty good bet that everything between them is good, too.
  4382. */
  4383. static int iwl3945_verify_inst_sparse(struct iwl3945_priv *priv, __le32 *image, u32 len)
  4384. {
  4385. u32 val;
  4386. int rc = 0;
  4387. u32 errcnt = 0;
  4388. u32 i;
  4389. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  4390. rc = iwl3945_grab_nic_access(priv);
  4391. if (rc)
  4392. return rc;
  4393. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  4394. /* read data comes through single port, auto-incr addr */
  4395. /* NOTE: Use the debugless read so we don't flood kernel log
  4396. * if IWL_DL_IO is set */
  4397. iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  4398. i + RTC_INST_LOWER_BOUND);
  4399. val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  4400. if (val != le32_to_cpu(*image)) {
  4401. #if 0 /* Enable this if you want to see details */
  4402. IWL_ERROR("uCode INST section is invalid at "
  4403. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  4404. i, val, *image);
  4405. #endif
  4406. rc = -EIO;
  4407. errcnt++;
  4408. if (errcnt >= 3)
  4409. break;
  4410. }
  4411. }
  4412. iwl3945_release_nic_access(priv);
  4413. return rc;
  4414. }
  4415. /**
  4416. * iwl3945_verify_ucode - determine which instruction image is in SRAM,
  4417. * and verify its contents
  4418. */
  4419. static int iwl3945_verify_ucode(struct iwl3945_priv *priv)
  4420. {
  4421. __le32 *image;
  4422. u32 len;
  4423. int rc = 0;
  4424. /* Try bootstrap */
  4425. image = (__le32 *)priv->ucode_boot.v_addr;
  4426. len = priv->ucode_boot.len;
  4427. rc = iwl3945_verify_inst_sparse(priv, image, len);
  4428. if (rc == 0) {
  4429. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  4430. return 0;
  4431. }
  4432. /* Try initialize */
  4433. image = (__le32 *)priv->ucode_init.v_addr;
  4434. len = priv->ucode_init.len;
  4435. rc = iwl3945_verify_inst_sparse(priv, image, len);
  4436. if (rc == 0) {
  4437. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  4438. return 0;
  4439. }
  4440. /* Try runtime/protocol */
  4441. image = (__le32 *)priv->ucode_code.v_addr;
  4442. len = priv->ucode_code.len;
  4443. rc = iwl3945_verify_inst_sparse(priv, image, len);
  4444. if (rc == 0) {
  4445. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  4446. return 0;
  4447. }
  4448. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  4449. /* Since nothing seems to match, show first several data entries in
  4450. * instruction SRAM, so maybe visual inspection will give a clue.
  4451. * Selection of bootstrap image (vs. other images) is arbitrary. */
  4452. image = (__le32 *)priv->ucode_boot.v_addr;
  4453. len = priv->ucode_boot.len;
  4454. rc = iwl3945_verify_inst_full(priv, image, len);
  4455. return rc;
  4456. }
  4457. /* check contents of special bootstrap uCode SRAM */
  4458. static int iwl3945_verify_bsm(struct iwl3945_priv *priv)
  4459. {
  4460. __le32 *image = priv->ucode_boot.v_addr;
  4461. u32 len = priv->ucode_boot.len;
  4462. u32 reg;
  4463. u32 val;
  4464. IWL_DEBUG_INFO("Begin verify bsm\n");
  4465. /* verify BSM SRAM contents */
  4466. val = iwl3945_read_prph(priv, BSM_WR_DWCOUNT_REG);
  4467. for (reg = BSM_SRAM_LOWER_BOUND;
  4468. reg < BSM_SRAM_LOWER_BOUND + len;
  4469. reg += sizeof(u32), image ++) {
  4470. val = iwl3945_read_prph(priv, reg);
  4471. if (val != le32_to_cpu(*image)) {
  4472. IWL_ERROR("BSM uCode verification failed at "
  4473. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  4474. BSM_SRAM_LOWER_BOUND,
  4475. reg - BSM_SRAM_LOWER_BOUND, len,
  4476. val, le32_to_cpu(*image));
  4477. return -EIO;
  4478. }
  4479. }
  4480. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  4481. return 0;
  4482. }
  4483. /**
  4484. * iwl3945_load_bsm - Load bootstrap instructions
  4485. *
  4486. * BSM operation:
  4487. *
  4488. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  4489. * in special SRAM that does not power down during RFKILL. When powering back
  4490. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  4491. * the bootstrap program into the on-board processor, and starts it.
  4492. *
  4493. * The bootstrap program loads (via DMA) instructions and data for a new
  4494. * program from host DRAM locations indicated by the host driver in the
  4495. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  4496. * automatically.
  4497. *
  4498. * When initializing the NIC, the host driver points the BSM to the
  4499. * "initialize" uCode image. This uCode sets up some internal data, then
  4500. * notifies host via "initialize alive" that it is complete.
  4501. *
  4502. * The host then replaces the BSM_DRAM_* pointer values to point to the
  4503. * normal runtime uCode instructions and a backup uCode data cache buffer
  4504. * (filled initially with starting data values for the on-board processor),
  4505. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  4506. * which begins normal operation.
  4507. *
  4508. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  4509. * the backup data cache in DRAM before SRAM is powered down.
  4510. *
  4511. * When powering back up, the BSM loads the bootstrap program. This reloads
  4512. * the runtime uCode instructions and the backup data cache into SRAM,
  4513. * and re-launches the runtime uCode from where it left off.
  4514. */
  4515. static int iwl3945_load_bsm(struct iwl3945_priv *priv)
  4516. {
  4517. __le32 *image = priv->ucode_boot.v_addr;
  4518. u32 len = priv->ucode_boot.len;
  4519. dma_addr_t pinst;
  4520. dma_addr_t pdata;
  4521. u32 inst_len;
  4522. u32 data_len;
  4523. int rc;
  4524. int i;
  4525. u32 done;
  4526. u32 reg_offset;
  4527. IWL_DEBUG_INFO("Begin load bsm\n");
  4528. /* make sure bootstrap program is no larger than BSM's SRAM size */
  4529. if (len > IWL_MAX_BSM_SIZE)
  4530. return -EINVAL;
  4531. /* Tell bootstrap uCode where to find the "Initialize" uCode
  4532. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  4533. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  4534. * after the "initialize" uCode has run, to point to
  4535. * runtime/protocol instructions and backup data cache. */
  4536. pinst = priv->ucode_init.p_addr;
  4537. pdata = priv->ucode_init_data.p_addr;
  4538. inst_len = priv->ucode_init.len;
  4539. data_len = priv->ucode_init_data.len;
  4540. rc = iwl3945_grab_nic_access(priv);
  4541. if (rc)
  4542. return rc;
  4543. iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  4544. iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  4545. iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  4546. iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  4547. /* Fill BSM memory with bootstrap instructions */
  4548. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  4549. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  4550. reg_offset += sizeof(u32), image++)
  4551. _iwl3945_write_prph(priv, reg_offset,
  4552. le32_to_cpu(*image));
  4553. rc = iwl3945_verify_bsm(priv);
  4554. if (rc) {
  4555. iwl3945_release_nic_access(priv);
  4556. return rc;
  4557. }
  4558. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  4559. iwl3945_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  4560. iwl3945_write_prph(priv, BSM_WR_MEM_DST_REG,
  4561. RTC_INST_LOWER_BOUND);
  4562. iwl3945_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  4563. /* Load bootstrap code into instruction SRAM now,
  4564. * to prepare to load "initialize" uCode */
  4565. iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
  4566. BSM_WR_CTRL_REG_BIT_START);
  4567. /* Wait for load of bootstrap uCode to finish */
  4568. for (i = 0; i < 100; i++) {
  4569. done = iwl3945_read_prph(priv, BSM_WR_CTRL_REG);
  4570. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  4571. break;
  4572. udelay(10);
  4573. }
  4574. if (i < 100)
  4575. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  4576. else {
  4577. IWL_ERROR("BSM write did not complete!\n");
  4578. return -EIO;
  4579. }
  4580. /* Enable future boot loads whenever power management unit triggers it
  4581. * (e.g. when powering back up after power-save shutdown) */
  4582. iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
  4583. BSM_WR_CTRL_REG_BIT_START_EN);
  4584. iwl3945_release_nic_access(priv);
  4585. return 0;
  4586. }
  4587. static void iwl3945_nic_start(struct iwl3945_priv *priv)
  4588. {
  4589. /* Remove all resets to allow NIC to operate */
  4590. iwl3945_write32(priv, CSR_RESET, 0);
  4591. }
  4592. /**
  4593. * iwl3945_read_ucode - Read uCode images from disk file.
  4594. *
  4595. * Copy into buffers for card to fetch via bus-mastering
  4596. */
  4597. static int iwl3945_read_ucode(struct iwl3945_priv *priv)
  4598. {
  4599. struct iwl3945_ucode *ucode;
  4600. int ret = 0;
  4601. const struct firmware *ucode_raw;
  4602. /* firmware file name contains uCode/driver compatibility version */
  4603. const char *name = priv->cfg->fw_name;
  4604. u8 *src;
  4605. size_t len;
  4606. u32 ver, inst_size, data_size, init_size, init_data_size, boot_size;
  4607. /* Ask kernel firmware_class module to get the boot firmware off disk.
  4608. * request_firmware() is synchronous, file is in memory on return. */
  4609. ret = request_firmware(&ucode_raw, name, &priv->pci_dev->dev);
  4610. if (ret < 0) {
  4611. IWL_ERROR("%s firmware file req failed: Reason %d\n",
  4612. name, ret);
  4613. goto error;
  4614. }
  4615. IWL_DEBUG_INFO("Got firmware '%s' file (%zd bytes) from disk\n",
  4616. name, ucode_raw->size);
  4617. /* Make sure that we got at least our header! */
  4618. if (ucode_raw->size < sizeof(*ucode)) {
  4619. IWL_ERROR("File size way too small!\n");
  4620. ret = -EINVAL;
  4621. goto err_release;
  4622. }
  4623. /* Data from ucode file: header followed by uCode images */
  4624. ucode = (void *)ucode_raw->data;
  4625. ver = le32_to_cpu(ucode->ver);
  4626. inst_size = le32_to_cpu(ucode->inst_size);
  4627. data_size = le32_to_cpu(ucode->data_size);
  4628. init_size = le32_to_cpu(ucode->init_size);
  4629. init_data_size = le32_to_cpu(ucode->init_data_size);
  4630. boot_size = le32_to_cpu(ucode->boot_size);
  4631. IWL_DEBUG_INFO("f/w package hdr ucode version = 0x%x\n", ver);
  4632. IWL_DEBUG_INFO("f/w package hdr runtime inst size = %u\n", inst_size);
  4633. IWL_DEBUG_INFO("f/w package hdr runtime data size = %u\n", data_size);
  4634. IWL_DEBUG_INFO("f/w package hdr init inst size = %u\n", init_size);
  4635. IWL_DEBUG_INFO("f/w package hdr init data size = %u\n", init_data_size);
  4636. IWL_DEBUG_INFO("f/w package hdr boot inst size = %u\n", boot_size);
  4637. /* Verify size of file vs. image size info in file's header */
  4638. if (ucode_raw->size < sizeof(*ucode) +
  4639. inst_size + data_size + init_size +
  4640. init_data_size + boot_size) {
  4641. IWL_DEBUG_INFO("uCode file size %d too small\n",
  4642. (int)ucode_raw->size);
  4643. ret = -EINVAL;
  4644. goto err_release;
  4645. }
  4646. /* Verify that uCode images will fit in card's SRAM */
  4647. if (inst_size > IWL_MAX_INST_SIZE) {
  4648. IWL_DEBUG_INFO("uCode instr len %d too large to fit in\n",
  4649. inst_size);
  4650. ret = -EINVAL;
  4651. goto err_release;
  4652. }
  4653. if (data_size > IWL_MAX_DATA_SIZE) {
  4654. IWL_DEBUG_INFO("uCode data len %d too large to fit in\n",
  4655. data_size);
  4656. ret = -EINVAL;
  4657. goto err_release;
  4658. }
  4659. if (init_size > IWL_MAX_INST_SIZE) {
  4660. IWL_DEBUG_INFO("uCode init instr len %d too large to fit in\n",
  4661. init_size);
  4662. ret = -EINVAL;
  4663. goto err_release;
  4664. }
  4665. if (init_data_size > IWL_MAX_DATA_SIZE) {
  4666. IWL_DEBUG_INFO("uCode init data len %d too large to fit in\n",
  4667. init_data_size);
  4668. ret = -EINVAL;
  4669. goto err_release;
  4670. }
  4671. if (boot_size > IWL_MAX_BSM_SIZE) {
  4672. IWL_DEBUG_INFO("uCode boot instr len %d too large to fit in\n",
  4673. boot_size);
  4674. ret = -EINVAL;
  4675. goto err_release;
  4676. }
  4677. /* Allocate ucode buffers for card's bus-master loading ... */
  4678. /* Runtime instructions and 2 copies of data:
  4679. * 1) unmodified from disk
  4680. * 2) backup cache for save/restore during power-downs */
  4681. priv->ucode_code.len = inst_size;
  4682. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  4683. priv->ucode_data.len = data_size;
  4684. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  4685. priv->ucode_data_backup.len = data_size;
  4686. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  4687. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  4688. !priv->ucode_data_backup.v_addr)
  4689. goto err_pci_alloc;
  4690. /* Initialization instructions and data */
  4691. if (init_size && init_data_size) {
  4692. priv->ucode_init.len = init_size;
  4693. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  4694. priv->ucode_init_data.len = init_data_size;
  4695. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  4696. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  4697. goto err_pci_alloc;
  4698. }
  4699. /* Bootstrap (instructions only, no data) */
  4700. if (boot_size) {
  4701. priv->ucode_boot.len = boot_size;
  4702. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  4703. if (!priv->ucode_boot.v_addr)
  4704. goto err_pci_alloc;
  4705. }
  4706. /* Copy images into buffers for card's bus-master reads ... */
  4707. /* Runtime instructions (first block of data in file) */
  4708. src = &ucode->data[0];
  4709. len = priv->ucode_code.len;
  4710. IWL_DEBUG_INFO("Copying (but not loading) uCode instr len %Zd\n", len);
  4711. memcpy(priv->ucode_code.v_addr, src, len);
  4712. IWL_DEBUG_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  4713. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  4714. /* Runtime data (2nd block)
  4715. * NOTE: Copy into backup buffer will be done in iwl3945_up() */
  4716. src = &ucode->data[inst_size];
  4717. len = priv->ucode_data.len;
  4718. IWL_DEBUG_INFO("Copying (but not loading) uCode data len %Zd\n", len);
  4719. memcpy(priv->ucode_data.v_addr, src, len);
  4720. memcpy(priv->ucode_data_backup.v_addr, src, len);
  4721. /* Initialization instructions (3rd block) */
  4722. if (init_size) {
  4723. src = &ucode->data[inst_size + data_size];
  4724. len = priv->ucode_init.len;
  4725. IWL_DEBUG_INFO("Copying (but not loading) init instr len %Zd\n",
  4726. len);
  4727. memcpy(priv->ucode_init.v_addr, src, len);
  4728. }
  4729. /* Initialization data (4th block) */
  4730. if (init_data_size) {
  4731. src = &ucode->data[inst_size + data_size + init_size];
  4732. len = priv->ucode_init_data.len;
  4733. IWL_DEBUG_INFO("Copying (but not loading) init data len %d\n",
  4734. (int)len);
  4735. memcpy(priv->ucode_init_data.v_addr, src, len);
  4736. }
  4737. /* Bootstrap instructions (5th block) */
  4738. src = &ucode->data[inst_size + data_size + init_size + init_data_size];
  4739. len = priv->ucode_boot.len;
  4740. IWL_DEBUG_INFO("Copying (but not loading) boot instr len %d\n",
  4741. (int)len);
  4742. memcpy(priv->ucode_boot.v_addr, src, len);
  4743. /* We have our copies now, allow OS release its copies */
  4744. release_firmware(ucode_raw);
  4745. return 0;
  4746. err_pci_alloc:
  4747. IWL_ERROR("failed to allocate pci memory\n");
  4748. ret = -ENOMEM;
  4749. iwl3945_dealloc_ucode_pci(priv);
  4750. err_release:
  4751. release_firmware(ucode_raw);
  4752. error:
  4753. return ret;
  4754. }
  4755. /**
  4756. * iwl3945_set_ucode_ptrs - Set uCode address location
  4757. *
  4758. * Tell initialization uCode where to find runtime uCode.
  4759. *
  4760. * BSM registers initially contain pointers to initialization uCode.
  4761. * We need to replace them to load runtime uCode inst and data,
  4762. * and to save runtime data when powering down.
  4763. */
  4764. static int iwl3945_set_ucode_ptrs(struct iwl3945_priv *priv)
  4765. {
  4766. dma_addr_t pinst;
  4767. dma_addr_t pdata;
  4768. int rc = 0;
  4769. unsigned long flags;
  4770. /* bits 31:0 for 3945 */
  4771. pinst = priv->ucode_code.p_addr;
  4772. pdata = priv->ucode_data_backup.p_addr;
  4773. spin_lock_irqsave(&priv->lock, flags);
  4774. rc = iwl3945_grab_nic_access(priv);
  4775. if (rc) {
  4776. spin_unlock_irqrestore(&priv->lock, flags);
  4777. return rc;
  4778. }
  4779. /* Tell bootstrap uCode where to find image to load */
  4780. iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  4781. iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  4782. iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  4783. priv->ucode_data.len);
  4784. /* Inst bytecount must be last to set up, bit 31 signals uCode
  4785. * that all new ptr/size info is in place */
  4786. iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  4787. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  4788. iwl3945_release_nic_access(priv);
  4789. spin_unlock_irqrestore(&priv->lock, flags);
  4790. IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
  4791. return rc;
  4792. }
  4793. /**
  4794. * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
  4795. *
  4796. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  4797. *
  4798. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  4799. */
  4800. static void iwl3945_init_alive_start(struct iwl3945_priv *priv)
  4801. {
  4802. /* Check alive response for "valid" sign from uCode */
  4803. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  4804. /* We had an error bringing up the hardware, so take it
  4805. * all the way back down so we can try again */
  4806. IWL_DEBUG_INFO("Initialize Alive failed.\n");
  4807. goto restart;
  4808. }
  4809. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  4810. * This is a paranoid check, because we would not have gotten the
  4811. * "initialize" alive if code weren't properly loaded. */
  4812. if (iwl3945_verify_ucode(priv)) {
  4813. /* Runtime instruction load was bad;
  4814. * take it all the way back down so we can try again */
  4815. IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
  4816. goto restart;
  4817. }
  4818. /* Send pointers to protocol/runtime uCode image ... init code will
  4819. * load and launch runtime uCode, which will send us another "Alive"
  4820. * notification. */
  4821. IWL_DEBUG_INFO("Initialization Alive received.\n");
  4822. if (iwl3945_set_ucode_ptrs(priv)) {
  4823. /* Runtime instruction load won't happen;
  4824. * take it all the way back down so we can try again */
  4825. IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
  4826. goto restart;
  4827. }
  4828. return;
  4829. restart:
  4830. queue_work(priv->workqueue, &priv->restart);
  4831. }
  4832. /**
  4833. * iwl3945_alive_start - called after REPLY_ALIVE notification received
  4834. * from protocol/runtime uCode (initialization uCode's
  4835. * Alive gets handled by iwl3945_init_alive_start()).
  4836. */
  4837. static void iwl3945_alive_start(struct iwl3945_priv *priv)
  4838. {
  4839. int rc = 0;
  4840. int thermal_spin = 0;
  4841. u32 rfkill;
  4842. IWL_DEBUG_INFO("Runtime Alive received.\n");
  4843. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  4844. /* We had an error bringing up the hardware, so take it
  4845. * all the way back down so we can try again */
  4846. IWL_DEBUG_INFO("Alive failed.\n");
  4847. goto restart;
  4848. }
  4849. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4850. * This is a paranoid check, because we would not have gotten the
  4851. * "runtime" alive if code weren't properly loaded. */
  4852. if (iwl3945_verify_ucode(priv)) {
  4853. /* Runtime instruction load was bad;
  4854. * take it all the way back down so we can try again */
  4855. IWL_DEBUG_INFO("Bad runtime uCode load.\n");
  4856. goto restart;
  4857. }
  4858. iwl3945_clear_stations_table(priv);
  4859. rc = iwl3945_grab_nic_access(priv);
  4860. if (rc) {
  4861. IWL_WARNING("Can not read rfkill status from adapter\n");
  4862. return;
  4863. }
  4864. rfkill = iwl3945_read_prph(priv, APMG_RFKILL_REG);
  4865. IWL_DEBUG_INFO("RFKILL status: 0x%x\n", rfkill);
  4866. iwl3945_release_nic_access(priv);
  4867. if (rfkill & 0x1) {
  4868. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  4869. /* if rfkill is not on, then wait for thermal
  4870. * sensor in adapter to kick in */
  4871. while (iwl3945_hw_get_temperature(priv) == 0) {
  4872. thermal_spin++;
  4873. udelay(10);
  4874. }
  4875. if (thermal_spin)
  4876. IWL_DEBUG_INFO("Thermal calibration took %dus\n",
  4877. thermal_spin * 10);
  4878. } else
  4879. set_bit(STATUS_RF_KILL_HW, &priv->status);
  4880. /* After the ALIVE response, we can send commands to 3945 uCode */
  4881. set_bit(STATUS_ALIVE, &priv->status);
  4882. /* Clear out the uCode error bit if it is set */
  4883. clear_bit(STATUS_FW_ERROR, &priv->status);
  4884. if (iwl3945_is_rfkill(priv))
  4885. return;
  4886. ieee80211_start_queues(priv->hw);
  4887. priv->active_rate = priv->rates_mask;
  4888. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  4889. iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(priv->power_mode));
  4890. if (iwl3945_is_associated(priv)) {
  4891. struct iwl3945_rxon_cmd *active_rxon =
  4892. (struct iwl3945_rxon_cmd *)(&priv->active_rxon);
  4893. memcpy(&priv->staging_rxon, &priv->active_rxon,
  4894. sizeof(priv->staging_rxon));
  4895. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4896. } else {
  4897. /* Initialize our rx_config data */
  4898. iwl3945_connection_init_rx_config(priv);
  4899. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  4900. }
  4901. /* Configure Bluetooth device coexistence support */
  4902. iwl3945_send_bt_config(priv);
  4903. /* Configure the adapter for unassociated operation */
  4904. iwl3945_commit_rxon(priv);
  4905. /* At this point, the NIC is initialized and operational */
  4906. priv->notif_missed_beacons = 0;
  4907. set_bit(STATUS_READY, &priv->status);
  4908. iwl3945_reg_txpower_periodic(priv);
  4909. IWL_DEBUG_INFO("ALIVE processing complete.\n");
  4910. wake_up_interruptible(&priv->wait_command_queue);
  4911. if (priv->error_recovering)
  4912. iwl3945_error_recovery(priv);
  4913. return;
  4914. restart:
  4915. queue_work(priv->workqueue, &priv->restart);
  4916. }
  4917. static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv);
  4918. static void __iwl3945_down(struct iwl3945_priv *priv)
  4919. {
  4920. unsigned long flags;
  4921. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  4922. struct ieee80211_conf *conf = NULL;
  4923. IWL_DEBUG_INFO(DRV_NAME " is going down\n");
  4924. conf = ieee80211_get_hw_conf(priv->hw);
  4925. if (!exit_pending)
  4926. set_bit(STATUS_EXIT_PENDING, &priv->status);
  4927. iwl3945_clear_stations_table(priv);
  4928. /* Unblock any waiting calls */
  4929. wake_up_interruptible_all(&priv->wait_command_queue);
  4930. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4931. * exiting the module */
  4932. if (!exit_pending)
  4933. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  4934. /* stop and reset the on-board processor */
  4935. iwl3945_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4936. /* tell the device to stop sending interrupts */
  4937. iwl3945_disable_interrupts(priv);
  4938. if (priv->mac80211_registered)
  4939. ieee80211_stop_queues(priv->hw);
  4940. /* If we have not previously called iwl3945_init() then
  4941. * clear all bits but the RF Kill and SUSPEND bits and return */
  4942. if (!iwl3945_is_init(priv)) {
  4943. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  4944. STATUS_RF_KILL_HW |
  4945. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  4946. STATUS_RF_KILL_SW |
  4947. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  4948. STATUS_GEO_CONFIGURED |
  4949. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  4950. STATUS_IN_SUSPEND;
  4951. goto exit;
  4952. }
  4953. /* ...otherwise clear out all the status bits but the RF Kill and
  4954. * SUSPEND bits and continue taking the NIC down. */
  4955. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  4956. STATUS_RF_KILL_HW |
  4957. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  4958. STATUS_RF_KILL_SW |
  4959. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  4960. STATUS_GEO_CONFIGURED |
  4961. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  4962. STATUS_IN_SUSPEND |
  4963. test_bit(STATUS_FW_ERROR, &priv->status) <<
  4964. STATUS_FW_ERROR;
  4965. spin_lock_irqsave(&priv->lock, flags);
  4966. iwl3945_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4967. spin_unlock_irqrestore(&priv->lock, flags);
  4968. iwl3945_hw_txq_ctx_stop(priv);
  4969. iwl3945_hw_rxq_stop(priv);
  4970. spin_lock_irqsave(&priv->lock, flags);
  4971. if (!iwl3945_grab_nic_access(priv)) {
  4972. iwl3945_write_prph(priv, APMG_CLK_DIS_REG,
  4973. APMG_CLK_VAL_DMA_CLK_RQT);
  4974. iwl3945_release_nic_access(priv);
  4975. }
  4976. spin_unlock_irqrestore(&priv->lock, flags);
  4977. udelay(5);
  4978. iwl3945_hw_nic_stop_master(priv);
  4979. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  4980. iwl3945_hw_nic_reset(priv);
  4981. exit:
  4982. memset(&priv->card_alive, 0, sizeof(struct iwl3945_alive_resp));
  4983. if (priv->ibss_beacon)
  4984. dev_kfree_skb(priv->ibss_beacon);
  4985. priv->ibss_beacon = NULL;
  4986. /* clear out any free frames */
  4987. iwl3945_clear_free_frames(priv);
  4988. }
  4989. static void iwl3945_down(struct iwl3945_priv *priv)
  4990. {
  4991. mutex_lock(&priv->mutex);
  4992. __iwl3945_down(priv);
  4993. mutex_unlock(&priv->mutex);
  4994. iwl3945_cancel_deferred_work(priv);
  4995. }
  4996. #define MAX_HW_RESTARTS 5
  4997. static int __iwl3945_up(struct iwl3945_priv *priv)
  4998. {
  4999. int rc, i;
  5000. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  5001. IWL_WARNING("Exit pending; will not bring the NIC up\n");
  5002. return -EIO;
  5003. }
  5004. if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
  5005. IWL_WARNING("Radio disabled by SW RF kill (module "
  5006. "parameter)\n");
  5007. return -ENODEV;
  5008. }
  5009. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  5010. IWL_ERROR("ucode not available for device bringup\n");
  5011. return -EIO;
  5012. }
  5013. /* If platform's RF_KILL switch is NOT set to KILL */
  5014. if (iwl3945_read32(priv, CSR_GP_CNTRL) &
  5015. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5016. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  5017. else {
  5018. set_bit(STATUS_RF_KILL_HW, &priv->status);
  5019. if (!test_bit(STATUS_IN_SUSPEND, &priv->status)) {
  5020. IWL_WARNING("Radio disabled by HW RF Kill switch\n");
  5021. return -ENODEV;
  5022. }
  5023. }
  5024. iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
  5025. rc = iwl3945_hw_nic_init(priv);
  5026. if (rc) {
  5027. IWL_ERROR("Unable to int nic\n");
  5028. return rc;
  5029. }
  5030. /* make sure rfkill handshake bits are cleared */
  5031. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5032. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  5033. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  5034. /* clear (again), then enable host interrupts */
  5035. iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
  5036. iwl3945_enable_interrupts(priv);
  5037. /* really make sure rfkill handshake bits are cleared */
  5038. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5039. iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  5040. /* Copy original ucode data image from disk into backup cache.
  5041. * This will be used to initialize the on-board processor's
  5042. * data SRAM for a clean start when the runtime program first loads. */
  5043. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  5044. priv->ucode_data.len);
  5045. /* We return success when we resume from suspend and rf_kill is on. */
  5046. if (test_bit(STATUS_RF_KILL_HW, &priv->status))
  5047. return 0;
  5048. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  5049. iwl3945_clear_stations_table(priv);
  5050. /* load bootstrap state machine,
  5051. * load bootstrap program into processor's memory,
  5052. * prepare to load the "initialize" uCode */
  5053. rc = iwl3945_load_bsm(priv);
  5054. if (rc) {
  5055. IWL_ERROR("Unable to set up bootstrap uCode: %d\n", rc);
  5056. continue;
  5057. }
  5058. /* start card; "initialize" will load runtime ucode */
  5059. iwl3945_nic_start(priv);
  5060. IWL_DEBUG_INFO(DRV_NAME " is coming up\n");
  5061. return 0;
  5062. }
  5063. set_bit(STATUS_EXIT_PENDING, &priv->status);
  5064. __iwl3945_down(priv);
  5065. /* tried to restart and config the device for as long as our
  5066. * patience could withstand */
  5067. IWL_ERROR("Unable to initialize device after %d attempts.\n", i);
  5068. return -EIO;
  5069. }
  5070. /*****************************************************************************
  5071. *
  5072. * Workqueue callbacks
  5073. *
  5074. *****************************************************************************/
  5075. static void iwl3945_bg_init_alive_start(struct work_struct *data)
  5076. {
  5077. struct iwl3945_priv *priv =
  5078. container_of(data, struct iwl3945_priv, init_alive_start.work);
  5079. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5080. return;
  5081. mutex_lock(&priv->mutex);
  5082. iwl3945_init_alive_start(priv);
  5083. mutex_unlock(&priv->mutex);
  5084. }
  5085. static void iwl3945_bg_alive_start(struct work_struct *data)
  5086. {
  5087. struct iwl3945_priv *priv =
  5088. container_of(data, struct iwl3945_priv, alive_start.work);
  5089. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5090. return;
  5091. mutex_lock(&priv->mutex);
  5092. iwl3945_alive_start(priv);
  5093. mutex_unlock(&priv->mutex);
  5094. }
  5095. static void iwl3945_bg_rf_kill(struct work_struct *work)
  5096. {
  5097. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, rf_kill);
  5098. wake_up_interruptible(&priv->wait_command_queue);
  5099. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5100. return;
  5101. mutex_lock(&priv->mutex);
  5102. if (!iwl3945_is_rfkill(priv)) {
  5103. IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL,
  5104. "HW and/or SW RF Kill no longer active, restarting "
  5105. "device\n");
  5106. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  5107. queue_work(priv->workqueue, &priv->restart);
  5108. } else {
  5109. if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
  5110. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  5111. "disabled by SW switch\n");
  5112. else
  5113. IWL_WARNING("Radio Frequency Kill Switch is On:\n"
  5114. "Kill switch must be turned off for "
  5115. "wireless networking to work.\n");
  5116. }
  5117. mutex_unlock(&priv->mutex);
  5118. }
  5119. #define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
  5120. static void iwl3945_bg_scan_check(struct work_struct *data)
  5121. {
  5122. struct iwl3945_priv *priv =
  5123. container_of(data, struct iwl3945_priv, scan_check.work);
  5124. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5125. return;
  5126. mutex_lock(&priv->mutex);
  5127. if (test_bit(STATUS_SCANNING, &priv->status) ||
  5128. test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  5129. IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN,
  5130. "Scan completion watchdog resetting adapter (%dms)\n",
  5131. jiffies_to_msecs(IWL_SCAN_CHECK_WATCHDOG));
  5132. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  5133. iwl3945_send_scan_abort(priv);
  5134. }
  5135. mutex_unlock(&priv->mutex);
  5136. }
  5137. static void iwl3945_bg_request_scan(struct work_struct *data)
  5138. {
  5139. struct iwl3945_priv *priv =
  5140. container_of(data, struct iwl3945_priv, request_scan);
  5141. struct iwl3945_host_cmd cmd = {
  5142. .id = REPLY_SCAN_CMD,
  5143. .len = sizeof(struct iwl3945_scan_cmd),
  5144. .meta.flags = CMD_SIZE_HUGE,
  5145. };
  5146. int rc = 0;
  5147. struct iwl3945_scan_cmd *scan;
  5148. struct ieee80211_conf *conf = NULL;
  5149. u8 direct_mask;
  5150. enum ieee80211_band band;
  5151. conf = ieee80211_get_hw_conf(priv->hw);
  5152. mutex_lock(&priv->mutex);
  5153. if (!iwl3945_is_ready(priv)) {
  5154. IWL_WARNING("request scan called when driver not ready.\n");
  5155. goto done;
  5156. }
  5157. /* Make sure the scan wasn't cancelled before this queued work
  5158. * was given the chance to run... */
  5159. if (!test_bit(STATUS_SCANNING, &priv->status))
  5160. goto done;
  5161. /* This should never be called or scheduled if there is currently
  5162. * a scan active in the hardware. */
  5163. if (test_bit(STATUS_SCAN_HW, &priv->status)) {
  5164. IWL_DEBUG_INFO("Multiple concurrent scan requests in parallel. "
  5165. "Ignoring second request.\n");
  5166. rc = -EIO;
  5167. goto done;
  5168. }
  5169. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  5170. IWL_DEBUG_SCAN("Aborting scan due to device shutdown\n");
  5171. goto done;
  5172. }
  5173. if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
  5174. IWL_DEBUG_HC("Scan request while abort pending. Queuing.\n");
  5175. goto done;
  5176. }
  5177. if (iwl3945_is_rfkill(priv)) {
  5178. IWL_DEBUG_HC("Aborting scan due to RF Kill activation\n");
  5179. goto done;
  5180. }
  5181. if (!test_bit(STATUS_READY, &priv->status)) {
  5182. IWL_DEBUG_HC("Scan request while uninitialized. Queuing.\n");
  5183. goto done;
  5184. }
  5185. if (!priv->scan_bands) {
  5186. IWL_DEBUG_HC("Aborting scan due to no requested bands\n");
  5187. goto done;
  5188. }
  5189. if (!priv->scan) {
  5190. priv->scan = kmalloc(sizeof(struct iwl3945_scan_cmd) +
  5191. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  5192. if (!priv->scan) {
  5193. rc = -ENOMEM;
  5194. goto done;
  5195. }
  5196. }
  5197. scan = priv->scan;
  5198. memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
  5199. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  5200. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  5201. if (iwl3945_is_associated(priv)) {
  5202. u16 interval = 0;
  5203. u32 extra;
  5204. u32 suspend_time = 100;
  5205. u32 scan_suspend_time = 100;
  5206. unsigned long flags;
  5207. IWL_DEBUG_INFO("Scanning while associated...\n");
  5208. spin_lock_irqsave(&priv->lock, flags);
  5209. interval = priv->beacon_int;
  5210. spin_unlock_irqrestore(&priv->lock, flags);
  5211. scan->suspend_time = 0;
  5212. scan->max_out_time = cpu_to_le32(200 * 1024);
  5213. if (!interval)
  5214. interval = suspend_time;
  5215. /*
  5216. * suspend time format:
  5217. * 0-19: beacon interval in usec (time before exec.)
  5218. * 20-23: 0
  5219. * 24-31: number of beacons (suspend between channels)
  5220. */
  5221. extra = (suspend_time / interval) << 24;
  5222. scan_suspend_time = 0xFF0FFFFF &
  5223. (extra | ((suspend_time % interval) * 1024));
  5224. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  5225. IWL_DEBUG_SCAN("suspend_time 0x%X beacon interval %d\n",
  5226. scan_suspend_time, interval);
  5227. }
  5228. /* We should add the ability for user to lock to PASSIVE ONLY */
  5229. if (priv->one_direct_scan) {
  5230. IWL_DEBUG_SCAN
  5231. ("Kicking off one direct scan for '%s'\n",
  5232. iwl3945_escape_essid(priv->direct_ssid,
  5233. priv->direct_ssid_len));
  5234. scan->direct_scan[0].id = WLAN_EID_SSID;
  5235. scan->direct_scan[0].len = priv->direct_ssid_len;
  5236. memcpy(scan->direct_scan[0].ssid,
  5237. priv->direct_ssid, priv->direct_ssid_len);
  5238. direct_mask = 1;
  5239. } else if (!iwl3945_is_associated(priv) && priv->essid_len) {
  5240. scan->direct_scan[0].id = WLAN_EID_SSID;
  5241. scan->direct_scan[0].len = priv->essid_len;
  5242. memcpy(scan->direct_scan[0].ssid, priv->essid, priv->essid_len);
  5243. direct_mask = 1;
  5244. } else
  5245. direct_mask = 0;
  5246. /* We don't build a direct scan probe request; the uCode will do
  5247. * that based on the direct_mask added to each channel entry */
  5248. scan->tx_cmd.len = cpu_to_le16(
  5249. iwl3945_fill_probe_req(priv, (struct ieee80211_mgmt *)scan->data,
  5250. IWL_MAX_SCAN_SIZE - sizeof(*scan), 0));
  5251. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  5252. scan->tx_cmd.sta_id = priv->hw_setting.bcast_sta_id;
  5253. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  5254. /* flags + rate selection */
  5255. switch (priv->scan_bands) {
  5256. case 2:
  5257. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  5258. scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
  5259. scan->good_CRC_th = 0;
  5260. band = IEEE80211_BAND_2GHZ;
  5261. break;
  5262. case 1:
  5263. scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
  5264. scan->good_CRC_th = IWL_GOOD_CRC_TH;
  5265. band = IEEE80211_BAND_5GHZ;
  5266. break;
  5267. default:
  5268. IWL_WARNING("Invalid scan band count\n");
  5269. goto done;
  5270. }
  5271. /* select Rx antennas */
  5272. scan->flags |= iwl3945_get_antenna_flags(priv);
  5273. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR)
  5274. scan->filter_flags = RXON_FILTER_PROMISC_MSK;
  5275. if (direct_mask) {
  5276. IWL_DEBUG_SCAN
  5277. ("Initiating direct scan for %s.\n",
  5278. iwl3945_escape_essid(priv->essid, priv->essid_len));
  5279. scan->channel_count =
  5280. iwl3945_get_channels_for_scan(
  5281. priv, band, 1, /* active */
  5282. direct_mask,
  5283. (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
  5284. } else {
  5285. IWL_DEBUG_SCAN("Initiating indirect scan.\n");
  5286. scan->channel_count =
  5287. iwl3945_get_channels_for_scan(
  5288. priv, band, 0, /* passive */
  5289. direct_mask,
  5290. (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
  5291. }
  5292. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  5293. scan->channel_count * sizeof(struct iwl3945_scan_channel);
  5294. cmd.data = scan;
  5295. scan->len = cpu_to_le16(cmd.len);
  5296. set_bit(STATUS_SCAN_HW, &priv->status);
  5297. rc = iwl3945_send_cmd_sync(priv, &cmd);
  5298. if (rc)
  5299. goto done;
  5300. queue_delayed_work(priv->workqueue, &priv->scan_check,
  5301. IWL_SCAN_CHECK_WATCHDOG);
  5302. mutex_unlock(&priv->mutex);
  5303. return;
  5304. done:
  5305. /* inform mac80211 scan aborted */
  5306. queue_work(priv->workqueue, &priv->scan_completed);
  5307. mutex_unlock(&priv->mutex);
  5308. }
  5309. static void iwl3945_bg_up(struct work_struct *data)
  5310. {
  5311. struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, up);
  5312. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5313. return;
  5314. mutex_lock(&priv->mutex);
  5315. __iwl3945_up(priv);
  5316. mutex_unlock(&priv->mutex);
  5317. }
  5318. static void iwl3945_bg_restart(struct work_struct *data)
  5319. {
  5320. struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, restart);
  5321. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5322. return;
  5323. iwl3945_down(priv);
  5324. queue_work(priv->workqueue, &priv->up);
  5325. }
  5326. static void iwl3945_bg_rx_replenish(struct work_struct *data)
  5327. {
  5328. struct iwl3945_priv *priv =
  5329. container_of(data, struct iwl3945_priv, rx_replenish);
  5330. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5331. return;
  5332. mutex_lock(&priv->mutex);
  5333. iwl3945_rx_replenish(priv);
  5334. mutex_unlock(&priv->mutex);
  5335. }
  5336. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  5337. static void iwl3945_bg_post_associate(struct work_struct *data)
  5338. {
  5339. struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv,
  5340. post_associate.work);
  5341. int rc = 0;
  5342. struct ieee80211_conf *conf = NULL;
  5343. DECLARE_MAC_BUF(mac);
  5344. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  5345. IWL_ERROR("%s Should not be called in AP mode\n", __FUNCTION__);
  5346. return;
  5347. }
  5348. IWL_DEBUG_ASSOC("Associated as %d to: %s\n",
  5349. priv->assoc_id,
  5350. print_mac(mac, priv->active_rxon.bssid_addr));
  5351. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5352. return;
  5353. mutex_lock(&priv->mutex);
  5354. if (!priv->vif || !priv->is_open) {
  5355. mutex_unlock(&priv->mutex);
  5356. return;
  5357. }
  5358. iwl3945_scan_cancel_timeout(priv, 200);
  5359. conf = ieee80211_get_hw_conf(priv->hw);
  5360. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5361. iwl3945_commit_rxon(priv);
  5362. memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
  5363. iwl3945_setup_rxon_timing(priv);
  5364. rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  5365. sizeof(priv->rxon_timing), &priv->rxon_timing);
  5366. if (rc)
  5367. IWL_WARNING("REPLY_RXON_TIMING failed - "
  5368. "Attempting to continue.\n");
  5369. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  5370. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  5371. IWL_DEBUG_ASSOC("assoc id %d beacon interval %d\n",
  5372. priv->assoc_id, priv->beacon_int);
  5373. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  5374. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  5375. else
  5376. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  5377. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  5378. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  5379. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  5380. else
  5381. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  5382. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  5383. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  5384. }
  5385. iwl3945_commit_rxon(priv);
  5386. switch (priv->iw_mode) {
  5387. case IEEE80211_IF_TYPE_STA:
  5388. iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
  5389. break;
  5390. case IEEE80211_IF_TYPE_IBSS:
  5391. /* clear out the station table */
  5392. iwl3945_clear_stations_table(priv);
  5393. iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
  5394. iwl3945_add_station(priv, priv->bssid, 0, 0);
  5395. iwl3945_sync_sta(priv, IWL_STA_ID,
  5396. (priv->band == IEEE80211_BAND_5GHZ) ?
  5397. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
  5398. CMD_ASYNC);
  5399. iwl3945_rate_scale_init(priv->hw, IWL_STA_ID);
  5400. iwl3945_send_beacon_cmd(priv);
  5401. break;
  5402. default:
  5403. IWL_ERROR("%s Should not be called in %d mode\n",
  5404. __FUNCTION__, priv->iw_mode);
  5405. break;
  5406. }
  5407. iwl3945_sequence_reset(priv);
  5408. iwl3945_activate_qos(priv, 0);
  5409. /* we have just associated, don't start scan too early */
  5410. priv->next_scan_jiffies = jiffies + IWL_DELAY_NEXT_SCAN;
  5411. mutex_unlock(&priv->mutex);
  5412. }
  5413. static void iwl3945_bg_abort_scan(struct work_struct *work)
  5414. {
  5415. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, abort_scan);
  5416. if (!iwl3945_is_ready(priv))
  5417. return;
  5418. mutex_lock(&priv->mutex);
  5419. set_bit(STATUS_SCAN_ABORTING, &priv->status);
  5420. iwl3945_send_scan_abort(priv);
  5421. mutex_unlock(&priv->mutex);
  5422. }
  5423. static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf);
  5424. static void iwl3945_bg_scan_completed(struct work_struct *work)
  5425. {
  5426. struct iwl3945_priv *priv =
  5427. container_of(work, struct iwl3945_priv, scan_completed);
  5428. IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN, "SCAN complete scan\n");
  5429. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5430. return;
  5431. if (test_bit(STATUS_CONF_PENDING, &priv->status))
  5432. iwl3945_mac_config(priv->hw, ieee80211_get_hw_conf(priv->hw));
  5433. ieee80211_scan_completed(priv->hw);
  5434. /* Since setting the TXPOWER may have been deferred while
  5435. * performing the scan, fire one off */
  5436. mutex_lock(&priv->mutex);
  5437. iwl3945_hw_reg_send_txpower(priv);
  5438. mutex_unlock(&priv->mutex);
  5439. }
  5440. /*****************************************************************************
  5441. *
  5442. * mac80211 entry point functions
  5443. *
  5444. *****************************************************************************/
  5445. #define UCODE_READY_TIMEOUT (2 * HZ)
  5446. static int iwl3945_mac_start(struct ieee80211_hw *hw)
  5447. {
  5448. struct iwl3945_priv *priv = hw->priv;
  5449. int ret;
  5450. IWL_DEBUG_MAC80211("enter\n");
  5451. if (pci_enable_device(priv->pci_dev)) {
  5452. IWL_ERROR("Fail to pci_enable_device\n");
  5453. return -ENODEV;
  5454. }
  5455. pci_restore_state(priv->pci_dev);
  5456. pci_enable_msi(priv->pci_dev);
  5457. ret = request_irq(priv->pci_dev->irq, iwl3945_isr, IRQF_SHARED,
  5458. DRV_NAME, priv);
  5459. if (ret) {
  5460. IWL_ERROR("Error allocating IRQ %d\n", priv->pci_dev->irq);
  5461. goto out_disable_msi;
  5462. }
  5463. /* we should be verifying the device is ready to be opened */
  5464. mutex_lock(&priv->mutex);
  5465. memset(&priv->staging_rxon, 0, sizeof(struct iwl3945_rxon_cmd));
  5466. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  5467. * ucode filename and max sizes are card-specific. */
  5468. if (!priv->ucode_code.len) {
  5469. ret = iwl3945_read_ucode(priv);
  5470. if (ret) {
  5471. IWL_ERROR("Could not read microcode: %d\n", ret);
  5472. mutex_unlock(&priv->mutex);
  5473. goto out_release_irq;
  5474. }
  5475. }
  5476. ret = __iwl3945_up(priv);
  5477. mutex_unlock(&priv->mutex);
  5478. if (ret)
  5479. goto out_release_irq;
  5480. IWL_DEBUG_INFO("Start UP work.\n");
  5481. if (test_bit(STATUS_IN_SUSPEND, &priv->status))
  5482. return 0;
  5483. /* Wait for START_ALIVE from ucode. Otherwise callbacks from
  5484. * mac80211 will not be run successfully. */
  5485. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  5486. test_bit(STATUS_READY, &priv->status),
  5487. UCODE_READY_TIMEOUT);
  5488. if (!ret) {
  5489. if (!test_bit(STATUS_READY, &priv->status)) {
  5490. IWL_ERROR("Wait for START_ALIVE timeout after %dms.\n",
  5491. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  5492. ret = -ETIMEDOUT;
  5493. goto out_release_irq;
  5494. }
  5495. }
  5496. priv->is_open = 1;
  5497. IWL_DEBUG_MAC80211("leave\n");
  5498. return 0;
  5499. out_release_irq:
  5500. free_irq(priv->pci_dev->irq, priv);
  5501. out_disable_msi:
  5502. pci_disable_msi(priv->pci_dev);
  5503. pci_disable_device(priv->pci_dev);
  5504. priv->is_open = 0;
  5505. IWL_DEBUG_MAC80211("leave - failed\n");
  5506. return ret;
  5507. }
  5508. static void iwl3945_mac_stop(struct ieee80211_hw *hw)
  5509. {
  5510. struct iwl3945_priv *priv = hw->priv;
  5511. IWL_DEBUG_MAC80211("enter\n");
  5512. if (!priv->is_open) {
  5513. IWL_DEBUG_MAC80211("leave - skip\n");
  5514. return;
  5515. }
  5516. priv->is_open = 0;
  5517. if (iwl3945_is_ready_rf(priv)) {
  5518. /* stop mac, cancel any scan request and clear
  5519. * RXON_FILTER_ASSOC_MSK BIT
  5520. */
  5521. mutex_lock(&priv->mutex);
  5522. iwl3945_scan_cancel_timeout(priv, 100);
  5523. cancel_delayed_work(&priv->post_associate);
  5524. mutex_unlock(&priv->mutex);
  5525. }
  5526. iwl3945_down(priv);
  5527. flush_workqueue(priv->workqueue);
  5528. free_irq(priv->pci_dev->irq, priv);
  5529. pci_disable_msi(priv->pci_dev);
  5530. pci_save_state(priv->pci_dev);
  5531. pci_disable_device(priv->pci_dev);
  5532. IWL_DEBUG_MAC80211("leave\n");
  5533. }
  5534. static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  5535. struct ieee80211_tx_control *ctl)
  5536. {
  5537. struct iwl3945_priv *priv = hw->priv;
  5538. IWL_DEBUG_MAC80211("enter\n");
  5539. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  5540. IWL_DEBUG_MAC80211("leave - monitor\n");
  5541. return -1;
  5542. }
  5543. IWL_DEBUG_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  5544. ctl->tx_rate->bitrate);
  5545. if (iwl3945_tx_skb(priv, skb, ctl))
  5546. dev_kfree_skb_any(skb);
  5547. IWL_DEBUG_MAC80211("leave\n");
  5548. return 0;
  5549. }
  5550. static int iwl3945_mac_add_interface(struct ieee80211_hw *hw,
  5551. struct ieee80211_if_init_conf *conf)
  5552. {
  5553. struct iwl3945_priv *priv = hw->priv;
  5554. unsigned long flags;
  5555. DECLARE_MAC_BUF(mac);
  5556. IWL_DEBUG_MAC80211("enter: type %d\n", conf->type);
  5557. if (priv->vif) {
  5558. IWL_DEBUG_MAC80211("leave - vif != NULL\n");
  5559. return -EOPNOTSUPP;
  5560. }
  5561. spin_lock_irqsave(&priv->lock, flags);
  5562. priv->vif = conf->vif;
  5563. spin_unlock_irqrestore(&priv->lock, flags);
  5564. mutex_lock(&priv->mutex);
  5565. if (conf->mac_addr) {
  5566. IWL_DEBUG_MAC80211("Set: %s\n", print_mac(mac, conf->mac_addr));
  5567. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  5568. }
  5569. if (iwl3945_is_ready(priv))
  5570. iwl3945_set_mode(priv, conf->type);
  5571. mutex_unlock(&priv->mutex);
  5572. IWL_DEBUG_MAC80211("leave\n");
  5573. return 0;
  5574. }
  5575. /**
  5576. * iwl3945_mac_config - mac80211 config callback
  5577. *
  5578. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  5579. * be set inappropriately and the driver currently sets the hardware up to
  5580. * use it whenever needed.
  5581. */
  5582. static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  5583. {
  5584. struct iwl3945_priv *priv = hw->priv;
  5585. const struct iwl3945_channel_info *ch_info;
  5586. unsigned long flags;
  5587. int ret = 0;
  5588. mutex_lock(&priv->mutex);
  5589. IWL_DEBUG_MAC80211("enter to channel %d\n", conf->channel->hw_value);
  5590. priv->add_radiotap = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  5591. if (!iwl3945_is_ready(priv)) {
  5592. IWL_DEBUG_MAC80211("leave - not ready\n");
  5593. ret = -EIO;
  5594. goto out;
  5595. }
  5596. if (unlikely(!iwl3945_param_disable_hw_scan &&
  5597. test_bit(STATUS_SCANNING, &priv->status))) {
  5598. IWL_DEBUG_MAC80211("leave - scanning\n");
  5599. set_bit(STATUS_CONF_PENDING, &priv->status);
  5600. mutex_unlock(&priv->mutex);
  5601. return 0;
  5602. }
  5603. spin_lock_irqsave(&priv->lock, flags);
  5604. ch_info = iwl3945_get_channel_info(priv, conf->channel->band,
  5605. conf->channel->hw_value);
  5606. if (!is_channel_valid(ch_info)) {
  5607. IWL_DEBUG_SCAN("Channel %d [%d] is INVALID for this SKU.\n",
  5608. conf->channel->hw_value, conf->channel->band);
  5609. IWL_DEBUG_MAC80211("leave - invalid channel\n");
  5610. spin_unlock_irqrestore(&priv->lock, flags);
  5611. ret = -EINVAL;
  5612. goto out;
  5613. }
  5614. iwl3945_set_rxon_channel(priv, conf->channel->band, conf->channel->hw_value);
  5615. iwl3945_set_flags_for_phymode(priv, conf->channel->band);
  5616. /* The list of supported rates and rate mask can be different
  5617. * for each phymode; since the phymode may have changed, reset
  5618. * the rate mask to what mac80211 lists */
  5619. iwl3945_set_rate(priv);
  5620. spin_unlock_irqrestore(&priv->lock, flags);
  5621. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  5622. if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
  5623. iwl3945_hw_channel_switch(priv, conf->channel);
  5624. goto out;
  5625. }
  5626. #endif
  5627. iwl3945_radio_kill_sw(priv, !conf->radio_enabled);
  5628. if (!conf->radio_enabled) {
  5629. IWL_DEBUG_MAC80211("leave - radio disabled\n");
  5630. goto out;
  5631. }
  5632. if (iwl3945_is_rfkill(priv)) {
  5633. IWL_DEBUG_MAC80211("leave - RF kill\n");
  5634. ret = -EIO;
  5635. goto out;
  5636. }
  5637. iwl3945_set_rate(priv);
  5638. if (memcmp(&priv->active_rxon,
  5639. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  5640. iwl3945_commit_rxon(priv);
  5641. else
  5642. IWL_DEBUG_INFO("No re-sending same RXON configuration.\n");
  5643. IWL_DEBUG_MAC80211("leave\n");
  5644. out:
  5645. clear_bit(STATUS_CONF_PENDING, &priv->status);
  5646. mutex_unlock(&priv->mutex);
  5647. return ret;
  5648. }
  5649. static void iwl3945_config_ap(struct iwl3945_priv *priv)
  5650. {
  5651. int rc = 0;
  5652. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  5653. return;
  5654. /* The following should be done only at AP bring up */
  5655. if ((priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) == 0) {
  5656. /* RXON - unassoc (to set timing command) */
  5657. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5658. iwl3945_commit_rxon(priv);
  5659. /* RXON Timing */
  5660. memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
  5661. iwl3945_setup_rxon_timing(priv);
  5662. rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  5663. sizeof(priv->rxon_timing), &priv->rxon_timing);
  5664. if (rc)
  5665. IWL_WARNING("REPLY_RXON_TIMING failed - "
  5666. "Attempting to continue.\n");
  5667. /* FIXME: what should be the assoc_id for AP? */
  5668. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  5669. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  5670. priv->staging_rxon.flags |=
  5671. RXON_FLG_SHORT_PREAMBLE_MSK;
  5672. else
  5673. priv->staging_rxon.flags &=
  5674. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  5675. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  5676. if (priv->assoc_capability &
  5677. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  5678. priv->staging_rxon.flags |=
  5679. RXON_FLG_SHORT_SLOT_MSK;
  5680. else
  5681. priv->staging_rxon.flags &=
  5682. ~RXON_FLG_SHORT_SLOT_MSK;
  5683. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  5684. priv->staging_rxon.flags &=
  5685. ~RXON_FLG_SHORT_SLOT_MSK;
  5686. }
  5687. /* restore RXON assoc */
  5688. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  5689. iwl3945_commit_rxon(priv);
  5690. iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
  5691. }
  5692. iwl3945_send_beacon_cmd(priv);
  5693. /* FIXME - we need to add code here to detect a totally new
  5694. * configuration, reset the AP, unassoc, rxon timing, assoc,
  5695. * clear sta table, add BCAST sta... */
  5696. }
  5697. static int iwl3945_mac_config_interface(struct ieee80211_hw *hw,
  5698. struct ieee80211_vif *vif,
  5699. struct ieee80211_if_conf *conf)
  5700. {
  5701. struct iwl3945_priv *priv = hw->priv;
  5702. DECLARE_MAC_BUF(mac);
  5703. unsigned long flags;
  5704. int rc;
  5705. if (conf == NULL)
  5706. return -EIO;
  5707. if (priv->vif != vif) {
  5708. IWL_DEBUG_MAC80211("leave - priv->vif != vif\n");
  5709. mutex_unlock(&priv->mutex);
  5710. return 0;
  5711. }
  5712. /* XXX: this MUST use conf->mac_addr */
  5713. if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
  5714. (!conf->beacon || !conf->ssid_len)) {
  5715. IWL_DEBUG_MAC80211
  5716. ("Leaving in AP mode because HostAPD is not ready.\n");
  5717. return 0;
  5718. }
  5719. if (!iwl3945_is_alive(priv))
  5720. return -EAGAIN;
  5721. mutex_lock(&priv->mutex);
  5722. if (conf->bssid)
  5723. IWL_DEBUG_MAC80211("bssid: %s\n",
  5724. print_mac(mac, conf->bssid));
  5725. /*
  5726. * very dubious code was here; the probe filtering flag is never set:
  5727. *
  5728. if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
  5729. !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
  5730. */
  5731. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  5732. if (!conf->bssid) {
  5733. conf->bssid = priv->mac_addr;
  5734. memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
  5735. IWL_DEBUG_MAC80211("bssid was set to: %s\n",
  5736. print_mac(mac, conf->bssid));
  5737. }
  5738. if (priv->ibss_beacon)
  5739. dev_kfree_skb(priv->ibss_beacon);
  5740. priv->ibss_beacon = conf->beacon;
  5741. }
  5742. if (iwl3945_is_rfkill(priv))
  5743. goto done;
  5744. if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
  5745. !is_multicast_ether_addr(conf->bssid)) {
  5746. /* If there is currently a HW scan going on in the background
  5747. * then we need to cancel it else the RXON below will fail. */
  5748. if (iwl3945_scan_cancel_timeout(priv, 100)) {
  5749. IWL_WARNING("Aborted scan still in progress "
  5750. "after 100ms\n");
  5751. IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
  5752. mutex_unlock(&priv->mutex);
  5753. return -EAGAIN;
  5754. }
  5755. memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
  5756. /* TODO: Audit driver for usage of these members and see
  5757. * if mac80211 deprecates them (priv->bssid looks like it
  5758. * shouldn't be there, but I haven't scanned the IBSS code
  5759. * to verify) - jpk */
  5760. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  5761. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  5762. iwl3945_config_ap(priv);
  5763. else {
  5764. rc = iwl3945_commit_rxon(priv);
  5765. if ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && rc)
  5766. iwl3945_add_station(priv,
  5767. priv->active_rxon.bssid_addr, 1, 0);
  5768. }
  5769. } else {
  5770. iwl3945_scan_cancel_timeout(priv, 100);
  5771. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5772. iwl3945_commit_rxon(priv);
  5773. }
  5774. done:
  5775. spin_lock_irqsave(&priv->lock, flags);
  5776. if (!conf->ssid_len)
  5777. memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
  5778. else
  5779. memcpy(priv->essid, conf->ssid, conf->ssid_len);
  5780. priv->essid_len = conf->ssid_len;
  5781. spin_unlock_irqrestore(&priv->lock, flags);
  5782. IWL_DEBUG_MAC80211("leave\n");
  5783. mutex_unlock(&priv->mutex);
  5784. return 0;
  5785. }
  5786. static void iwl3945_configure_filter(struct ieee80211_hw *hw,
  5787. unsigned int changed_flags,
  5788. unsigned int *total_flags,
  5789. int mc_count, struct dev_addr_list *mc_list)
  5790. {
  5791. /*
  5792. * XXX: dummy
  5793. * see also iwl3945_connection_init_rx_config
  5794. */
  5795. *total_flags = 0;
  5796. }
  5797. static void iwl3945_mac_remove_interface(struct ieee80211_hw *hw,
  5798. struct ieee80211_if_init_conf *conf)
  5799. {
  5800. struct iwl3945_priv *priv = hw->priv;
  5801. IWL_DEBUG_MAC80211("enter\n");
  5802. mutex_lock(&priv->mutex);
  5803. if (iwl3945_is_ready_rf(priv)) {
  5804. iwl3945_scan_cancel_timeout(priv, 100);
  5805. cancel_delayed_work(&priv->post_associate);
  5806. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  5807. iwl3945_commit_rxon(priv);
  5808. }
  5809. if (priv->vif == conf->vif) {
  5810. priv->vif = NULL;
  5811. memset(priv->bssid, 0, ETH_ALEN);
  5812. memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
  5813. priv->essid_len = 0;
  5814. }
  5815. mutex_unlock(&priv->mutex);
  5816. IWL_DEBUG_MAC80211("leave\n");
  5817. }
  5818. static int iwl3945_mac_hw_scan(struct ieee80211_hw *hw, u8 *ssid, size_t len)
  5819. {
  5820. int rc = 0;
  5821. unsigned long flags;
  5822. struct iwl3945_priv *priv = hw->priv;
  5823. IWL_DEBUG_MAC80211("enter\n");
  5824. mutex_lock(&priv->mutex);
  5825. spin_lock_irqsave(&priv->lock, flags);
  5826. if (!iwl3945_is_ready_rf(priv)) {
  5827. rc = -EIO;
  5828. IWL_DEBUG_MAC80211("leave - not ready or exit pending\n");
  5829. goto out_unlock;
  5830. }
  5831. if (priv->iw_mode == IEEE80211_IF_TYPE_AP) { /* APs don't scan */
  5832. rc = -EIO;
  5833. IWL_ERROR("ERROR: APs don't scan\n");
  5834. goto out_unlock;
  5835. }
  5836. /* we don't schedule scan within next_scan_jiffies period */
  5837. if (priv->next_scan_jiffies &&
  5838. time_after(priv->next_scan_jiffies, jiffies)) {
  5839. rc = -EAGAIN;
  5840. goto out_unlock;
  5841. }
  5842. /* if we just finished scan ask for delay */
  5843. if (priv->last_scan_jiffies && time_after(priv->last_scan_jiffies +
  5844. IWL_DELAY_NEXT_SCAN, jiffies)) {
  5845. rc = -EAGAIN;
  5846. goto out_unlock;
  5847. }
  5848. if (len) {
  5849. IWL_DEBUG_SCAN("direct scan for %s [%d]\n ",
  5850. iwl3945_escape_essid(ssid, len), (int)len);
  5851. priv->one_direct_scan = 1;
  5852. priv->direct_ssid_len = (u8)
  5853. min((u8) len, (u8) IW_ESSID_MAX_SIZE);
  5854. memcpy(priv->direct_ssid, ssid, priv->direct_ssid_len);
  5855. } else
  5856. priv->one_direct_scan = 0;
  5857. rc = iwl3945_scan_initiate(priv);
  5858. IWL_DEBUG_MAC80211("leave\n");
  5859. out_unlock:
  5860. spin_unlock_irqrestore(&priv->lock, flags);
  5861. mutex_unlock(&priv->mutex);
  5862. return rc;
  5863. }
  5864. static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  5865. const u8 *local_addr, const u8 *addr,
  5866. struct ieee80211_key_conf *key)
  5867. {
  5868. struct iwl3945_priv *priv = hw->priv;
  5869. int rc = 0;
  5870. u8 sta_id;
  5871. IWL_DEBUG_MAC80211("enter\n");
  5872. if (!iwl3945_param_hwcrypto) {
  5873. IWL_DEBUG_MAC80211("leave - hwcrypto disabled\n");
  5874. return -EOPNOTSUPP;
  5875. }
  5876. if (is_zero_ether_addr(addr))
  5877. /* only support pairwise keys */
  5878. return -EOPNOTSUPP;
  5879. sta_id = iwl3945_hw_find_station(priv, addr);
  5880. if (sta_id == IWL_INVALID_STATION) {
  5881. DECLARE_MAC_BUF(mac);
  5882. IWL_DEBUG_MAC80211("leave - %s not in station map.\n",
  5883. print_mac(mac, addr));
  5884. return -EINVAL;
  5885. }
  5886. mutex_lock(&priv->mutex);
  5887. iwl3945_scan_cancel_timeout(priv, 100);
  5888. switch (cmd) {
  5889. case SET_KEY:
  5890. rc = iwl3945_update_sta_key_info(priv, key, sta_id);
  5891. if (!rc) {
  5892. iwl3945_set_rxon_hwcrypto(priv, 1);
  5893. iwl3945_commit_rxon(priv);
  5894. key->hw_key_idx = sta_id;
  5895. IWL_DEBUG_MAC80211("set_key success, using hwcrypto\n");
  5896. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  5897. }
  5898. break;
  5899. case DISABLE_KEY:
  5900. rc = iwl3945_clear_sta_key_info(priv, sta_id);
  5901. if (!rc) {
  5902. iwl3945_set_rxon_hwcrypto(priv, 0);
  5903. iwl3945_commit_rxon(priv);
  5904. IWL_DEBUG_MAC80211("disable hwcrypto key\n");
  5905. }
  5906. break;
  5907. default:
  5908. rc = -EINVAL;
  5909. }
  5910. IWL_DEBUG_MAC80211("leave\n");
  5911. mutex_unlock(&priv->mutex);
  5912. return rc;
  5913. }
  5914. static int iwl3945_mac_conf_tx(struct ieee80211_hw *hw, int queue,
  5915. const struct ieee80211_tx_queue_params *params)
  5916. {
  5917. struct iwl3945_priv *priv = hw->priv;
  5918. unsigned long flags;
  5919. int q;
  5920. IWL_DEBUG_MAC80211("enter\n");
  5921. if (!iwl3945_is_ready_rf(priv)) {
  5922. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  5923. return -EIO;
  5924. }
  5925. if (queue >= AC_NUM) {
  5926. IWL_DEBUG_MAC80211("leave - queue >= AC_NUM %d\n", queue);
  5927. return 0;
  5928. }
  5929. if (!priv->qos_data.qos_enable) {
  5930. priv->qos_data.qos_active = 0;
  5931. IWL_DEBUG_MAC80211("leave - qos not enabled\n");
  5932. return 0;
  5933. }
  5934. q = AC_NUM - 1 - queue;
  5935. spin_lock_irqsave(&priv->lock, flags);
  5936. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  5937. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  5938. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  5939. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  5940. cpu_to_le16((params->txop * 32));
  5941. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  5942. priv->qos_data.qos_active = 1;
  5943. spin_unlock_irqrestore(&priv->lock, flags);
  5944. mutex_lock(&priv->mutex);
  5945. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  5946. iwl3945_activate_qos(priv, 1);
  5947. else if (priv->assoc_id && iwl3945_is_associated(priv))
  5948. iwl3945_activate_qos(priv, 0);
  5949. mutex_unlock(&priv->mutex);
  5950. IWL_DEBUG_MAC80211("leave\n");
  5951. return 0;
  5952. }
  5953. static int iwl3945_mac_get_tx_stats(struct ieee80211_hw *hw,
  5954. struct ieee80211_tx_queue_stats *stats)
  5955. {
  5956. struct iwl3945_priv *priv = hw->priv;
  5957. int i, avail;
  5958. struct iwl3945_tx_queue *txq;
  5959. struct iwl3945_queue *q;
  5960. unsigned long flags;
  5961. IWL_DEBUG_MAC80211("enter\n");
  5962. if (!iwl3945_is_ready_rf(priv)) {
  5963. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  5964. return -EIO;
  5965. }
  5966. spin_lock_irqsave(&priv->lock, flags);
  5967. for (i = 0; i < AC_NUM; i++) {
  5968. txq = &priv->txq[i];
  5969. q = &txq->q;
  5970. avail = iwl3945_queue_space(q);
  5971. stats->data[i].len = q->n_window - avail;
  5972. stats->data[i].limit = q->n_window - q->high_mark;
  5973. stats->data[i].count = q->n_window;
  5974. }
  5975. spin_unlock_irqrestore(&priv->lock, flags);
  5976. IWL_DEBUG_MAC80211("leave\n");
  5977. return 0;
  5978. }
  5979. static int iwl3945_mac_get_stats(struct ieee80211_hw *hw,
  5980. struct ieee80211_low_level_stats *stats)
  5981. {
  5982. IWL_DEBUG_MAC80211("enter\n");
  5983. IWL_DEBUG_MAC80211("leave\n");
  5984. return 0;
  5985. }
  5986. static u64 iwl3945_mac_get_tsf(struct ieee80211_hw *hw)
  5987. {
  5988. IWL_DEBUG_MAC80211("enter\n");
  5989. IWL_DEBUG_MAC80211("leave\n");
  5990. return 0;
  5991. }
  5992. static void iwl3945_mac_reset_tsf(struct ieee80211_hw *hw)
  5993. {
  5994. struct iwl3945_priv *priv = hw->priv;
  5995. unsigned long flags;
  5996. mutex_lock(&priv->mutex);
  5997. IWL_DEBUG_MAC80211("enter\n");
  5998. iwl3945_reset_qos(priv);
  5999. cancel_delayed_work(&priv->post_associate);
  6000. spin_lock_irqsave(&priv->lock, flags);
  6001. priv->assoc_id = 0;
  6002. priv->assoc_capability = 0;
  6003. priv->call_post_assoc_from_beacon = 0;
  6004. /* new association get rid of ibss beacon skb */
  6005. if (priv->ibss_beacon)
  6006. dev_kfree_skb(priv->ibss_beacon);
  6007. priv->ibss_beacon = NULL;
  6008. priv->beacon_int = priv->hw->conf.beacon_int;
  6009. priv->timestamp1 = 0;
  6010. priv->timestamp0 = 0;
  6011. if ((priv->iw_mode == IEEE80211_IF_TYPE_STA))
  6012. priv->beacon_int = 0;
  6013. spin_unlock_irqrestore(&priv->lock, flags);
  6014. if (!iwl3945_is_ready_rf(priv)) {
  6015. IWL_DEBUG_MAC80211("leave - not ready\n");
  6016. mutex_unlock(&priv->mutex);
  6017. return;
  6018. }
  6019. /* we are restarting association process
  6020. * clear RXON_FILTER_ASSOC_MSK bit
  6021. */
  6022. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  6023. iwl3945_scan_cancel_timeout(priv, 100);
  6024. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  6025. iwl3945_commit_rxon(priv);
  6026. }
  6027. /* Per mac80211.h: This is only used in IBSS mode... */
  6028. if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
  6029. IWL_DEBUG_MAC80211("leave - not in IBSS\n");
  6030. mutex_unlock(&priv->mutex);
  6031. return;
  6032. }
  6033. priv->only_active_channel = 0;
  6034. iwl3945_set_rate(priv);
  6035. mutex_unlock(&priv->mutex);
  6036. IWL_DEBUG_MAC80211("leave\n");
  6037. }
  6038. static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  6039. struct ieee80211_tx_control *control)
  6040. {
  6041. struct iwl3945_priv *priv = hw->priv;
  6042. unsigned long flags;
  6043. mutex_lock(&priv->mutex);
  6044. IWL_DEBUG_MAC80211("enter\n");
  6045. if (!iwl3945_is_ready_rf(priv)) {
  6046. IWL_DEBUG_MAC80211("leave - RF not ready\n");
  6047. mutex_unlock(&priv->mutex);
  6048. return -EIO;
  6049. }
  6050. if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
  6051. IWL_DEBUG_MAC80211("leave - not IBSS\n");
  6052. mutex_unlock(&priv->mutex);
  6053. return -EIO;
  6054. }
  6055. spin_lock_irqsave(&priv->lock, flags);
  6056. if (priv->ibss_beacon)
  6057. dev_kfree_skb(priv->ibss_beacon);
  6058. priv->ibss_beacon = skb;
  6059. priv->assoc_id = 0;
  6060. IWL_DEBUG_MAC80211("leave\n");
  6061. spin_unlock_irqrestore(&priv->lock, flags);
  6062. iwl3945_reset_qos(priv);
  6063. queue_work(priv->workqueue, &priv->post_associate.work);
  6064. mutex_unlock(&priv->mutex);
  6065. return 0;
  6066. }
  6067. /*****************************************************************************
  6068. *
  6069. * sysfs attributes
  6070. *
  6071. *****************************************************************************/
  6072. #ifdef CONFIG_IWL3945_DEBUG
  6073. /*
  6074. * The following adds a new attribute to the sysfs representation
  6075. * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
  6076. * used for controlling the debug level.
  6077. *
  6078. * See the level definitions in iwl for details.
  6079. */
  6080. static ssize_t show_debug_level(struct device_driver *d, char *buf)
  6081. {
  6082. return sprintf(buf, "0x%08X\n", iwl3945_debug_level);
  6083. }
  6084. static ssize_t store_debug_level(struct device_driver *d,
  6085. const char *buf, size_t count)
  6086. {
  6087. char *p = (char *)buf;
  6088. u32 val;
  6089. val = simple_strtoul(p, &p, 0);
  6090. if (p == buf)
  6091. printk(KERN_INFO DRV_NAME
  6092. ": %s is not in hex or decimal form.\n", buf);
  6093. else
  6094. iwl3945_debug_level = val;
  6095. return strnlen(buf, count);
  6096. }
  6097. static DRIVER_ATTR(debug_level, S_IWUSR | S_IRUGO,
  6098. show_debug_level, store_debug_level);
  6099. #endif /* CONFIG_IWL3945_DEBUG */
  6100. static ssize_t show_rf_kill(struct device *d,
  6101. struct device_attribute *attr, char *buf)
  6102. {
  6103. /*
  6104. * 0 - RF kill not enabled
  6105. * 1 - SW based RF kill active (sysfs)
  6106. * 2 - HW based RF kill active
  6107. * 3 - Both HW and SW based RF kill active
  6108. */
  6109. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6110. int val = (test_bit(STATUS_RF_KILL_SW, &priv->status) ? 0x1 : 0x0) |
  6111. (test_bit(STATUS_RF_KILL_HW, &priv->status) ? 0x2 : 0x0);
  6112. return sprintf(buf, "%i\n", val);
  6113. }
  6114. static ssize_t store_rf_kill(struct device *d,
  6115. struct device_attribute *attr,
  6116. const char *buf, size_t count)
  6117. {
  6118. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6119. mutex_lock(&priv->mutex);
  6120. iwl3945_radio_kill_sw(priv, buf[0] == '1');
  6121. mutex_unlock(&priv->mutex);
  6122. return count;
  6123. }
  6124. static DEVICE_ATTR(rf_kill, S_IWUSR | S_IRUGO, show_rf_kill, store_rf_kill);
  6125. static ssize_t show_temperature(struct device *d,
  6126. struct device_attribute *attr, char *buf)
  6127. {
  6128. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6129. if (!iwl3945_is_alive(priv))
  6130. return -EAGAIN;
  6131. return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
  6132. }
  6133. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  6134. static ssize_t show_rs_window(struct device *d,
  6135. struct device_attribute *attr,
  6136. char *buf)
  6137. {
  6138. struct iwl3945_priv *priv = d->driver_data;
  6139. return iwl3945_fill_rs_info(priv->hw, buf, IWL_AP_ID);
  6140. }
  6141. static DEVICE_ATTR(rs_window, S_IRUGO, show_rs_window, NULL);
  6142. static ssize_t show_tx_power(struct device *d,
  6143. struct device_attribute *attr, char *buf)
  6144. {
  6145. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6146. return sprintf(buf, "%d\n", priv->user_txpower_limit);
  6147. }
  6148. static ssize_t store_tx_power(struct device *d,
  6149. struct device_attribute *attr,
  6150. const char *buf, size_t count)
  6151. {
  6152. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6153. char *p = (char *)buf;
  6154. u32 val;
  6155. val = simple_strtoul(p, &p, 10);
  6156. if (p == buf)
  6157. printk(KERN_INFO DRV_NAME
  6158. ": %s is not in decimal form.\n", buf);
  6159. else
  6160. iwl3945_hw_reg_set_txpower(priv, val);
  6161. return count;
  6162. }
  6163. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  6164. static ssize_t show_flags(struct device *d,
  6165. struct device_attribute *attr, char *buf)
  6166. {
  6167. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6168. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  6169. }
  6170. static ssize_t store_flags(struct device *d,
  6171. struct device_attribute *attr,
  6172. const char *buf, size_t count)
  6173. {
  6174. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6175. u32 flags = simple_strtoul(buf, NULL, 0);
  6176. mutex_lock(&priv->mutex);
  6177. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  6178. /* Cancel any currently running scans... */
  6179. if (iwl3945_scan_cancel_timeout(priv, 100))
  6180. IWL_WARNING("Could not cancel scan.\n");
  6181. else {
  6182. IWL_DEBUG_INFO("Committing rxon.flags = 0x%04X\n",
  6183. flags);
  6184. priv->staging_rxon.flags = cpu_to_le32(flags);
  6185. iwl3945_commit_rxon(priv);
  6186. }
  6187. }
  6188. mutex_unlock(&priv->mutex);
  6189. return count;
  6190. }
  6191. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  6192. static ssize_t show_filter_flags(struct device *d,
  6193. struct device_attribute *attr, char *buf)
  6194. {
  6195. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6196. return sprintf(buf, "0x%04X\n",
  6197. le32_to_cpu(priv->active_rxon.filter_flags));
  6198. }
  6199. static ssize_t store_filter_flags(struct device *d,
  6200. struct device_attribute *attr,
  6201. const char *buf, size_t count)
  6202. {
  6203. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6204. u32 filter_flags = simple_strtoul(buf, NULL, 0);
  6205. mutex_lock(&priv->mutex);
  6206. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  6207. /* Cancel any currently running scans... */
  6208. if (iwl3945_scan_cancel_timeout(priv, 100))
  6209. IWL_WARNING("Could not cancel scan.\n");
  6210. else {
  6211. IWL_DEBUG_INFO("Committing rxon.filter_flags = "
  6212. "0x%04X\n", filter_flags);
  6213. priv->staging_rxon.filter_flags =
  6214. cpu_to_le32(filter_flags);
  6215. iwl3945_commit_rxon(priv);
  6216. }
  6217. }
  6218. mutex_unlock(&priv->mutex);
  6219. return count;
  6220. }
  6221. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  6222. store_filter_flags);
  6223. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  6224. static ssize_t show_measurement(struct device *d,
  6225. struct device_attribute *attr, char *buf)
  6226. {
  6227. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6228. struct iwl3945_spectrum_notification measure_report;
  6229. u32 size = sizeof(measure_report), len = 0, ofs = 0;
  6230. u8 *data = (u8 *) & measure_report;
  6231. unsigned long flags;
  6232. spin_lock_irqsave(&priv->lock, flags);
  6233. if (!(priv->measurement_status & MEASUREMENT_READY)) {
  6234. spin_unlock_irqrestore(&priv->lock, flags);
  6235. return 0;
  6236. }
  6237. memcpy(&measure_report, &priv->measure_report, size);
  6238. priv->measurement_status = 0;
  6239. spin_unlock_irqrestore(&priv->lock, flags);
  6240. while (size && (PAGE_SIZE - len)) {
  6241. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  6242. PAGE_SIZE - len, 1);
  6243. len = strlen(buf);
  6244. if (PAGE_SIZE - len)
  6245. buf[len++] = '\n';
  6246. ofs += 16;
  6247. size -= min(size, 16U);
  6248. }
  6249. return len;
  6250. }
  6251. static ssize_t store_measurement(struct device *d,
  6252. struct device_attribute *attr,
  6253. const char *buf, size_t count)
  6254. {
  6255. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6256. struct ieee80211_measurement_params params = {
  6257. .channel = le16_to_cpu(priv->active_rxon.channel),
  6258. .start_time = cpu_to_le64(priv->last_tsf),
  6259. .duration = cpu_to_le16(1),
  6260. };
  6261. u8 type = IWL_MEASURE_BASIC;
  6262. u8 buffer[32];
  6263. u8 channel;
  6264. if (count) {
  6265. char *p = buffer;
  6266. strncpy(buffer, buf, min(sizeof(buffer), count));
  6267. channel = simple_strtoul(p, NULL, 0);
  6268. if (channel)
  6269. params.channel = channel;
  6270. p = buffer;
  6271. while (*p && *p != ' ')
  6272. p++;
  6273. if (*p)
  6274. type = simple_strtoul(p + 1, NULL, 0);
  6275. }
  6276. IWL_DEBUG_INFO("Invoking measurement of type %d on "
  6277. "channel %d (for '%s')\n", type, params.channel, buf);
  6278. iwl3945_get_measurement(priv, &params, type);
  6279. return count;
  6280. }
  6281. static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
  6282. show_measurement, store_measurement);
  6283. #endif /* CONFIG_IWL3945_SPECTRUM_MEASUREMENT */
  6284. static ssize_t store_retry_rate(struct device *d,
  6285. struct device_attribute *attr,
  6286. const char *buf, size_t count)
  6287. {
  6288. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6289. priv->retry_rate = simple_strtoul(buf, NULL, 0);
  6290. if (priv->retry_rate <= 0)
  6291. priv->retry_rate = 1;
  6292. return count;
  6293. }
  6294. static ssize_t show_retry_rate(struct device *d,
  6295. struct device_attribute *attr, char *buf)
  6296. {
  6297. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6298. return sprintf(buf, "%d", priv->retry_rate);
  6299. }
  6300. static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
  6301. store_retry_rate);
  6302. static ssize_t store_power_level(struct device *d,
  6303. struct device_attribute *attr,
  6304. const char *buf, size_t count)
  6305. {
  6306. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6307. int rc;
  6308. int mode;
  6309. mode = simple_strtoul(buf, NULL, 0);
  6310. mutex_lock(&priv->mutex);
  6311. if (!iwl3945_is_ready(priv)) {
  6312. rc = -EAGAIN;
  6313. goto out;
  6314. }
  6315. if ((mode < 1) || (mode > IWL_POWER_LIMIT) || (mode == IWL_POWER_AC))
  6316. mode = IWL_POWER_AC;
  6317. else
  6318. mode |= IWL_POWER_ENABLED;
  6319. if (mode != priv->power_mode) {
  6320. rc = iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(mode));
  6321. if (rc) {
  6322. IWL_DEBUG_MAC80211("failed setting power mode.\n");
  6323. goto out;
  6324. }
  6325. priv->power_mode = mode;
  6326. }
  6327. rc = count;
  6328. out:
  6329. mutex_unlock(&priv->mutex);
  6330. return rc;
  6331. }
  6332. #define MAX_WX_STRING 80
  6333. /* Values are in microsecond */
  6334. static const s32 timeout_duration[] = {
  6335. 350000,
  6336. 250000,
  6337. 75000,
  6338. 37000,
  6339. 25000,
  6340. };
  6341. static const s32 period_duration[] = {
  6342. 400000,
  6343. 700000,
  6344. 1000000,
  6345. 1000000,
  6346. 1000000
  6347. };
  6348. static ssize_t show_power_level(struct device *d,
  6349. struct device_attribute *attr, char *buf)
  6350. {
  6351. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6352. int level = IWL_POWER_LEVEL(priv->power_mode);
  6353. char *p = buf;
  6354. p += sprintf(p, "%d ", level);
  6355. switch (level) {
  6356. case IWL_POWER_MODE_CAM:
  6357. case IWL_POWER_AC:
  6358. p += sprintf(p, "(AC)");
  6359. break;
  6360. case IWL_POWER_BATTERY:
  6361. p += sprintf(p, "(BATTERY)");
  6362. break;
  6363. default:
  6364. p += sprintf(p,
  6365. "(Timeout %dms, Period %dms)",
  6366. timeout_duration[level - 1] / 1000,
  6367. period_duration[level - 1] / 1000);
  6368. }
  6369. if (!(priv->power_mode & IWL_POWER_ENABLED))
  6370. p += sprintf(p, " OFF\n");
  6371. else
  6372. p += sprintf(p, " \n");
  6373. return (p - buf + 1);
  6374. }
  6375. static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
  6376. store_power_level);
  6377. static ssize_t show_channels(struct device *d,
  6378. struct device_attribute *attr, char *buf)
  6379. {
  6380. /* all this shit doesn't belong into sysfs anyway */
  6381. return 0;
  6382. }
  6383. static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
  6384. static ssize_t show_statistics(struct device *d,
  6385. struct device_attribute *attr, char *buf)
  6386. {
  6387. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6388. u32 size = sizeof(struct iwl3945_notif_statistics);
  6389. u32 len = 0, ofs = 0;
  6390. u8 *data = (u8 *) & priv->statistics;
  6391. int rc = 0;
  6392. if (!iwl3945_is_alive(priv))
  6393. return -EAGAIN;
  6394. mutex_lock(&priv->mutex);
  6395. rc = iwl3945_send_statistics_request(priv);
  6396. mutex_unlock(&priv->mutex);
  6397. if (rc) {
  6398. len = sprintf(buf,
  6399. "Error sending statistics request: 0x%08X\n", rc);
  6400. return len;
  6401. }
  6402. while (size && (PAGE_SIZE - len)) {
  6403. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  6404. PAGE_SIZE - len, 1);
  6405. len = strlen(buf);
  6406. if (PAGE_SIZE - len)
  6407. buf[len++] = '\n';
  6408. ofs += 16;
  6409. size -= min(size, 16U);
  6410. }
  6411. return len;
  6412. }
  6413. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  6414. static ssize_t show_antenna(struct device *d,
  6415. struct device_attribute *attr, char *buf)
  6416. {
  6417. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6418. if (!iwl3945_is_alive(priv))
  6419. return -EAGAIN;
  6420. return sprintf(buf, "%d\n", priv->antenna);
  6421. }
  6422. static ssize_t store_antenna(struct device *d,
  6423. struct device_attribute *attr,
  6424. const char *buf, size_t count)
  6425. {
  6426. int ant;
  6427. struct iwl3945_priv *priv = dev_get_drvdata(d);
  6428. if (count == 0)
  6429. return 0;
  6430. if (sscanf(buf, "%1i", &ant) != 1) {
  6431. IWL_DEBUG_INFO("not in hex or decimal form.\n");
  6432. return count;
  6433. }
  6434. if ((ant >= 0) && (ant <= 2)) {
  6435. IWL_DEBUG_INFO("Setting antenna select to %d.\n", ant);
  6436. priv->antenna = (enum iwl3945_antenna)ant;
  6437. } else
  6438. IWL_DEBUG_INFO("Bad antenna select value %d.\n", ant);
  6439. return count;
  6440. }
  6441. static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
  6442. static ssize_t show_status(struct device *d,
  6443. struct device_attribute *attr, char *buf)
  6444. {
  6445. struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
  6446. if (!iwl3945_is_alive(priv))
  6447. return -EAGAIN;
  6448. return sprintf(buf, "0x%08x\n", (int)priv->status);
  6449. }
  6450. static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
  6451. static ssize_t dump_error_log(struct device *d,
  6452. struct device_attribute *attr,
  6453. const char *buf, size_t count)
  6454. {
  6455. char *p = (char *)buf;
  6456. if (p[0] == '1')
  6457. iwl3945_dump_nic_error_log((struct iwl3945_priv *)d->driver_data);
  6458. return strnlen(buf, count);
  6459. }
  6460. static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
  6461. static ssize_t dump_event_log(struct device *d,
  6462. struct device_attribute *attr,
  6463. const char *buf, size_t count)
  6464. {
  6465. char *p = (char *)buf;
  6466. if (p[0] == '1')
  6467. iwl3945_dump_nic_event_log((struct iwl3945_priv *)d->driver_data);
  6468. return strnlen(buf, count);
  6469. }
  6470. static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
  6471. /*****************************************************************************
  6472. *
  6473. * driver setup and teardown
  6474. *
  6475. *****************************************************************************/
  6476. static void iwl3945_setup_deferred_work(struct iwl3945_priv *priv)
  6477. {
  6478. priv->workqueue = create_workqueue(DRV_NAME);
  6479. init_waitqueue_head(&priv->wait_command_queue);
  6480. INIT_WORK(&priv->up, iwl3945_bg_up);
  6481. INIT_WORK(&priv->restart, iwl3945_bg_restart);
  6482. INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
  6483. INIT_WORK(&priv->scan_completed, iwl3945_bg_scan_completed);
  6484. INIT_WORK(&priv->request_scan, iwl3945_bg_request_scan);
  6485. INIT_WORK(&priv->abort_scan, iwl3945_bg_abort_scan);
  6486. INIT_WORK(&priv->rf_kill, iwl3945_bg_rf_kill);
  6487. INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
  6488. INIT_DELAYED_WORK(&priv->post_associate, iwl3945_bg_post_associate);
  6489. INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
  6490. INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
  6491. INIT_DELAYED_WORK(&priv->scan_check, iwl3945_bg_scan_check);
  6492. iwl3945_hw_setup_deferred_work(priv);
  6493. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  6494. iwl3945_irq_tasklet, (unsigned long)priv);
  6495. }
  6496. static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv)
  6497. {
  6498. iwl3945_hw_cancel_deferred_work(priv);
  6499. cancel_delayed_work_sync(&priv->init_alive_start);
  6500. cancel_delayed_work(&priv->scan_check);
  6501. cancel_delayed_work(&priv->alive_start);
  6502. cancel_delayed_work(&priv->post_associate);
  6503. cancel_work_sync(&priv->beacon_update);
  6504. }
  6505. static struct attribute *iwl3945_sysfs_entries[] = {
  6506. &dev_attr_antenna.attr,
  6507. &dev_attr_channels.attr,
  6508. &dev_attr_dump_errors.attr,
  6509. &dev_attr_dump_events.attr,
  6510. &dev_attr_flags.attr,
  6511. &dev_attr_filter_flags.attr,
  6512. #ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
  6513. &dev_attr_measurement.attr,
  6514. #endif
  6515. &dev_attr_power_level.attr,
  6516. &dev_attr_retry_rate.attr,
  6517. &dev_attr_rf_kill.attr,
  6518. &dev_attr_rs_window.attr,
  6519. &dev_attr_statistics.attr,
  6520. &dev_attr_status.attr,
  6521. &dev_attr_temperature.attr,
  6522. &dev_attr_tx_power.attr,
  6523. NULL
  6524. };
  6525. static struct attribute_group iwl3945_attribute_group = {
  6526. .name = NULL, /* put in device directory */
  6527. .attrs = iwl3945_sysfs_entries,
  6528. };
  6529. static struct ieee80211_ops iwl3945_hw_ops = {
  6530. .tx = iwl3945_mac_tx,
  6531. .start = iwl3945_mac_start,
  6532. .stop = iwl3945_mac_stop,
  6533. .add_interface = iwl3945_mac_add_interface,
  6534. .remove_interface = iwl3945_mac_remove_interface,
  6535. .config = iwl3945_mac_config,
  6536. .config_interface = iwl3945_mac_config_interface,
  6537. .configure_filter = iwl3945_configure_filter,
  6538. .set_key = iwl3945_mac_set_key,
  6539. .get_stats = iwl3945_mac_get_stats,
  6540. .get_tx_stats = iwl3945_mac_get_tx_stats,
  6541. .conf_tx = iwl3945_mac_conf_tx,
  6542. .get_tsf = iwl3945_mac_get_tsf,
  6543. .reset_tsf = iwl3945_mac_reset_tsf,
  6544. .beacon_update = iwl3945_mac_beacon_update,
  6545. .hw_scan = iwl3945_mac_hw_scan
  6546. };
  6547. static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  6548. {
  6549. int err = 0;
  6550. struct iwl3945_priv *priv;
  6551. struct ieee80211_hw *hw;
  6552. struct iwl_3945_cfg *cfg = (struct iwl_3945_cfg *)(ent->driver_data);
  6553. int i;
  6554. DECLARE_MAC_BUF(mac);
  6555. /* Disabling hardware scan means that mac80211 will perform scans
  6556. * "the hard way", rather than using device's scan. */
  6557. if (iwl3945_param_disable_hw_scan) {
  6558. IWL_DEBUG_INFO("Disabling hw_scan\n");
  6559. iwl3945_hw_ops.hw_scan = NULL;
  6560. }
  6561. if ((iwl3945_param_queues_num > IWL_MAX_NUM_QUEUES) ||
  6562. (iwl3945_param_queues_num < IWL_MIN_NUM_QUEUES)) {
  6563. IWL_ERROR("invalid queues_num, should be between %d and %d\n",
  6564. IWL_MIN_NUM_QUEUES, IWL_MAX_NUM_QUEUES);
  6565. err = -EINVAL;
  6566. goto out;
  6567. }
  6568. /* mac80211 allocates memory for this device instance, including
  6569. * space for this driver's private structure */
  6570. hw = ieee80211_alloc_hw(sizeof(struct iwl3945_priv), &iwl3945_hw_ops);
  6571. if (hw == NULL) {
  6572. IWL_ERROR("Can not allocate network device\n");
  6573. err = -ENOMEM;
  6574. goto out;
  6575. }
  6576. SET_IEEE80211_DEV(hw, &pdev->dev);
  6577. hw->rate_control_algorithm = "iwl-3945-rs";
  6578. IWL_DEBUG_INFO("*** LOAD DRIVER ***\n");
  6579. priv = hw->priv;
  6580. priv->hw = hw;
  6581. priv->pci_dev = pdev;
  6582. priv->cfg = cfg;
  6583. /* Select antenna (may be helpful if only one antenna is connected) */
  6584. priv->antenna = (enum iwl3945_antenna)iwl3945_param_antenna;
  6585. #ifdef CONFIG_IWL3945_DEBUG
  6586. iwl3945_debug_level = iwl3945_param_debug;
  6587. atomic_set(&priv->restrict_refcnt, 0);
  6588. #endif
  6589. priv->retry_rate = 1;
  6590. priv->ibss_beacon = NULL;
  6591. /* Tell mac80211 and its clients (e.g. Wireless Extensions)
  6592. * the range of signal quality values that we'll provide.
  6593. * Negative values for level/noise indicate that we'll provide dBm.
  6594. * For WE, at least, non-0 values here *enable* display of values
  6595. * in app (iwconfig). */
  6596. hw->max_rssi = -20; /* signal level, negative indicates dBm */
  6597. hw->max_noise = -20; /* noise level, negative indicates dBm */
  6598. hw->max_signal = 100; /* link quality indication (%) */
  6599. /* Tell mac80211 our Tx characteristics */
  6600. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE;
  6601. /* 4 EDCA QOS priorities */
  6602. hw->queues = 4;
  6603. spin_lock_init(&priv->lock);
  6604. spin_lock_init(&priv->power_data.lock);
  6605. spin_lock_init(&priv->sta_lock);
  6606. spin_lock_init(&priv->hcmd_lock);
  6607. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  6608. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  6609. INIT_LIST_HEAD(&priv->free_frames);
  6610. mutex_init(&priv->mutex);
  6611. if (pci_enable_device(pdev)) {
  6612. err = -ENODEV;
  6613. goto out_ieee80211_free_hw;
  6614. }
  6615. pci_set_master(pdev);
  6616. /* Clear the driver's (not device's) station table */
  6617. iwl3945_clear_stations_table(priv);
  6618. priv->data_retry_limit = -1;
  6619. priv->ieee_channels = NULL;
  6620. priv->ieee_rates = NULL;
  6621. priv->band = IEEE80211_BAND_2GHZ;
  6622. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  6623. if (!err)
  6624. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  6625. if (err) {
  6626. printk(KERN_WARNING DRV_NAME ": No suitable DMA available.\n");
  6627. goto out_pci_disable_device;
  6628. }
  6629. pci_set_drvdata(pdev, priv);
  6630. err = pci_request_regions(pdev, DRV_NAME);
  6631. if (err)
  6632. goto out_pci_disable_device;
  6633. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  6634. * PCI Tx retries from interfering with C3 CPU state */
  6635. pci_write_config_byte(pdev, 0x41, 0x00);
  6636. priv->hw_base = pci_iomap(pdev, 0, 0);
  6637. if (!priv->hw_base) {
  6638. err = -ENODEV;
  6639. goto out_pci_release_regions;
  6640. }
  6641. IWL_DEBUG_INFO("pci_resource_len = 0x%08llx\n",
  6642. (unsigned long long) pci_resource_len(pdev, 0));
  6643. IWL_DEBUG_INFO("pci_resource_base = %p\n", priv->hw_base);
  6644. /* Initialize module parameter values here */
  6645. /* Disable radio (SW RF KILL) via parameter when loading driver */
  6646. if (iwl3945_param_disable) {
  6647. set_bit(STATUS_RF_KILL_SW, &priv->status);
  6648. IWL_DEBUG_INFO("Radio disabled.\n");
  6649. }
  6650. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  6651. printk(KERN_INFO DRV_NAME
  6652. ": Detected Intel Wireless WiFi Link %s\n", priv->cfg->name);
  6653. /* Device-specific setup */
  6654. if (iwl3945_hw_set_hw_setting(priv)) {
  6655. IWL_ERROR("failed to set hw settings\n");
  6656. goto out_iounmap;
  6657. }
  6658. if (iwl3945_param_qos_enable)
  6659. priv->qos_data.qos_enable = 1;
  6660. iwl3945_reset_qos(priv);
  6661. priv->qos_data.qos_active = 0;
  6662. priv->qos_data.qos_cap.val = 0;
  6663. iwl3945_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  6664. iwl3945_setup_deferred_work(priv);
  6665. iwl3945_setup_rx_handlers(priv);
  6666. priv->rates_mask = IWL_RATES_MASK;
  6667. /* If power management is turned on, default to AC mode */
  6668. priv->power_mode = IWL_POWER_AC;
  6669. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  6670. iwl3945_disable_interrupts(priv);
  6671. err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  6672. if (err) {
  6673. IWL_ERROR("failed to create sysfs device attributes\n");
  6674. goto out_release_irq;
  6675. }
  6676. /* nic init */
  6677. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  6678. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  6679. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  6680. err = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  6681. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  6682. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  6683. if (err < 0) {
  6684. IWL_DEBUG_INFO("Failed to init the card\n");
  6685. goto out_remove_sysfs;
  6686. }
  6687. /* Read the EEPROM */
  6688. err = iwl3945_eeprom_init(priv);
  6689. if (err) {
  6690. IWL_ERROR("Unable to init EEPROM\n");
  6691. goto out_remove_sysfs;
  6692. }
  6693. /* MAC Address location in EEPROM same for 3945/4965 */
  6694. get_eeprom_mac(priv, priv->mac_addr);
  6695. IWL_DEBUG_INFO("MAC address: %s\n", print_mac(mac, priv->mac_addr));
  6696. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  6697. err = iwl3945_init_channel_map(priv);
  6698. if (err) {
  6699. IWL_ERROR("initializing regulatory failed: %d\n", err);
  6700. goto out_remove_sysfs;
  6701. }
  6702. err = iwl3945_init_geos(priv);
  6703. if (err) {
  6704. IWL_ERROR("initializing geos failed: %d\n", err);
  6705. goto out_free_channel_map;
  6706. }
  6707. iwl3945_rate_control_register(priv->hw);
  6708. err = ieee80211_register_hw(priv->hw);
  6709. if (err) {
  6710. IWL_ERROR("Failed to register network device (error %d)\n", err);
  6711. goto out_free_geos;
  6712. }
  6713. priv->hw->conf.beacon_int = 100;
  6714. priv->mac80211_registered = 1;
  6715. pci_save_state(pdev);
  6716. pci_disable_device(pdev);
  6717. return 0;
  6718. out_free_geos:
  6719. iwl3945_free_geos(priv);
  6720. out_free_channel_map:
  6721. iwl3945_free_channel_map(priv);
  6722. out_remove_sysfs:
  6723. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  6724. out_release_irq:
  6725. destroy_workqueue(priv->workqueue);
  6726. priv->workqueue = NULL;
  6727. iwl3945_unset_hw_setting(priv);
  6728. out_iounmap:
  6729. pci_iounmap(pdev, priv->hw_base);
  6730. out_pci_release_regions:
  6731. pci_release_regions(pdev);
  6732. out_pci_disable_device:
  6733. pci_disable_device(pdev);
  6734. pci_set_drvdata(pdev, NULL);
  6735. out_ieee80211_free_hw:
  6736. ieee80211_free_hw(priv->hw);
  6737. out:
  6738. return err;
  6739. }
  6740. static void iwl3945_pci_remove(struct pci_dev *pdev)
  6741. {
  6742. struct iwl3945_priv *priv = pci_get_drvdata(pdev);
  6743. struct list_head *p, *q;
  6744. int i;
  6745. if (!priv)
  6746. return;
  6747. IWL_DEBUG_INFO("*** UNLOAD DRIVER ***\n");
  6748. set_bit(STATUS_EXIT_PENDING, &priv->status);
  6749. iwl3945_down(priv);
  6750. /* Free MAC hash list for ADHOC */
  6751. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++) {
  6752. list_for_each_safe(p, q, &priv->ibss_mac_hash[i]) {
  6753. list_del(p);
  6754. kfree(list_entry(p, struct iwl3945_ibss_seq, list));
  6755. }
  6756. }
  6757. sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
  6758. iwl3945_dealloc_ucode_pci(priv);
  6759. if (priv->rxq.bd)
  6760. iwl3945_rx_queue_free(priv, &priv->rxq);
  6761. iwl3945_hw_txq_ctx_free(priv);
  6762. iwl3945_unset_hw_setting(priv);
  6763. iwl3945_clear_stations_table(priv);
  6764. if (priv->mac80211_registered) {
  6765. ieee80211_unregister_hw(priv->hw);
  6766. iwl3945_rate_control_unregister(priv->hw);
  6767. }
  6768. /*netif_stop_queue(dev); */
  6769. flush_workqueue(priv->workqueue);
  6770. /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
  6771. * priv->workqueue... so we can't take down the workqueue
  6772. * until now... */
  6773. destroy_workqueue(priv->workqueue);
  6774. priv->workqueue = NULL;
  6775. pci_iounmap(pdev, priv->hw_base);
  6776. pci_release_regions(pdev);
  6777. pci_disable_device(pdev);
  6778. pci_set_drvdata(pdev, NULL);
  6779. iwl3945_free_channel_map(priv);
  6780. iwl3945_free_geos(priv);
  6781. if (priv->ibss_beacon)
  6782. dev_kfree_skb(priv->ibss_beacon);
  6783. ieee80211_free_hw(priv->hw);
  6784. }
  6785. #ifdef CONFIG_PM
  6786. static int iwl3945_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  6787. {
  6788. struct iwl3945_priv *priv = pci_get_drvdata(pdev);
  6789. if (priv->is_open) {
  6790. set_bit(STATUS_IN_SUSPEND, &priv->status);
  6791. iwl3945_mac_stop(priv->hw);
  6792. priv->is_open = 1;
  6793. }
  6794. pci_set_power_state(pdev, PCI_D3hot);
  6795. return 0;
  6796. }
  6797. static int iwl3945_pci_resume(struct pci_dev *pdev)
  6798. {
  6799. struct iwl3945_priv *priv = pci_get_drvdata(pdev);
  6800. pci_set_power_state(pdev, PCI_D0);
  6801. if (priv->is_open)
  6802. iwl3945_mac_start(priv->hw);
  6803. clear_bit(STATUS_IN_SUSPEND, &priv->status);
  6804. return 0;
  6805. }
  6806. #endif /* CONFIG_PM */
  6807. /*****************************************************************************
  6808. *
  6809. * driver and module entry point
  6810. *
  6811. *****************************************************************************/
  6812. static struct pci_driver iwl3945_driver = {
  6813. .name = DRV_NAME,
  6814. .id_table = iwl3945_hw_card_ids,
  6815. .probe = iwl3945_pci_probe,
  6816. .remove = __devexit_p(iwl3945_pci_remove),
  6817. #ifdef CONFIG_PM
  6818. .suspend = iwl3945_pci_suspend,
  6819. .resume = iwl3945_pci_resume,
  6820. #endif
  6821. };
  6822. static int __init iwl3945_init(void)
  6823. {
  6824. int ret;
  6825. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  6826. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  6827. ret = pci_register_driver(&iwl3945_driver);
  6828. if (ret) {
  6829. IWL_ERROR("Unable to initialize PCI module\n");
  6830. return ret;
  6831. }
  6832. #ifdef CONFIG_IWL3945_DEBUG
  6833. ret = driver_create_file(&iwl3945_driver.driver, &driver_attr_debug_level);
  6834. if (ret) {
  6835. IWL_ERROR("Unable to create driver sysfs file\n");
  6836. pci_unregister_driver(&iwl3945_driver);
  6837. return ret;
  6838. }
  6839. #endif
  6840. return ret;
  6841. }
  6842. static void __exit iwl3945_exit(void)
  6843. {
  6844. #ifdef CONFIG_IWL3945_DEBUG
  6845. driver_remove_file(&iwl3945_driver.driver, &driver_attr_debug_level);
  6846. #endif
  6847. pci_unregister_driver(&iwl3945_driver);
  6848. }
  6849. module_param_named(antenna, iwl3945_param_antenna, int, 0444);
  6850. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  6851. module_param_named(disable, iwl3945_param_disable, int, 0444);
  6852. MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
  6853. module_param_named(hwcrypto, iwl3945_param_hwcrypto, int, 0444);
  6854. MODULE_PARM_DESC(hwcrypto,
  6855. "using hardware crypto engine (default 0 [software])\n");
  6856. module_param_named(debug, iwl3945_param_debug, int, 0444);
  6857. MODULE_PARM_DESC(debug, "debug output mask");
  6858. module_param_named(disable_hw_scan, iwl3945_param_disable_hw_scan, int, 0444);
  6859. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  6860. module_param_named(queues_num, iwl3945_param_queues_num, int, 0444);
  6861. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  6862. /* QoS */
  6863. module_param_named(qos_enable, iwl3945_param_qos_enable, int, 0444);
  6864. MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
  6865. module_exit(iwl3945_exit);
  6866. module_init(iwl3945_init);