cache-sh4.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * arch/sh/mm/cache-sh4.c
  3. *
  4. * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
  5. * Copyright (C) 2001 - 2006 Paul Mundt
  6. * Copyright (C) 2003 Richard Curnow
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/mm.h>
  14. #include <linux/io.h>
  15. #include <linux/mutex.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/cacheflush.h>
  18. /*
  19. * The maximum number of pages we support up to when doing ranged dcache
  20. * flushing. Anything exceeding this will simply flush the dcache in its
  21. * entirety.
  22. */
  23. #define MAX_DCACHE_PAGES 64 /* XXX: Tune for ways */
  24. static void __flush_dcache_segment_1way(unsigned long start,
  25. unsigned long extent);
  26. static void __flush_dcache_segment_2way(unsigned long start,
  27. unsigned long extent);
  28. static void __flush_dcache_segment_4way(unsigned long start,
  29. unsigned long extent);
  30. static void __flush_cache_4096(unsigned long addr, unsigned long phys,
  31. unsigned long exec_offset);
  32. /*
  33. * This is initialised here to ensure that it is not placed in the BSS. If
  34. * that were to happen, note that cache_init gets called before the BSS is
  35. * cleared, so this would get nulled out which would be hopeless.
  36. */
  37. static void (*__flush_dcache_segment_fn)(unsigned long, unsigned long) =
  38. (void (*)(unsigned long, unsigned long))0xdeadbeef;
  39. static void compute_alias(struct cache_info *c)
  40. {
  41. c->alias_mask = ((c->sets - 1) << c->entry_shift) & ~(PAGE_SIZE - 1);
  42. c->n_aliases = (c->alias_mask >> PAGE_SHIFT) + 1;
  43. }
  44. static void __init emit_cache_params(void)
  45. {
  46. printk("PVR=%08x CVR=%08x PRR=%08x\n",
  47. ctrl_inl(CCN_PVR),
  48. ctrl_inl(CCN_CVR),
  49. ctrl_inl(CCN_PRR));
  50. printk("I-cache : n_ways=%d n_sets=%d way_incr=%d\n",
  51. cpu_data->icache.ways,
  52. cpu_data->icache.sets,
  53. cpu_data->icache.way_incr);
  54. printk("I-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
  55. cpu_data->icache.entry_mask,
  56. cpu_data->icache.alias_mask,
  57. cpu_data->icache.n_aliases);
  58. printk("D-cache : n_ways=%d n_sets=%d way_incr=%d\n",
  59. cpu_data->dcache.ways,
  60. cpu_data->dcache.sets,
  61. cpu_data->dcache.way_incr);
  62. printk("D-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
  63. cpu_data->dcache.entry_mask,
  64. cpu_data->dcache.alias_mask,
  65. cpu_data->dcache.n_aliases);
  66. if (!__flush_dcache_segment_fn)
  67. panic("unknown number of cache ways\n");
  68. }
  69. /*
  70. * SH-4 has virtually indexed and physically tagged cache.
  71. */
  72. /* Worst case assumed to be 64k cache, direct-mapped i.e. 4 synonym bits. */
  73. #define MAX_P3_MUTEXES 16
  74. struct mutex p3map_mutex[MAX_P3_MUTEXES];
  75. void __init p3_cache_init(void)
  76. {
  77. int i;
  78. compute_alias(&cpu_data->icache);
  79. compute_alias(&cpu_data->dcache);
  80. switch (cpu_data->dcache.ways) {
  81. case 1:
  82. __flush_dcache_segment_fn = __flush_dcache_segment_1way;
  83. break;
  84. case 2:
  85. __flush_dcache_segment_fn = __flush_dcache_segment_2way;
  86. break;
  87. case 4:
  88. __flush_dcache_segment_fn = __flush_dcache_segment_4way;
  89. break;
  90. default:
  91. __flush_dcache_segment_fn = NULL;
  92. break;
  93. }
  94. emit_cache_params();
  95. if (ioremap_page_range(P3SEG, P3SEG + (PAGE_SIZE * 4), 0, PAGE_KERNEL))
  96. panic("%s failed.", __FUNCTION__);
  97. for (i = 0; i < cpu_data->dcache.n_aliases; i++)
  98. mutex_init(&p3map_mutex[i]);
  99. }
  100. /*
  101. * Write back the dirty D-caches, but not invalidate them.
  102. *
  103. * START: Virtual Address (U0, P1, or P3)
  104. * SIZE: Size of the region.
  105. */
  106. void __flush_wback_region(void *start, int size)
  107. {
  108. unsigned long v;
  109. unsigned long begin, end;
  110. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  111. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  112. & ~(L1_CACHE_BYTES-1);
  113. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  114. asm volatile("ocbwb %0"
  115. : /* no output */
  116. : "m" (__m(v)));
  117. }
  118. }
  119. /*
  120. * Write back the dirty D-caches and invalidate them.
  121. *
  122. * START: Virtual Address (U0, P1, or P3)
  123. * SIZE: Size of the region.
  124. */
  125. void __flush_purge_region(void *start, int size)
  126. {
  127. unsigned long v;
  128. unsigned long begin, end;
  129. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  130. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  131. & ~(L1_CACHE_BYTES-1);
  132. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  133. asm volatile("ocbp %0"
  134. : /* no output */
  135. : "m" (__m(v)));
  136. }
  137. }
  138. /*
  139. * No write back please
  140. */
  141. void __flush_invalidate_region(void *start, int size)
  142. {
  143. unsigned long v;
  144. unsigned long begin, end;
  145. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  146. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  147. & ~(L1_CACHE_BYTES-1);
  148. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  149. asm volatile("ocbi %0"
  150. : /* no output */
  151. : "m" (__m(v)));
  152. }
  153. }
  154. /*
  155. * Write back the range of D-cache, and purge the I-cache.
  156. *
  157. * Called from kernel/module.c:sys_init_module and routine for a.out format.
  158. */
  159. void flush_icache_range(unsigned long start, unsigned long end)
  160. {
  161. flush_cache_all();
  162. }
  163. /*
  164. * Write back the D-cache and purge the I-cache for signal trampoline.
  165. * .. which happens to be the same behavior as flush_icache_range().
  166. * So, we simply flush out a line.
  167. */
  168. void flush_cache_sigtramp(unsigned long addr)
  169. {
  170. unsigned long v, index;
  171. unsigned long flags;
  172. int i;
  173. v = addr & ~(L1_CACHE_BYTES-1);
  174. asm volatile("ocbwb %0"
  175. : /* no output */
  176. : "m" (__m(v)));
  177. index = CACHE_IC_ADDRESS_ARRAY | (v & cpu_data->icache.entry_mask);
  178. local_irq_save(flags);
  179. jump_to_P2();
  180. for (i = 0; i < cpu_data->icache.ways;
  181. i++, index += cpu_data->icache.way_incr)
  182. ctrl_outl(0, index); /* Clear out Valid-bit */
  183. back_to_P1();
  184. wmb();
  185. local_irq_restore(flags);
  186. }
  187. static inline void flush_cache_4096(unsigned long start,
  188. unsigned long phys)
  189. {
  190. unsigned long flags, exec_offset = 0;
  191. /*
  192. * All types of SH-4 require PC to be in P2 to operate on the I-cache.
  193. * Some types of SH-4 require PC to be in P2 to operate on the D-cache.
  194. */
  195. if ((cpu_data->flags & CPU_HAS_P2_FLUSH_BUG) ||
  196. (start < CACHE_OC_ADDRESS_ARRAY))
  197. exec_offset = 0x20000000;
  198. local_irq_save(flags);
  199. __flush_cache_4096(start | SH_CACHE_ASSOC,
  200. P1SEGADDR(phys), exec_offset);
  201. local_irq_restore(flags);
  202. }
  203. /*
  204. * Write back & invalidate the D-cache of the page.
  205. * (To avoid "alias" issues)
  206. *
  207. * This uses a lazy write-back on UP, which is explicitly
  208. * disabled on SMP.
  209. */
  210. void flush_dcache_page(struct page *page)
  211. {
  212. #ifndef CONFIG_SMP
  213. struct address_space *mapping = page_mapping(page);
  214. if (mapping && !mapping_mapped(mapping))
  215. set_bit(PG_dcache_dirty, &page->flags);
  216. else
  217. #endif
  218. {
  219. unsigned long phys = PHYSADDR(page_address(page));
  220. unsigned long addr = CACHE_OC_ADDRESS_ARRAY;
  221. int i, n;
  222. /* Loop all the D-cache */
  223. n = cpu_data->dcache.n_aliases;
  224. for (i = 0; i < n; i++, addr += 4096)
  225. flush_cache_4096(addr, phys);
  226. }
  227. wmb();
  228. }
  229. /* TODO: Selective icache invalidation through IC address array.. */
  230. static inline void flush_icache_all(void)
  231. {
  232. unsigned long flags, ccr;
  233. local_irq_save(flags);
  234. jump_to_P2();
  235. /* Flush I-cache */
  236. ccr = ctrl_inl(CCR);
  237. ccr |= CCR_CACHE_ICI;
  238. ctrl_outl(ccr, CCR);
  239. /*
  240. * back_to_P1() will take care of the barrier for us, don't add
  241. * another one!
  242. */
  243. back_to_P1();
  244. local_irq_restore(flags);
  245. }
  246. void flush_dcache_all(void)
  247. {
  248. (*__flush_dcache_segment_fn)(0UL, cpu_data->dcache.way_size);
  249. wmb();
  250. }
  251. void flush_cache_all(void)
  252. {
  253. flush_dcache_all();
  254. flush_icache_all();
  255. }
  256. static void __flush_cache_mm(struct mm_struct *mm, unsigned long start,
  257. unsigned long end)
  258. {
  259. unsigned long d = 0, p = start & PAGE_MASK;
  260. unsigned long alias_mask = cpu_data->dcache.alias_mask;
  261. unsigned long n_aliases = cpu_data->dcache.n_aliases;
  262. unsigned long select_bit;
  263. unsigned long all_aliases_mask;
  264. unsigned long addr_offset;
  265. pgd_t *dir;
  266. pmd_t *pmd;
  267. pud_t *pud;
  268. pte_t *pte;
  269. int i;
  270. dir = pgd_offset(mm, p);
  271. pud = pud_offset(dir, p);
  272. pmd = pmd_offset(pud, p);
  273. end = PAGE_ALIGN(end);
  274. all_aliases_mask = (1 << n_aliases) - 1;
  275. do {
  276. if (pmd_none(*pmd) || unlikely(pmd_bad(*pmd))) {
  277. p &= PMD_MASK;
  278. p += PMD_SIZE;
  279. pmd++;
  280. continue;
  281. }
  282. pte = pte_offset_kernel(pmd, p);
  283. do {
  284. unsigned long phys;
  285. pte_t entry = *pte;
  286. if (!(pte_val(entry) & _PAGE_PRESENT)) {
  287. pte++;
  288. p += PAGE_SIZE;
  289. continue;
  290. }
  291. phys = pte_val(entry) & PTE_PHYS_MASK;
  292. if ((p ^ phys) & alias_mask) {
  293. d |= 1 << ((p & alias_mask) >> PAGE_SHIFT);
  294. d |= 1 << ((phys & alias_mask) >> PAGE_SHIFT);
  295. if (d == all_aliases_mask)
  296. goto loop_exit;
  297. }
  298. pte++;
  299. p += PAGE_SIZE;
  300. } while (p < end && ((unsigned long)pte & ~PAGE_MASK));
  301. pmd++;
  302. } while (p < end);
  303. loop_exit:
  304. addr_offset = 0;
  305. select_bit = 1;
  306. for (i = 0; i < n_aliases; i++) {
  307. if (d & select_bit) {
  308. (*__flush_dcache_segment_fn)(addr_offset, PAGE_SIZE);
  309. wmb();
  310. }
  311. select_bit <<= 1;
  312. addr_offset += PAGE_SIZE;
  313. }
  314. }
  315. /*
  316. * Note : (RPC) since the caches are physically tagged, the only point
  317. * of flush_cache_mm for SH-4 is to get rid of aliases from the
  318. * D-cache. The assumption elsewhere, e.g. flush_cache_range, is that
  319. * lines can stay resident so long as the virtual address they were
  320. * accessed with (hence cache set) is in accord with the physical
  321. * address (i.e. tag). It's no different here. So I reckon we don't
  322. * need to flush the I-cache, since aliases don't matter for that. We
  323. * should try that.
  324. *
  325. * Caller takes mm->mmap_sem.
  326. */
  327. void flush_cache_mm(struct mm_struct *mm)
  328. {
  329. /*
  330. * If cache is only 4k-per-way, there are never any 'aliases'. Since
  331. * the cache is physically tagged, the data can just be left in there.
  332. */
  333. if (cpu_data->dcache.n_aliases == 0)
  334. return;
  335. /*
  336. * Don't bother groveling around the dcache for the VMA ranges
  337. * if there are too many PTEs to make it worthwhile.
  338. */
  339. if (mm->nr_ptes >= MAX_DCACHE_PAGES)
  340. flush_dcache_all();
  341. else {
  342. struct vm_area_struct *vma;
  343. /*
  344. * In this case there are reasonably sized ranges to flush,
  345. * iterate through the VMA list and take care of any aliases.
  346. */
  347. for (vma = mm->mmap; vma; vma = vma->vm_next)
  348. __flush_cache_mm(mm, vma->vm_start, vma->vm_end);
  349. }
  350. /* Only touch the icache if one of the VMAs has VM_EXEC set. */
  351. if (mm->exec_vm)
  352. flush_icache_all();
  353. }
  354. /*
  355. * Write back and invalidate I/D-caches for the page.
  356. *
  357. * ADDR: Virtual Address (U0 address)
  358. * PFN: Physical page number
  359. */
  360. void flush_cache_page(struct vm_area_struct *vma, unsigned long address,
  361. unsigned long pfn)
  362. {
  363. unsigned long phys = pfn << PAGE_SHIFT;
  364. unsigned int alias_mask;
  365. alias_mask = cpu_data->dcache.alias_mask;
  366. /* We only need to flush D-cache when we have alias */
  367. if ((address^phys) & alias_mask) {
  368. /* Loop 4K of the D-cache */
  369. flush_cache_4096(
  370. CACHE_OC_ADDRESS_ARRAY | (address & alias_mask),
  371. phys);
  372. /* Loop another 4K of the D-cache */
  373. flush_cache_4096(
  374. CACHE_OC_ADDRESS_ARRAY | (phys & alias_mask),
  375. phys);
  376. }
  377. alias_mask = cpu_data->icache.alias_mask;
  378. if (vma->vm_flags & VM_EXEC) {
  379. /*
  380. * Evict entries from the portion of the cache from which code
  381. * may have been executed at this address (virtual). There's
  382. * no need to evict from the portion corresponding to the
  383. * physical address as for the D-cache, because we know the
  384. * kernel has never executed the code through its identity
  385. * translation.
  386. */
  387. flush_cache_4096(
  388. CACHE_IC_ADDRESS_ARRAY | (address & alias_mask),
  389. phys);
  390. }
  391. }
  392. /*
  393. * Write back and invalidate D-caches.
  394. *
  395. * START, END: Virtual Address (U0 address)
  396. *
  397. * NOTE: We need to flush the _physical_ page entry.
  398. * Flushing the cache lines for U0 only isn't enough.
  399. * We need to flush for P1 too, which may contain aliases.
  400. */
  401. void flush_cache_range(struct vm_area_struct *vma, unsigned long start,
  402. unsigned long end)
  403. {
  404. /*
  405. * If cache is only 4k-per-way, there are never any 'aliases'. Since
  406. * the cache is physically tagged, the data can just be left in there.
  407. */
  408. if (cpu_data->dcache.n_aliases == 0)
  409. return;
  410. /*
  411. * Don't bother with the lookup and alias check if we have a
  412. * wide range to cover, just blow away the dcache in its
  413. * entirety instead. -- PFM.
  414. */
  415. if (((end - start) >> PAGE_SHIFT) >= MAX_DCACHE_PAGES)
  416. flush_dcache_all();
  417. else
  418. __flush_cache_mm(vma->vm_mm, start, end);
  419. if (vma->vm_flags & VM_EXEC) {
  420. /*
  421. * TODO: Is this required??? Need to look at how I-cache
  422. * coherency is assured when new programs are loaded to see if
  423. * this matters.
  424. */
  425. flush_icache_all();
  426. }
  427. }
  428. /*
  429. * flush_icache_user_range
  430. * @vma: VMA of the process
  431. * @page: page
  432. * @addr: U0 address
  433. * @len: length of the range (< page size)
  434. */
  435. void flush_icache_user_range(struct vm_area_struct *vma,
  436. struct page *page, unsigned long addr, int len)
  437. {
  438. flush_cache_page(vma, addr, page_to_pfn(page));
  439. mb();
  440. }
  441. /**
  442. * __flush_cache_4096
  443. *
  444. * @addr: address in memory mapped cache array
  445. * @phys: P1 address to flush (has to match tags if addr has 'A' bit
  446. * set i.e. associative write)
  447. * @exec_offset: set to 0x20000000 if flush has to be executed from P2
  448. * region else 0x0
  449. *
  450. * The offset into the cache array implied by 'addr' selects the
  451. * 'colour' of the virtual address range that will be flushed. The
  452. * operation (purge/write-back) is selected by the lower 2 bits of
  453. * 'phys'.
  454. */
  455. static void __flush_cache_4096(unsigned long addr, unsigned long phys,
  456. unsigned long exec_offset)
  457. {
  458. int way_count;
  459. unsigned long base_addr = addr;
  460. struct cache_info *dcache;
  461. unsigned long way_incr;
  462. unsigned long a, ea, p;
  463. unsigned long temp_pc;
  464. dcache = &cpu_data->dcache;
  465. /* Write this way for better assembly. */
  466. way_count = dcache->ways;
  467. way_incr = dcache->way_incr;
  468. /*
  469. * Apply exec_offset (i.e. branch to P2 if required.).
  470. *
  471. * FIXME:
  472. *
  473. * If I write "=r" for the (temp_pc), it puts this in r6 hence
  474. * trashing exec_offset before it's been added on - why? Hence
  475. * "=&r" as a 'workaround'
  476. */
  477. asm volatile("mov.l 1f, %0\n\t"
  478. "add %1, %0\n\t"
  479. "jmp @%0\n\t"
  480. "nop\n\t"
  481. ".balign 4\n\t"
  482. "1: .long 2f\n\t"
  483. "2:\n" : "=&r" (temp_pc) : "r" (exec_offset));
  484. /*
  485. * We know there will be >=1 iteration, so write as do-while to avoid
  486. * pointless nead-of-loop check for 0 iterations.
  487. */
  488. do {
  489. ea = base_addr + PAGE_SIZE;
  490. a = base_addr;
  491. p = phys;
  492. do {
  493. *(volatile unsigned long *)a = p;
  494. /*
  495. * Next line: intentionally not p+32, saves an add, p
  496. * will do since only the cache tag bits need to
  497. * match.
  498. */
  499. *(volatile unsigned long *)(a+32) = p;
  500. a += 64;
  501. p += 64;
  502. } while (a < ea);
  503. base_addr += way_incr;
  504. } while (--way_count != 0);
  505. }
  506. /*
  507. * Break the 1, 2 and 4 way variants of this out into separate functions to
  508. * avoid nearly all the overhead of having the conditional stuff in the function
  509. * bodies (+ the 1 and 2 way cases avoid saving any registers too).
  510. */
  511. static void __flush_dcache_segment_1way(unsigned long start,
  512. unsigned long extent_per_way)
  513. {
  514. unsigned long orig_sr, sr_with_bl;
  515. unsigned long base_addr;
  516. unsigned long way_incr, linesz, way_size;
  517. struct cache_info *dcache;
  518. register unsigned long a0, a0e;
  519. asm volatile("stc sr, %0" : "=r" (orig_sr));
  520. sr_with_bl = orig_sr | (1<<28);
  521. base_addr = ((unsigned long)&empty_zero_page[0]);
  522. /*
  523. * The previous code aligned base_addr to 16k, i.e. the way_size of all
  524. * existing SH-4 D-caches. Whilst I don't see a need to have this
  525. * aligned to any better than the cache line size (which it will be
  526. * anyway by construction), let's align it to at least the way_size of
  527. * any existing or conceivable SH-4 D-cache. -- RPC
  528. */
  529. base_addr = ((base_addr >> 16) << 16);
  530. base_addr |= start;
  531. dcache = &cpu_data->dcache;
  532. linesz = dcache->linesz;
  533. way_incr = dcache->way_incr;
  534. way_size = dcache->way_size;
  535. a0 = base_addr;
  536. a0e = base_addr + extent_per_way;
  537. do {
  538. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  539. asm volatile("movca.l r0, @%0\n\t"
  540. "ocbi @%0" : : "r" (a0));
  541. a0 += linesz;
  542. asm volatile("movca.l r0, @%0\n\t"
  543. "ocbi @%0" : : "r" (a0));
  544. a0 += linesz;
  545. asm volatile("movca.l r0, @%0\n\t"
  546. "ocbi @%0" : : "r" (a0));
  547. a0 += linesz;
  548. asm volatile("movca.l r0, @%0\n\t"
  549. "ocbi @%0" : : "r" (a0));
  550. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  551. a0 += linesz;
  552. } while (a0 < a0e);
  553. }
  554. static void __flush_dcache_segment_2way(unsigned long start,
  555. unsigned long extent_per_way)
  556. {
  557. unsigned long orig_sr, sr_with_bl;
  558. unsigned long base_addr;
  559. unsigned long way_incr, linesz, way_size;
  560. struct cache_info *dcache;
  561. register unsigned long a0, a1, a0e;
  562. asm volatile("stc sr, %0" : "=r" (orig_sr));
  563. sr_with_bl = orig_sr | (1<<28);
  564. base_addr = ((unsigned long)&empty_zero_page[0]);
  565. /* See comment under 1-way above */
  566. base_addr = ((base_addr >> 16) << 16);
  567. base_addr |= start;
  568. dcache = &cpu_data->dcache;
  569. linesz = dcache->linesz;
  570. way_incr = dcache->way_incr;
  571. way_size = dcache->way_size;
  572. a0 = base_addr;
  573. a1 = a0 + way_incr;
  574. a0e = base_addr + extent_per_way;
  575. do {
  576. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  577. asm volatile("movca.l r0, @%0\n\t"
  578. "movca.l r0, @%1\n\t"
  579. "ocbi @%0\n\t"
  580. "ocbi @%1" : :
  581. "r" (a0), "r" (a1));
  582. a0 += linesz;
  583. a1 += linesz;
  584. asm volatile("movca.l r0, @%0\n\t"
  585. "movca.l r0, @%1\n\t"
  586. "ocbi @%0\n\t"
  587. "ocbi @%1" : :
  588. "r" (a0), "r" (a1));
  589. a0 += linesz;
  590. a1 += linesz;
  591. asm volatile("movca.l r0, @%0\n\t"
  592. "movca.l r0, @%1\n\t"
  593. "ocbi @%0\n\t"
  594. "ocbi @%1" : :
  595. "r" (a0), "r" (a1));
  596. a0 += linesz;
  597. a1 += linesz;
  598. asm volatile("movca.l r0, @%0\n\t"
  599. "movca.l r0, @%1\n\t"
  600. "ocbi @%0\n\t"
  601. "ocbi @%1" : :
  602. "r" (a0), "r" (a1));
  603. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  604. a0 += linesz;
  605. a1 += linesz;
  606. } while (a0 < a0e);
  607. }
  608. static void __flush_dcache_segment_4way(unsigned long start,
  609. unsigned long extent_per_way)
  610. {
  611. unsigned long orig_sr, sr_with_bl;
  612. unsigned long base_addr;
  613. unsigned long way_incr, linesz, way_size;
  614. struct cache_info *dcache;
  615. register unsigned long a0, a1, a2, a3, a0e;
  616. asm volatile("stc sr, %0" : "=r" (orig_sr));
  617. sr_with_bl = orig_sr | (1<<28);
  618. base_addr = ((unsigned long)&empty_zero_page[0]);
  619. /* See comment under 1-way above */
  620. base_addr = ((base_addr >> 16) << 16);
  621. base_addr |= start;
  622. dcache = &cpu_data->dcache;
  623. linesz = dcache->linesz;
  624. way_incr = dcache->way_incr;
  625. way_size = dcache->way_size;
  626. a0 = base_addr;
  627. a1 = a0 + way_incr;
  628. a2 = a1 + way_incr;
  629. a3 = a2 + way_incr;
  630. a0e = base_addr + extent_per_way;
  631. do {
  632. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  633. asm volatile("movca.l r0, @%0\n\t"
  634. "movca.l r0, @%1\n\t"
  635. "movca.l r0, @%2\n\t"
  636. "movca.l r0, @%3\n\t"
  637. "ocbi @%0\n\t"
  638. "ocbi @%1\n\t"
  639. "ocbi @%2\n\t"
  640. "ocbi @%3\n\t" : :
  641. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  642. a0 += linesz;
  643. a1 += linesz;
  644. a2 += linesz;
  645. a3 += linesz;
  646. asm volatile("movca.l r0, @%0\n\t"
  647. "movca.l r0, @%1\n\t"
  648. "movca.l r0, @%2\n\t"
  649. "movca.l r0, @%3\n\t"
  650. "ocbi @%0\n\t"
  651. "ocbi @%1\n\t"
  652. "ocbi @%2\n\t"
  653. "ocbi @%3\n\t" : :
  654. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  655. a0 += linesz;
  656. a1 += linesz;
  657. a2 += linesz;
  658. a3 += linesz;
  659. asm volatile("movca.l r0, @%0\n\t"
  660. "movca.l r0, @%1\n\t"
  661. "movca.l r0, @%2\n\t"
  662. "movca.l r0, @%3\n\t"
  663. "ocbi @%0\n\t"
  664. "ocbi @%1\n\t"
  665. "ocbi @%2\n\t"
  666. "ocbi @%3\n\t" : :
  667. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  668. a0 += linesz;
  669. a1 += linesz;
  670. a2 += linesz;
  671. a3 += linesz;
  672. asm volatile("movca.l r0, @%0\n\t"
  673. "movca.l r0, @%1\n\t"
  674. "movca.l r0, @%2\n\t"
  675. "movca.l r0, @%3\n\t"
  676. "ocbi @%0\n\t"
  677. "ocbi @%1\n\t"
  678. "ocbi @%2\n\t"
  679. "ocbi @%3\n\t" : :
  680. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  681. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  682. a0 += linesz;
  683. a1 += linesz;
  684. a2 += linesz;
  685. a3 += linesz;
  686. } while (a0 < a0e);
  687. }