radeon_display.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void evergreen_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  67. WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  68. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  69. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  70. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  71. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  72. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  73. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  74. WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
  75. WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
  76. WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
  77. for (i = 0; i < 256; i++) {
  78. WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
  79. (radeon_crtc->lut_r[i] << 20) |
  80. (radeon_crtc->lut_g[i] << 10) |
  81. (radeon_crtc->lut_b[i] << 0));
  82. }
  83. }
  84. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  85. {
  86. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  87. struct drm_device *dev = crtc->dev;
  88. struct radeon_device *rdev = dev->dev_private;
  89. int i;
  90. uint32_t dac2_cntl;
  91. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  92. if (radeon_crtc->crtc_id == 0)
  93. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  94. else
  95. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  96. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  97. WREG8(RADEON_PALETTE_INDEX, 0);
  98. for (i = 0; i < 256; i++) {
  99. WREG32(RADEON_PALETTE_30_DATA,
  100. (radeon_crtc->lut_r[i] << 20) |
  101. (radeon_crtc->lut_g[i] << 10) |
  102. (radeon_crtc->lut_b[i] << 0));
  103. }
  104. }
  105. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  106. {
  107. struct drm_device *dev = crtc->dev;
  108. struct radeon_device *rdev = dev->dev_private;
  109. if (!crtc->enabled)
  110. return;
  111. if (ASIC_IS_DCE4(rdev))
  112. evergreen_crtc_load_lut(crtc);
  113. else if (ASIC_IS_AVIVO(rdev))
  114. avivo_crtc_load_lut(crtc);
  115. else
  116. legacy_crtc_load_lut(crtc);
  117. }
  118. /** Sets the color ramps on behalf of fbcon */
  119. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  120. u16 blue, int regno)
  121. {
  122. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  123. radeon_crtc->lut_r[regno] = red >> 6;
  124. radeon_crtc->lut_g[regno] = green >> 6;
  125. radeon_crtc->lut_b[regno] = blue >> 6;
  126. }
  127. /** Gets the color ramps on behalf of fbcon */
  128. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  129. u16 *blue, int regno)
  130. {
  131. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  132. *red = radeon_crtc->lut_r[regno] << 6;
  133. *green = radeon_crtc->lut_g[regno] << 6;
  134. *blue = radeon_crtc->lut_b[regno] << 6;
  135. }
  136. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  137. u16 *blue, uint32_t size)
  138. {
  139. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  140. int i;
  141. if (size != 256) {
  142. return;
  143. }
  144. /* userspace palettes are always correct as is */
  145. for (i = 0; i < 256; i++) {
  146. radeon_crtc->lut_r[i] = red[i] >> 6;
  147. radeon_crtc->lut_g[i] = green[i] >> 6;
  148. radeon_crtc->lut_b[i] = blue[i] >> 6;
  149. }
  150. radeon_crtc_load_lut(crtc);
  151. }
  152. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  153. {
  154. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  155. drm_crtc_cleanup(crtc);
  156. kfree(radeon_crtc);
  157. }
  158. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  159. .cursor_set = radeon_crtc_cursor_set,
  160. .cursor_move = radeon_crtc_cursor_move,
  161. .gamma_set = radeon_crtc_gamma_set,
  162. .set_config = drm_crtc_helper_set_config,
  163. .destroy = radeon_crtc_destroy,
  164. };
  165. static void radeon_crtc_init(struct drm_device *dev, int index)
  166. {
  167. struct radeon_device *rdev = dev->dev_private;
  168. struct radeon_crtc *radeon_crtc;
  169. int i;
  170. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  171. if (radeon_crtc == NULL)
  172. return;
  173. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  174. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  175. radeon_crtc->crtc_id = index;
  176. rdev->mode_info.crtcs[index] = radeon_crtc;
  177. #if 0
  178. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  179. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  180. radeon_crtc->mode_set.num_connectors = 0;
  181. #endif
  182. for (i = 0; i < 256; i++) {
  183. radeon_crtc->lut_r[i] = i << 2;
  184. radeon_crtc->lut_g[i] = i << 2;
  185. radeon_crtc->lut_b[i] = i << 2;
  186. }
  187. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  188. radeon_atombios_init_crtc(dev, radeon_crtc);
  189. else
  190. radeon_legacy_init_crtc(dev, radeon_crtc);
  191. }
  192. static const char *encoder_names[34] = {
  193. "NONE",
  194. "INTERNAL_LVDS",
  195. "INTERNAL_TMDS1",
  196. "INTERNAL_TMDS2",
  197. "INTERNAL_DAC1",
  198. "INTERNAL_DAC2",
  199. "INTERNAL_SDVOA",
  200. "INTERNAL_SDVOB",
  201. "SI170B",
  202. "CH7303",
  203. "CH7301",
  204. "INTERNAL_DVO1",
  205. "EXTERNAL_SDVOA",
  206. "EXTERNAL_SDVOB",
  207. "TITFP513",
  208. "INTERNAL_LVTM1",
  209. "VT1623",
  210. "HDMI_SI1930",
  211. "HDMI_INTERNAL",
  212. "INTERNAL_KLDSCP_TMDS1",
  213. "INTERNAL_KLDSCP_DVO1",
  214. "INTERNAL_KLDSCP_DAC1",
  215. "INTERNAL_KLDSCP_DAC2",
  216. "SI178",
  217. "MVPU_FPGA",
  218. "INTERNAL_DDI",
  219. "VT1625",
  220. "HDMI_SI1932",
  221. "DP_AN9801",
  222. "DP_DP501",
  223. "INTERNAL_UNIPHY",
  224. "INTERNAL_KLDSCP_LVTMA",
  225. "INTERNAL_UNIPHY1",
  226. "INTERNAL_UNIPHY2",
  227. };
  228. static const char *connector_names[15] = {
  229. "Unknown",
  230. "VGA",
  231. "DVI-I",
  232. "DVI-D",
  233. "DVI-A",
  234. "Composite",
  235. "S-video",
  236. "LVDS",
  237. "Component",
  238. "DIN",
  239. "DisplayPort",
  240. "HDMI-A",
  241. "HDMI-B",
  242. "TV",
  243. "eDP",
  244. };
  245. static const char *hpd_names[6] = {
  246. "HPD1",
  247. "HPD2",
  248. "HPD3",
  249. "HPD4",
  250. "HPD5",
  251. "HPD6",
  252. };
  253. static void radeon_print_display_setup(struct drm_device *dev)
  254. {
  255. struct drm_connector *connector;
  256. struct radeon_connector *radeon_connector;
  257. struct drm_encoder *encoder;
  258. struct radeon_encoder *radeon_encoder;
  259. uint32_t devices;
  260. int i = 0;
  261. DRM_INFO("Radeon Display Connectors\n");
  262. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  263. radeon_connector = to_radeon_connector(connector);
  264. DRM_INFO("Connector %d:\n", i);
  265. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  266. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  267. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  268. if (radeon_connector->ddc_bus) {
  269. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  270. radeon_connector->ddc_bus->rec.mask_clk_reg,
  271. radeon_connector->ddc_bus->rec.mask_data_reg,
  272. radeon_connector->ddc_bus->rec.a_clk_reg,
  273. radeon_connector->ddc_bus->rec.a_data_reg,
  274. radeon_connector->ddc_bus->rec.en_clk_reg,
  275. radeon_connector->ddc_bus->rec.en_data_reg,
  276. radeon_connector->ddc_bus->rec.y_clk_reg,
  277. radeon_connector->ddc_bus->rec.y_data_reg);
  278. if (radeon_connector->router_bus)
  279. DRM_INFO(" DDC Router 0x%x/0x%x\n",
  280. radeon_connector->router.mux_control_pin,
  281. radeon_connector->router.mux_state);
  282. } else {
  283. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  284. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  285. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  286. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  287. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  288. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  289. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  290. }
  291. DRM_INFO(" Encoders:\n");
  292. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  293. radeon_encoder = to_radeon_encoder(encoder);
  294. devices = radeon_encoder->devices & radeon_connector->devices;
  295. if (devices) {
  296. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  297. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  298. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  299. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  300. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  301. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  302. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  303. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  304. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  305. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  306. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  307. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  308. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  309. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  310. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  311. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  312. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  313. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  314. if (devices & ATOM_DEVICE_CV_SUPPORT)
  315. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  316. }
  317. }
  318. i++;
  319. }
  320. }
  321. static bool radeon_setup_enc_conn(struct drm_device *dev)
  322. {
  323. struct radeon_device *rdev = dev->dev_private;
  324. struct drm_connector *drm_connector;
  325. bool ret = false;
  326. if (rdev->bios) {
  327. if (rdev->is_atom_bios) {
  328. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  329. if (ret == false)
  330. ret = radeon_get_atom_connector_info_from_object_table(dev);
  331. } else {
  332. ret = radeon_get_legacy_connector_info_from_bios(dev);
  333. if (ret == false)
  334. ret = radeon_get_legacy_connector_info_from_table(dev);
  335. }
  336. } else {
  337. if (!ASIC_IS_AVIVO(rdev))
  338. ret = radeon_get_legacy_connector_info_from_table(dev);
  339. }
  340. if (ret) {
  341. radeon_setup_encoder_clones(dev);
  342. radeon_print_display_setup(dev);
  343. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  344. radeon_ddc_dump(drm_connector);
  345. }
  346. return ret;
  347. }
  348. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  349. {
  350. struct drm_device *dev = radeon_connector->base.dev;
  351. struct radeon_device *rdev = dev->dev_private;
  352. int ret = 0;
  353. /* on hw with routers, select right port */
  354. if (radeon_connector->router.valid)
  355. radeon_router_select_port(radeon_connector);
  356. if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  357. (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
  358. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  359. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  360. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
  361. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  362. }
  363. if (!radeon_connector->ddc_bus)
  364. return -1;
  365. if (!radeon_connector->edid) {
  366. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  367. }
  368. /* some servers provide a hardcoded edid in rom for KVMs */
  369. if (!radeon_connector->edid)
  370. radeon_connector->edid = radeon_combios_get_hardcoded_edid(rdev);
  371. if (radeon_connector->edid) {
  372. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  373. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  374. return ret;
  375. }
  376. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  377. return 0;
  378. }
  379. static int radeon_ddc_dump(struct drm_connector *connector)
  380. {
  381. struct edid *edid;
  382. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  383. int ret = 0;
  384. /* on hw with routers, select right port */
  385. if (radeon_connector->router.valid)
  386. radeon_router_select_port(radeon_connector);
  387. if (!radeon_connector->ddc_bus)
  388. return -1;
  389. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  390. if (edid) {
  391. kfree(edid);
  392. }
  393. return ret;
  394. }
  395. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  396. {
  397. uint64_t mod;
  398. n += d / 2;
  399. mod = do_div(n, d);
  400. return n;
  401. }
  402. static void radeon_compute_pll_legacy(struct radeon_pll *pll,
  403. uint64_t freq,
  404. uint32_t *dot_clock_p,
  405. uint32_t *fb_div_p,
  406. uint32_t *frac_fb_div_p,
  407. uint32_t *ref_div_p,
  408. uint32_t *post_div_p)
  409. {
  410. uint32_t min_ref_div = pll->min_ref_div;
  411. uint32_t max_ref_div = pll->max_ref_div;
  412. uint32_t min_post_div = pll->min_post_div;
  413. uint32_t max_post_div = pll->max_post_div;
  414. uint32_t min_fractional_feed_div = 0;
  415. uint32_t max_fractional_feed_div = 0;
  416. uint32_t best_vco = pll->best_vco;
  417. uint32_t best_post_div = 1;
  418. uint32_t best_ref_div = 1;
  419. uint32_t best_feedback_div = 1;
  420. uint32_t best_frac_feedback_div = 0;
  421. uint32_t best_freq = -1;
  422. uint32_t best_error = 0xffffffff;
  423. uint32_t best_vco_diff = 1;
  424. uint32_t post_div;
  425. u32 pll_out_min, pll_out_max;
  426. DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  427. freq = freq * 1000;
  428. if (pll->flags & RADEON_PLL_IS_LCD) {
  429. pll_out_min = pll->lcd_pll_out_min;
  430. pll_out_max = pll->lcd_pll_out_max;
  431. } else {
  432. pll_out_min = pll->pll_out_min;
  433. pll_out_max = pll->pll_out_max;
  434. }
  435. if (pll->flags & RADEON_PLL_USE_REF_DIV)
  436. min_ref_div = max_ref_div = pll->reference_div;
  437. else {
  438. while (min_ref_div < max_ref_div-1) {
  439. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  440. uint32_t pll_in = pll->reference_freq / mid;
  441. if (pll_in < pll->pll_in_min)
  442. max_ref_div = mid;
  443. else if (pll_in > pll->pll_in_max)
  444. min_ref_div = mid;
  445. else
  446. break;
  447. }
  448. }
  449. if (pll->flags & RADEON_PLL_USE_POST_DIV)
  450. min_post_div = max_post_div = pll->post_div;
  451. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  452. min_fractional_feed_div = pll->min_frac_feedback_div;
  453. max_fractional_feed_div = pll->max_frac_feedback_div;
  454. }
  455. for (post_div = min_post_div; post_div <= max_post_div; ++post_div) {
  456. uint32_t ref_div;
  457. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  458. continue;
  459. /* legacy radeons only have a few post_divs */
  460. if (pll->flags & RADEON_PLL_LEGACY) {
  461. if ((post_div == 5) ||
  462. (post_div == 7) ||
  463. (post_div == 9) ||
  464. (post_div == 10) ||
  465. (post_div == 11) ||
  466. (post_div == 13) ||
  467. (post_div == 14) ||
  468. (post_div == 15))
  469. continue;
  470. }
  471. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  472. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  473. uint32_t pll_in = pll->reference_freq / ref_div;
  474. uint32_t min_feed_div = pll->min_feedback_div;
  475. uint32_t max_feed_div = pll->max_feedback_div + 1;
  476. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  477. continue;
  478. while (min_feed_div < max_feed_div) {
  479. uint32_t vco;
  480. uint32_t min_frac_feed_div = min_fractional_feed_div;
  481. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  482. uint32_t frac_feedback_div;
  483. uint64_t tmp;
  484. feedback_div = (min_feed_div + max_feed_div) / 2;
  485. tmp = (uint64_t)pll->reference_freq * feedback_div;
  486. vco = radeon_div(tmp, ref_div);
  487. if (vco < pll_out_min) {
  488. min_feed_div = feedback_div + 1;
  489. continue;
  490. } else if (vco > pll_out_max) {
  491. max_feed_div = feedback_div;
  492. continue;
  493. }
  494. while (min_frac_feed_div < max_frac_feed_div) {
  495. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  496. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  497. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  498. current_freq = radeon_div(tmp, ref_div * post_div);
  499. if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  500. if (freq < current_freq)
  501. error = 0xffffffff;
  502. else
  503. error = freq - current_freq;
  504. } else
  505. error = abs(current_freq - freq);
  506. vco_diff = abs(vco - best_vco);
  507. if ((best_vco == 0 && error < best_error) ||
  508. (best_vco != 0 &&
  509. ((best_error > 100 && error < best_error - 100) ||
  510. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  511. best_post_div = post_div;
  512. best_ref_div = ref_div;
  513. best_feedback_div = feedback_div;
  514. best_frac_feedback_div = frac_feedback_div;
  515. best_freq = current_freq;
  516. best_error = error;
  517. best_vco_diff = vco_diff;
  518. } else if (current_freq == freq) {
  519. if (best_freq == -1) {
  520. best_post_div = post_div;
  521. best_ref_div = ref_div;
  522. best_feedback_div = feedback_div;
  523. best_frac_feedback_div = frac_feedback_div;
  524. best_freq = current_freq;
  525. best_error = error;
  526. best_vco_diff = vco_diff;
  527. } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  528. ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  529. ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  530. ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  531. ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  532. ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  533. best_post_div = post_div;
  534. best_ref_div = ref_div;
  535. best_feedback_div = feedback_div;
  536. best_frac_feedback_div = frac_feedback_div;
  537. best_freq = current_freq;
  538. best_error = error;
  539. best_vco_diff = vco_diff;
  540. }
  541. }
  542. if (current_freq < freq)
  543. min_frac_feed_div = frac_feedback_div + 1;
  544. else
  545. max_frac_feed_div = frac_feedback_div;
  546. }
  547. if (current_freq < freq)
  548. min_feed_div = feedback_div + 1;
  549. else
  550. max_feed_div = feedback_div;
  551. }
  552. }
  553. }
  554. *dot_clock_p = best_freq / 10000;
  555. *fb_div_p = best_feedback_div;
  556. *frac_fb_div_p = best_frac_feedback_div;
  557. *ref_div_p = best_ref_div;
  558. *post_div_p = best_post_div;
  559. }
  560. static bool
  561. calc_fb_div(struct radeon_pll *pll,
  562. uint32_t freq,
  563. uint32_t post_div,
  564. uint32_t ref_div,
  565. uint32_t *fb_div,
  566. uint32_t *fb_div_frac)
  567. {
  568. fixed20_12 feedback_divider, a, b;
  569. u32 vco_freq;
  570. vco_freq = freq * post_div;
  571. /* feedback_divider = vco_freq * ref_div / pll->reference_freq; */
  572. a.full = dfixed_const(pll->reference_freq);
  573. feedback_divider.full = dfixed_const(vco_freq);
  574. feedback_divider.full = dfixed_div(feedback_divider, a);
  575. a.full = dfixed_const(ref_div);
  576. feedback_divider.full = dfixed_mul(feedback_divider, a);
  577. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  578. /* feedback_divider = floor((feedback_divider * 10.0) + 0.5) * 0.1; */
  579. a.full = dfixed_const(10);
  580. feedback_divider.full = dfixed_mul(feedback_divider, a);
  581. feedback_divider.full += dfixed_const_half(0);
  582. feedback_divider.full = dfixed_floor(feedback_divider);
  583. feedback_divider.full = dfixed_div(feedback_divider, a);
  584. /* *fb_div = floor(feedback_divider); */
  585. a.full = dfixed_floor(feedback_divider);
  586. *fb_div = dfixed_trunc(a);
  587. /* *fb_div_frac = fmod(feedback_divider, 1.0) * 10.0; */
  588. a.full = dfixed_const(10);
  589. b.full = dfixed_mul(feedback_divider, a);
  590. feedback_divider.full = dfixed_floor(feedback_divider);
  591. feedback_divider.full = dfixed_mul(feedback_divider, a);
  592. feedback_divider.full = b.full - feedback_divider.full;
  593. *fb_div_frac = dfixed_trunc(feedback_divider);
  594. } else {
  595. /* *fb_div = floor(feedback_divider + 0.5); */
  596. feedback_divider.full += dfixed_const_half(0);
  597. feedback_divider.full = dfixed_floor(feedback_divider);
  598. *fb_div = dfixed_trunc(feedback_divider);
  599. *fb_div_frac = 0;
  600. }
  601. if (((*fb_div) < pll->min_feedback_div) || ((*fb_div) > pll->max_feedback_div))
  602. return false;
  603. else
  604. return true;
  605. }
  606. static bool
  607. calc_fb_ref_div(struct radeon_pll *pll,
  608. uint32_t freq,
  609. uint32_t post_div,
  610. uint32_t *fb_div,
  611. uint32_t *fb_div_frac,
  612. uint32_t *ref_div)
  613. {
  614. fixed20_12 ffreq, max_error, error, pll_out, a;
  615. u32 vco;
  616. u32 pll_out_min, pll_out_max;
  617. if (pll->flags & RADEON_PLL_IS_LCD) {
  618. pll_out_min = pll->lcd_pll_out_min;
  619. pll_out_max = pll->lcd_pll_out_max;
  620. } else {
  621. pll_out_min = pll->pll_out_min;
  622. pll_out_max = pll->pll_out_max;
  623. }
  624. ffreq.full = dfixed_const(freq);
  625. /* max_error = ffreq * 0.0025; */
  626. a.full = dfixed_const(400);
  627. max_error.full = dfixed_div(ffreq, a);
  628. for ((*ref_div) = pll->min_ref_div; (*ref_div) < pll->max_ref_div; ++(*ref_div)) {
  629. if (calc_fb_div(pll, freq, post_div, (*ref_div), fb_div, fb_div_frac)) {
  630. vco = pll->reference_freq * (((*fb_div) * 10) + (*fb_div_frac));
  631. vco = vco / ((*ref_div) * 10);
  632. if ((vco < pll_out_min) || (vco > pll_out_max))
  633. continue;
  634. /* pll_out = vco / post_div; */
  635. a.full = dfixed_const(post_div);
  636. pll_out.full = dfixed_const(vco);
  637. pll_out.full = dfixed_div(pll_out, a);
  638. if (pll_out.full >= ffreq.full) {
  639. error.full = pll_out.full - ffreq.full;
  640. if (error.full <= max_error.full)
  641. return true;
  642. }
  643. }
  644. }
  645. return false;
  646. }
  647. static void radeon_compute_pll_new(struct radeon_pll *pll,
  648. uint64_t freq,
  649. uint32_t *dot_clock_p,
  650. uint32_t *fb_div_p,
  651. uint32_t *frac_fb_div_p,
  652. uint32_t *ref_div_p,
  653. uint32_t *post_div_p)
  654. {
  655. u32 fb_div = 0, fb_div_frac = 0, post_div = 0, ref_div = 0;
  656. u32 best_freq = 0, vco_frequency;
  657. u32 pll_out_min, pll_out_max;
  658. if (pll->flags & RADEON_PLL_IS_LCD) {
  659. pll_out_min = pll->lcd_pll_out_min;
  660. pll_out_max = pll->lcd_pll_out_max;
  661. } else {
  662. pll_out_min = pll->pll_out_min;
  663. pll_out_max = pll->pll_out_max;
  664. }
  665. /* freq = freq / 10; */
  666. do_div(freq, 10);
  667. if (pll->flags & RADEON_PLL_USE_POST_DIV) {
  668. post_div = pll->post_div;
  669. if ((post_div < pll->min_post_div) || (post_div > pll->max_post_div))
  670. goto done;
  671. vco_frequency = freq * post_div;
  672. if ((vco_frequency < pll_out_min) || (vco_frequency > pll_out_max))
  673. goto done;
  674. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  675. ref_div = pll->reference_div;
  676. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  677. goto done;
  678. if (!calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  679. goto done;
  680. }
  681. } else {
  682. for (post_div = pll->max_post_div; post_div >= pll->min_post_div; --post_div) {
  683. if (pll->flags & RADEON_PLL_LEGACY) {
  684. if ((post_div == 5) ||
  685. (post_div == 7) ||
  686. (post_div == 9) ||
  687. (post_div == 10) ||
  688. (post_div == 11))
  689. continue;
  690. }
  691. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  692. continue;
  693. vco_frequency = freq * post_div;
  694. if ((vco_frequency < pll_out_min) || (vco_frequency > pll_out_max))
  695. continue;
  696. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  697. ref_div = pll->reference_div;
  698. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  699. goto done;
  700. if (calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  701. break;
  702. } else {
  703. if (calc_fb_ref_div(pll, freq, post_div, &fb_div, &fb_div_frac, &ref_div))
  704. break;
  705. }
  706. }
  707. }
  708. best_freq = pll->reference_freq * 10 * fb_div;
  709. best_freq += pll->reference_freq * fb_div_frac;
  710. best_freq = best_freq / (ref_div * post_div);
  711. done:
  712. if (best_freq == 0)
  713. DRM_ERROR("Couldn't find valid PLL dividers\n");
  714. *dot_clock_p = best_freq / 10;
  715. *fb_div_p = fb_div;
  716. *frac_fb_div_p = fb_div_frac;
  717. *ref_div_p = ref_div;
  718. *post_div_p = post_div;
  719. DRM_DEBUG_KMS("%u %d.%d, %d, %d\n", *dot_clock_p, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
  720. }
  721. void radeon_compute_pll(struct radeon_pll *pll,
  722. uint64_t freq,
  723. uint32_t *dot_clock_p,
  724. uint32_t *fb_div_p,
  725. uint32_t *frac_fb_div_p,
  726. uint32_t *ref_div_p,
  727. uint32_t *post_div_p)
  728. {
  729. switch (pll->algo) {
  730. case PLL_ALGO_NEW:
  731. radeon_compute_pll_new(pll, freq, dot_clock_p, fb_div_p,
  732. frac_fb_div_p, ref_div_p, post_div_p);
  733. break;
  734. case PLL_ALGO_LEGACY:
  735. default:
  736. radeon_compute_pll_legacy(pll, freq, dot_clock_p, fb_div_p,
  737. frac_fb_div_p, ref_div_p, post_div_p);
  738. break;
  739. }
  740. }
  741. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  742. {
  743. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  744. if (radeon_fb->obj)
  745. drm_gem_object_unreference_unlocked(radeon_fb->obj);
  746. drm_framebuffer_cleanup(fb);
  747. kfree(radeon_fb);
  748. }
  749. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  750. struct drm_file *file_priv,
  751. unsigned int *handle)
  752. {
  753. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  754. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  755. }
  756. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  757. .destroy = radeon_user_framebuffer_destroy,
  758. .create_handle = radeon_user_framebuffer_create_handle,
  759. };
  760. void
  761. radeon_framebuffer_init(struct drm_device *dev,
  762. struct radeon_framebuffer *rfb,
  763. struct drm_mode_fb_cmd *mode_cmd,
  764. struct drm_gem_object *obj)
  765. {
  766. rfb->obj = obj;
  767. drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
  768. drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
  769. }
  770. static struct drm_framebuffer *
  771. radeon_user_framebuffer_create(struct drm_device *dev,
  772. struct drm_file *file_priv,
  773. struct drm_mode_fb_cmd *mode_cmd)
  774. {
  775. struct drm_gem_object *obj;
  776. struct radeon_framebuffer *radeon_fb;
  777. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  778. if (obj == NULL) {
  779. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  780. "can't create framebuffer\n", mode_cmd->handle);
  781. return NULL;
  782. }
  783. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  784. if (radeon_fb == NULL) {
  785. return NULL;
  786. }
  787. radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
  788. return &radeon_fb->base;
  789. }
  790. static void radeon_output_poll_changed(struct drm_device *dev)
  791. {
  792. struct radeon_device *rdev = dev->dev_private;
  793. radeon_fb_output_poll_changed(rdev);
  794. }
  795. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  796. .fb_create = radeon_user_framebuffer_create,
  797. .output_poll_changed = radeon_output_poll_changed
  798. };
  799. struct drm_prop_enum_list {
  800. int type;
  801. char *name;
  802. };
  803. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  804. { { 0, "driver" },
  805. { 1, "bios" },
  806. };
  807. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  808. { { TV_STD_NTSC, "ntsc" },
  809. { TV_STD_PAL, "pal" },
  810. { TV_STD_PAL_M, "pal-m" },
  811. { TV_STD_PAL_60, "pal-60" },
  812. { TV_STD_NTSC_J, "ntsc-j" },
  813. { TV_STD_SCART_PAL, "scart-pal" },
  814. { TV_STD_PAL_CN, "pal-cn" },
  815. { TV_STD_SECAM, "secam" },
  816. };
  817. static struct drm_prop_enum_list radeon_underscan_enum_list[] =
  818. { { UNDERSCAN_OFF, "off" },
  819. { UNDERSCAN_ON, "on" },
  820. { UNDERSCAN_AUTO, "auto" },
  821. };
  822. static int radeon_modeset_create_props(struct radeon_device *rdev)
  823. {
  824. int i, sz;
  825. if (rdev->is_atom_bios) {
  826. rdev->mode_info.coherent_mode_property =
  827. drm_property_create(rdev->ddev,
  828. DRM_MODE_PROP_RANGE,
  829. "coherent", 2);
  830. if (!rdev->mode_info.coherent_mode_property)
  831. return -ENOMEM;
  832. rdev->mode_info.coherent_mode_property->values[0] = 0;
  833. rdev->mode_info.coherent_mode_property->values[1] = 1;
  834. }
  835. if (!ASIC_IS_AVIVO(rdev)) {
  836. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  837. rdev->mode_info.tmds_pll_property =
  838. drm_property_create(rdev->ddev,
  839. DRM_MODE_PROP_ENUM,
  840. "tmds_pll", sz);
  841. for (i = 0; i < sz; i++) {
  842. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  843. i,
  844. radeon_tmds_pll_enum_list[i].type,
  845. radeon_tmds_pll_enum_list[i].name);
  846. }
  847. }
  848. rdev->mode_info.load_detect_property =
  849. drm_property_create(rdev->ddev,
  850. DRM_MODE_PROP_RANGE,
  851. "load detection", 2);
  852. if (!rdev->mode_info.load_detect_property)
  853. return -ENOMEM;
  854. rdev->mode_info.load_detect_property->values[0] = 0;
  855. rdev->mode_info.load_detect_property->values[1] = 1;
  856. drm_mode_create_scaling_mode_property(rdev->ddev);
  857. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  858. rdev->mode_info.tv_std_property =
  859. drm_property_create(rdev->ddev,
  860. DRM_MODE_PROP_ENUM,
  861. "tv standard", sz);
  862. for (i = 0; i < sz; i++) {
  863. drm_property_add_enum(rdev->mode_info.tv_std_property,
  864. i,
  865. radeon_tv_std_enum_list[i].type,
  866. radeon_tv_std_enum_list[i].name);
  867. }
  868. sz = ARRAY_SIZE(radeon_underscan_enum_list);
  869. rdev->mode_info.underscan_property =
  870. drm_property_create(rdev->ddev,
  871. DRM_MODE_PROP_ENUM,
  872. "underscan", sz);
  873. for (i = 0; i < sz; i++) {
  874. drm_property_add_enum(rdev->mode_info.underscan_property,
  875. i,
  876. radeon_underscan_enum_list[i].type,
  877. radeon_underscan_enum_list[i].name);
  878. }
  879. return 0;
  880. }
  881. void radeon_update_display_priority(struct radeon_device *rdev)
  882. {
  883. /* adjustment options for the display watermarks */
  884. if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
  885. /* set display priority to high for r3xx, rv515 chips
  886. * this avoids flickering due to underflow to the
  887. * display controllers during heavy acceleration.
  888. * Don't force high on rs4xx igp chips as it seems to
  889. * affect the sound card. See kernel bug 15982.
  890. */
  891. if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
  892. !(rdev->flags & RADEON_IS_IGP))
  893. rdev->disp_priority = 2;
  894. else
  895. rdev->disp_priority = 0;
  896. } else
  897. rdev->disp_priority = radeon_disp_priority;
  898. }
  899. int radeon_modeset_init(struct radeon_device *rdev)
  900. {
  901. int i;
  902. int ret;
  903. drm_mode_config_init(rdev->ddev);
  904. rdev->mode_info.mode_config_initialized = true;
  905. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  906. if (ASIC_IS_AVIVO(rdev)) {
  907. rdev->ddev->mode_config.max_width = 8192;
  908. rdev->ddev->mode_config.max_height = 8192;
  909. } else {
  910. rdev->ddev->mode_config.max_width = 4096;
  911. rdev->ddev->mode_config.max_height = 4096;
  912. }
  913. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  914. ret = radeon_modeset_create_props(rdev);
  915. if (ret) {
  916. return ret;
  917. }
  918. /* init i2c buses */
  919. radeon_i2c_init(rdev);
  920. /* check combios for a valid hardcoded EDID - Sun servers */
  921. if (!rdev->is_atom_bios) {
  922. /* check for hardcoded EDID in BIOS */
  923. radeon_combios_check_hardcoded_edid(rdev);
  924. }
  925. /* allocate crtcs */
  926. for (i = 0; i < rdev->num_crtc; i++) {
  927. radeon_crtc_init(rdev->ddev, i);
  928. }
  929. /* okay we should have all the bios connectors */
  930. ret = radeon_setup_enc_conn(rdev->ddev);
  931. if (!ret) {
  932. return ret;
  933. }
  934. /* initialize hpd */
  935. radeon_hpd_init(rdev);
  936. /* Initialize power management */
  937. radeon_pm_init(rdev);
  938. radeon_fbdev_init(rdev);
  939. drm_kms_helper_poll_init(rdev->ddev);
  940. return 0;
  941. }
  942. void radeon_modeset_fini(struct radeon_device *rdev)
  943. {
  944. radeon_fbdev_fini(rdev);
  945. kfree(rdev->mode_info.bios_hardcoded_edid);
  946. radeon_pm_fini(rdev);
  947. if (rdev->mode_info.mode_config_initialized) {
  948. drm_kms_helper_poll_fini(rdev->ddev);
  949. radeon_hpd_fini(rdev);
  950. drm_mode_config_cleanup(rdev->ddev);
  951. rdev->mode_info.mode_config_initialized = false;
  952. }
  953. /* free i2c buses */
  954. radeon_i2c_fini(rdev);
  955. }
  956. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  957. struct drm_display_mode *mode,
  958. struct drm_display_mode *adjusted_mode)
  959. {
  960. struct drm_device *dev = crtc->dev;
  961. struct radeon_device *rdev = dev->dev_private;
  962. struct drm_encoder *encoder;
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  964. struct radeon_encoder *radeon_encoder;
  965. struct drm_connector *connector;
  966. struct radeon_connector *radeon_connector;
  967. bool first = true;
  968. u32 src_v = 1, dst_v = 1;
  969. u32 src_h = 1, dst_h = 1;
  970. radeon_crtc->h_border = 0;
  971. radeon_crtc->v_border = 0;
  972. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  973. if (encoder->crtc != crtc)
  974. continue;
  975. radeon_encoder = to_radeon_encoder(encoder);
  976. connector = radeon_get_connector_for_encoder(encoder);
  977. radeon_connector = to_radeon_connector(connector);
  978. if (first) {
  979. /* set scaling */
  980. if (radeon_encoder->rmx_type == RMX_OFF)
  981. radeon_crtc->rmx_type = RMX_OFF;
  982. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  983. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  984. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  985. else
  986. radeon_crtc->rmx_type = RMX_OFF;
  987. src_v = crtc->mode.vdisplay;
  988. dst_v = radeon_crtc->native_mode.vdisplay;
  989. src_h = crtc->mode.hdisplay;
  990. dst_h = radeon_crtc->native_mode.vdisplay;
  991. /* copy native mode */
  992. memcpy(&radeon_crtc->native_mode,
  993. &radeon_encoder->native_mode,
  994. sizeof(struct drm_display_mode));
  995. /* fix up for overscan on hdmi */
  996. if (ASIC_IS_AVIVO(rdev) &&
  997. ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
  998. ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
  999. drm_detect_hdmi_monitor(radeon_connector->edid)))) {
  1000. radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
  1001. radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
  1002. radeon_crtc->rmx_type = RMX_FULL;
  1003. src_v = crtc->mode.vdisplay;
  1004. dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
  1005. src_h = crtc->mode.hdisplay;
  1006. dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
  1007. }
  1008. first = false;
  1009. } else {
  1010. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  1011. /* WARNING: Right now this can't happen but
  1012. * in the future we need to check that scaling
  1013. * are consistent across different encoder
  1014. * (ie all encoder can work with the same
  1015. * scaling).
  1016. */
  1017. DRM_ERROR("Scaling not consistent across encoder.\n");
  1018. return false;
  1019. }
  1020. }
  1021. }
  1022. if (radeon_crtc->rmx_type != RMX_OFF) {
  1023. fixed20_12 a, b;
  1024. a.full = dfixed_const(src_v);
  1025. b.full = dfixed_const(dst_v);
  1026. radeon_crtc->vsc.full = dfixed_div(a, b);
  1027. a.full = dfixed_const(src_h);
  1028. b.full = dfixed_const(dst_h);
  1029. radeon_crtc->hsc.full = dfixed_div(a, b);
  1030. } else {
  1031. radeon_crtc->vsc.full = dfixed_const(1);
  1032. radeon_crtc->hsc.full = dfixed_const(1);
  1033. }
  1034. return true;
  1035. }