talitos.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  55. {
  56. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  57. talitos_ptr->eptr = upper_32_bits(dma_addr);
  58. }
  59. /*
  60. * map virtual single (contiguous) pointer to h/w descriptor pointer
  61. */
  62. static void map_single_talitos_ptr(struct device *dev,
  63. struct talitos_ptr *talitos_ptr,
  64. unsigned short len, void *data,
  65. unsigned char extent,
  66. enum dma_data_direction dir)
  67. {
  68. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  69. talitos_ptr->len = cpu_to_be16(len);
  70. to_talitos_ptr(talitos_ptr, dma_addr);
  71. talitos_ptr->j_extent = extent;
  72. }
  73. /*
  74. * unmap bus single (contiguous) h/w descriptor pointer
  75. */
  76. static void unmap_single_talitos_ptr(struct device *dev,
  77. struct talitos_ptr *talitos_ptr,
  78. enum dma_data_direction dir)
  79. {
  80. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  81. be16_to_cpu(talitos_ptr->len), dir);
  82. }
  83. static int reset_channel(struct device *dev, int ch)
  84. {
  85. struct talitos_private *priv = dev_get_drvdata(dev);
  86. unsigned int timeout = TALITOS_TIMEOUT;
  87. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  88. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  89. && --timeout)
  90. cpu_relax();
  91. if (timeout == 0) {
  92. dev_err(dev, "failed to reset channel %d\n", ch);
  93. return -EIO;
  94. }
  95. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  96. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  97. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  98. /* and ICCR writeback, if available */
  99. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  100. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  101. TALITOS_CCCR_LO_IWSE);
  102. return 0;
  103. }
  104. static int reset_device(struct device *dev)
  105. {
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. unsigned int timeout = TALITOS_TIMEOUT;
  108. u32 mcr = TALITOS_MCR_SWR;
  109. setbits32(priv->reg + TALITOS_MCR, mcr);
  110. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  111. && --timeout)
  112. cpu_relax();
  113. if (priv->irq[1]) {
  114. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  115. setbits32(priv->reg + TALITOS_MCR, mcr);
  116. }
  117. if (timeout == 0) {
  118. dev_err(dev, "failed to reset device\n");
  119. return -EIO;
  120. }
  121. return 0;
  122. }
  123. /*
  124. * Reset and initialize the device
  125. */
  126. static int init_device(struct device *dev)
  127. {
  128. struct talitos_private *priv = dev_get_drvdata(dev);
  129. int ch, err;
  130. /*
  131. * Master reset
  132. * errata documentation: warning: certain SEC interrupts
  133. * are not fully cleared by writing the MCR:SWR bit,
  134. * set bit twice to completely reset
  135. */
  136. err = reset_device(dev);
  137. if (err)
  138. return err;
  139. err = reset_device(dev);
  140. if (err)
  141. return err;
  142. /* reset channels */
  143. for (ch = 0; ch < priv->num_channels; ch++) {
  144. err = reset_channel(dev, ch);
  145. if (err)
  146. return err;
  147. }
  148. /* enable channel done and error interrupts */
  149. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  150. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  151. /* disable integrity check error interrupts (use writeback instead) */
  152. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  153. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  154. TALITOS_MDEUICR_LO_ICE);
  155. return 0;
  156. }
  157. /**
  158. * talitos_submit - submits a descriptor to the device for processing
  159. * @dev: the SEC device to be used
  160. * @ch: the SEC device channel to be used
  161. * @desc: the descriptor to be processed by the device
  162. * @callback: whom to call when processing is complete
  163. * @context: a handle for use by caller (optional)
  164. *
  165. * desc must contain valid dma-mapped (bus physical) address pointers.
  166. * callback must check err and feedback in descriptor header
  167. * for device processing status.
  168. */
  169. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  170. void (*callback)(struct device *dev,
  171. struct talitos_desc *desc,
  172. void *context, int error),
  173. void *context)
  174. {
  175. struct talitos_private *priv = dev_get_drvdata(dev);
  176. struct talitos_request *request;
  177. unsigned long flags;
  178. int head;
  179. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  180. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  181. /* h/w fifo is full */
  182. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  183. return -EAGAIN;
  184. }
  185. head = priv->chan[ch].head;
  186. request = &priv->chan[ch].fifo[head];
  187. /* map descriptor and save caller data */
  188. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  189. DMA_BIDIRECTIONAL);
  190. request->callback = callback;
  191. request->context = context;
  192. /* increment fifo head */
  193. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  194. smp_wmb();
  195. request->desc = desc;
  196. /* GO! */
  197. wmb();
  198. out_be32(priv->chan[ch].reg + TALITOS_FF,
  199. upper_32_bits(request->dma_desc));
  200. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  201. lower_32_bits(request->dma_desc));
  202. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  203. return -EINPROGRESS;
  204. }
  205. EXPORT_SYMBOL(talitos_submit);
  206. /*
  207. * process what was done, notify callback of error if not
  208. */
  209. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  210. {
  211. struct talitos_private *priv = dev_get_drvdata(dev);
  212. struct talitos_request *request, saved_req;
  213. unsigned long flags;
  214. int tail, status;
  215. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  216. tail = priv->chan[ch].tail;
  217. while (priv->chan[ch].fifo[tail].desc) {
  218. request = &priv->chan[ch].fifo[tail];
  219. /* descriptors with their done bits set don't get the error */
  220. rmb();
  221. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  222. status = 0;
  223. else
  224. if (!error)
  225. break;
  226. else
  227. status = error;
  228. dma_unmap_single(dev, request->dma_desc,
  229. sizeof(struct talitos_desc),
  230. DMA_BIDIRECTIONAL);
  231. /* copy entries so we can call callback outside lock */
  232. saved_req.desc = request->desc;
  233. saved_req.callback = request->callback;
  234. saved_req.context = request->context;
  235. /* release request entry in fifo */
  236. smp_wmb();
  237. request->desc = NULL;
  238. /* increment fifo tail */
  239. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  240. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  241. atomic_dec(&priv->chan[ch].submit_count);
  242. saved_req.callback(dev, saved_req.desc, saved_req.context,
  243. status);
  244. /* channel may resume processing in single desc error case */
  245. if (error && !reset_ch && status == error)
  246. return;
  247. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  248. tail = priv->chan[ch].tail;
  249. }
  250. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  251. }
  252. /*
  253. * process completed requests for channels that have done status
  254. */
  255. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  256. static void talitos_done_##name(unsigned long data) \
  257. { \
  258. struct device *dev = (struct device *)data; \
  259. struct talitos_private *priv = dev_get_drvdata(dev); \
  260. unsigned long flags; \
  261. \
  262. if (ch_done_mask & 1) \
  263. flush_channel(dev, 0, 0, 0); \
  264. if (priv->num_channels == 1) \
  265. goto out; \
  266. if (ch_done_mask & (1 << 2)) \
  267. flush_channel(dev, 1, 0, 0); \
  268. if (ch_done_mask & (1 << 4)) \
  269. flush_channel(dev, 2, 0, 0); \
  270. if (ch_done_mask & (1 << 6)) \
  271. flush_channel(dev, 3, 0, 0); \
  272. \
  273. out: \
  274. /* At this point, all completed channels have been processed */ \
  275. /* Unmask done interrupts for channels completed later on. */ \
  276. spin_lock_irqsave(&priv->reg_lock, flags); \
  277. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  278. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  279. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  280. }
  281. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  282. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  283. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  284. /*
  285. * locate current (offending) descriptor
  286. */
  287. static u32 current_desc_hdr(struct device *dev, int ch)
  288. {
  289. struct talitos_private *priv = dev_get_drvdata(dev);
  290. int tail = priv->chan[ch].tail;
  291. dma_addr_t cur_desc;
  292. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  293. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  294. tail = (tail + 1) & (priv->fifo_len - 1);
  295. if (tail == priv->chan[ch].tail) {
  296. dev_err(dev, "couldn't locate current descriptor\n");
  297. return 0;
  298. }
  299. }
  300. return priv->chan[ch].fifo[tail].desc->hdr;
  301. }
  302. /*
  303. * user diagnostics; report root cause of error based on execution unit status
  304. */
  305. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  306. {
  307. struct talitos_private *priv = dev_get_drvdata(dev);
  308. int i;
  309. if (!desc_hdr)
  310. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  311. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  312. case DESC_HDR_SEL0_AFEU:
  313. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  314. in_be32(priv->reg + TALITOS_AFEUISR),
  315. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  316. break;
  317. case DESC_HDR_SEL0_DEU:
  318. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  319. in_be32(priv->reg + TALITOS_DEUISR),
  320. in_be32(priv->reg + TALITOS_DEUISR_LO));
  321. break;
  322. case DESC_HDR_SEL0_MDEUA:
  323. case DESC_HDR_SEL0_MDEUB:
  324. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  325. in_be32(priv->reg + TALITOS_MDEUISR),
  326. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  327. break;
  328. case DESC_HDR_SEL0_RNG:
  329. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  330. in_be32(priv->reg + TALITOS_RNGUISR),
  331. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  332. break;
  333. case DESC_HDR_SEL0_PKEU:
  334. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  335. in_be32(priv->reg + TALITOS_PKEUISR),
  336. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  337. break;
  338. case DESC_HDR_SEL0_AESU:
  339. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  340. in_be32(priv->reg + TALITOS_AESUISR),
  341. in_be32(priv->reg + TALITOS_AESUISR_LO));
  342. break;
  343. case DESC_HDR_SEL0_CRCU:
  344. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  345. in_be32(priv->reg + TALITOS_CRCUISR),
  346. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  347. break;
  348. case DESC_HDR_SEL0_KEU:
  349. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  350. in_be32(priv->reg + TALITOS_KEUISR),
  351. in_be32(priv->reg + TALITOS_KEUISR_LO));
  352. break;
  353. }
  354. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  355. case DESC_HDR_SEL1_MDEUA:
  356. case DESC_HDR_SEL1_MDEUB:
  357. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  358. in_be32(priv->reg + TALITOS_MDEUISR),
  359. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  360. break;
  361. case DESC_HDR_SEL1_CRCU:
  362. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  363. in_be32(priv->reg + TALITOS_CRCUISR),
  364. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  365. break;
  366. }
  367. for (i = 0; i < 8; i++)
  368. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  369. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  370. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  371. }
  372. /*
  373. * recover from error interrupts
  374. */
  375. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  376. {
  377. struct talitos_private *priv = dev_get_drvdata(dev);
  378. unsigned int timeout = TALITOS_TIMEOUT;
  379. int ch, error, reset_dev = 0, reset_ch = 0;
  380. u32 v, v_lo;
  381. for (ch = 0; ch < priv->num_channels; ch++) {
  382. /* skip channels without errors */
  383. if (!(isr & (1 << (ch * 2 + 1))))
  384. continue;
  385. error = -EINVAL;
  386. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  387. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  388. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  389. dev_err(dev, "double fetch fifo overflow error\n");
  390. error = -EAGAIN;
  391. reset_ch = 1;
  392. }
  393. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  394. /* h/w dropped descriptor */
  395. dev_err(dev, "single fetch fifo overflow error\n");
  396. error = -EAGAIN;
  397. }
  398. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  399. dev_err(dev, "master data transfer error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  401. dev_err(dev, "s/g data length zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  403. dev_err(dev, "fetch pointer zero error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IDH)
  405. dev_err(dev, "illegal descriptor header error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_IEU)
  407. dev_err(dev, "invalid execution unit error\n");
  408. if (v_lo & TALITOS_CCPSR_LO_EU)
  409. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  410. if (v_lo & TALITOS_CCPSR_LO_GB)
  411. dev_err(dev, "gather boundary error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_GRL)
  413. dev_err(dev, "gather return/length error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SB)
  415. dev_err(dev, "scatter boundary error\n");
  416. if (v_lo & TALITOS_CCPSR_LO_SRL)
  417. dev_err(dev, "scatter return/length error\n");
  418. flush_channel(dev, ch, error, reset_ch);
  419. if (reset_ch) {
  420. reset_channel(dev, ch);
  421. } else {
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  423. TALITOS_CCCR_CONT);
  424. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  425. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  426. TALITOS_CCCR_CONT) && --timeout)
  427. cpu_relax();
  428. if (timeout == 0) {
  429. dev_err(dev, "failed to restart channel %d\n",
  430. ch);
  431. reset_dev = 1;
  432. }
  433. }
  434. }
  435. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  436. dev_err(dev, "done overflow, internal time out, or rngu error: "
  437. "ISR 0x%08x_%08x\n", isr, isr_lo);
  438. /* purge request queues */
  439. for (ch = 0; ch < priv->num_channels; ch++)
  440. flush_channel(dev, ch, -EIO, 1);
  441. /* reset and reinitialize the device */
  442. init_device(dev);
  443. }
  444. }
  445. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  446. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  447. { \
  448. struct device *dev = data; \
  449. struct talitos_private *priv = dev_get_drvdata(dev); \
  450. u32 isr, isr_lo; \
  451. unsigned long flags; \
  452. \
  453. spin_lock_irqsave(&priv->reg_lock, flags); \
  454. isr = in_be32(priv->reg + TALITOS_ISR); \
  455. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  456. /* Acknowledge interrupt */ \
  457. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  458. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  459. \
  460. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  461. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  462. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  463. } \
  464. else { \
  465. if (likely(isr & ch_done_mask)) { \
  466. /* mask further done interrupts. */ \
  467. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  468. /* done_task will unmask done interrupts at exit */ \
  469. tasklet_schedule(&priv->done_task[tlet]); \
  470. } \
  471. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  472. } \
  473. \
  474. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  475. IRQ_NONE; \
  476. }
  477. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  478. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  479. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  480. /*
  481. * hwrng
  482. */
  483. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  484. {
  485. struct device *dev = (struct device *)rng->priv;
  486. struct talitos_private *priv = dev_get_drvdata(dev);
  487. u32 ofl;
  488. int i;
  489. for (i = 0; i < 20; i++) {
  490. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  491. TALITOS_RNGUSR_LO_OFL;
  492. if (ofl || !wait)
  493. break;
  494. udelay(10);
  495. }
  496. return !!ofl;
  497. }
  498. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  499. {
  500. struct device *dev = (struct device *)rng->priv;
  501. struct talitos_private *priv = dev_get_drvdata(dev);
  502. /* rng fifo requires 64-bit accesses */
  503. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  504. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  505. return sizeof(u32);
  506. }
  507. static int talitos_rng_init(struct hwrng *rng)
  508. {
  509. struct device *dev = (struct device *)rng->priv;
  510. struct talitos_private *priv = dev_get_drvdata(dev);
  511. unsigned int timeout = TALITOS_TIMEOUT;
  512. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  513. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  514. && --timeout)
  515. cpu_relax();
  516. if (timeout == 0) {
  517. dev_err(dev, "failed to reset rng hw\n");
  518. return -ENODEV;
  519. }
  520. /* start generating */
  521. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  522. return 0;
  523. }
  524. static int talitos_register_rng(struct device *dev)
  525. {
  526. struct talitos_private *priv = dev_get_drvdata(dev);
  527. priv->rng.name = dev_driver_string(dev),
  528. priv->rng.init = talitos_rng_init,
  529. priv->rng.data_present = talitos_rng_data_present,
  530. priv->rng.data_read = talitos_rng_data_read,
  531. priv->rng.priv = (unsigned long)dev;
  532. return hwrng_register(&priv->rng);
  533. }
  534. static void talitos_unregister_rng(struct device *dev)
  535. {
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. hwrng_unregister(&priv->rng);
  538. }
  539. /*
  540. * crypto alg
  541. */
  542. #define TALITOS_CRA_PRIORITY 3000
  543. #define TALITOS_MAX_KEY_SIZE 96
  544. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  545. #define MD5_BLOCK_SIZE 64
  546. struct talitos_ctx {
  547. struct device *dev;
  548. int ch;
  549. __be32 desc_hdr_template;
  550. u8 key[TALITOS_MAX_KEY_SIZE];
  551. u8 iv[TALITOS_MAX_IV_LENGTH];
  552. unsigned int keylen;
  553. unsigned int enckeylen;
  554. unsigned int authkeylen;
  555. unsigned int authsize;
  556. };
  557. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  558. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  559. struct talitos_ahash_req_ctx {
  560. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  561. unsigned int hw_context_size;
  562. u8 buf[HASH_MAX_BLOCK_SIZE];
  563. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  564. unsigned int swinit;
  565. unsigned int first;
  566. unsigned int last;
  567. unsigned int to_hash_later;
  568. u64 nbuf;
  569. struct scatterlist bufsl[2];
  570. struct scatterlist *psrc;
  571. };
  572. static int aead_setauthsize(struct crypto_aead *authenc,
  573. unsigned int authsize)
  574. {
  575. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  576. ctx->authsize = authsize;
  577. return 0;
  578. }
  579. static int aead_setkey(struct crypto_aead *authenc,
  580. const u8 *key, unsigned int keylen)
  581. {
  582. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  583. struct crypto_authenc_keys keys;
  584. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  585. goto badkey;
  586. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  587. goto badkey;
  588. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  589. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  590. ctx->keylen = keys.authkeylen + keys.enckeylen;
  591. ctx->enckeylen = keys.enckeylen;
  592. ctx->authkeylen = keys.authkeylen;
  593. return 0;
  594. badkey:
  595. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  596. return -EINVAL;
  597. }
  598. /*
  599. * talitos_edesc - s/w-extended descriptor
  600. * @assoc_nents: number of segments in associated data scatterlist
  601. * @src_nents: number of segments in input scatterlist
  602. * @dst_nents: number of segments in output scatterlist
  603. * @assoc_chained: whether assoc is chained or not
  604. * @src_chained: whether src is chained or not
  605. * @dst_chained: whether dst is chained or not
  606. * @iv_dma: dma address of iv for checking continuity and link table
  607. * @dma_len: length of dma mapped link_tbl space
  608. * @dma_link_tbl: bus physical address of link_tbl
  609. * @desc: h/w descriptor
  610. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  611. *
  612. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  613. * is greater than 1, an integrity check value is concatenated to the end
  614. * of link_tbl data
  615. */
  616. struct talitos_edesc {
  617. int assoc_nents;
  618. int src_nents;
  619. int dst_nents;
  620. bool assoc_chained;
  621. bool src_chained;
  622. bool dst_chained;
  623. dma_addr_t iv_dma;
  624. int dma_len;
  625. dma_addr_t dma_link_tbl;
  626. struct talitos_desc desc;
  627. struct talitos_ptr link_tbl[0];
  628. };
  629. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  630. unsigned int nents, enum dma_data_direction dir,
  631. bool chained)
  632. {
  633. if (unlikely(chained))
  634. while (sg) {
  635. dma_map_sg(dev, sg, 1, dir);
  636. sg = scatterwalk_sg_next(sg);
  637. }
  638. else
  639. dma_map_sg(dev, sg, nents, dir);
  640. return nents;
  641. }
  642. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  643. enum dma_data_direction dir)
  644. {
  645. while (sg) {
  646. dma_unmap_sg(dev, sg, 1, dir);
  647. sg = scatterwalk_sg_next(sg);
  648. }
  649. }
  650. static void talitos_sg_unmap(struct device *dev,
  651. struct talitos_edesc *edesc,
  652. struct scatterlist *src,
  653. struct scatterlist *dst)
  654. {
  655. unsigned int src_nents = edesc->src_nents ? : 1;
  656. unsigned int dst_nents = edesc->dst_nents ? : 1;
  657. if (src != dst) {
  658. if (edesc->src_chained)
  659. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  660. else
  661. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  662. if (dst) {
  663. if (edesc->dst_chained)
  664. talitos_unmap_sg_chain(dev, dst,
  665. DMA_FROM_DEVICE);
  666. else
  667. dma_unmap_sg(dev, dst, dst_nents,
  668. DMA_FROM_DEVICE);
  669. }
  670. } else
  671. if (edesc->src_chained)
  672. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  673. else
  674. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  675. }
  676. static void ipsec_esp_unmap(struct device *dev,
  677. struct talitos_edesc *edesc,
  678. struct aead_request *areq)
  679. {
  680. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  681. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  682. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  683. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  684. if (edesc->assoc_chained)
  685. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  686. else
  687. /* assoc_nents counts also for IV in non-contiguous cases */
  688. dma_unmap_sg(dev, areq->assoc,
  689. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  690. DMA_TO_DEVICE);
  691. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  692. if (edesc->dma_len)
  693. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  694. DMA_BIDIRECTIONAL);
  695. }
  696. /*
  697. * ipsec_esp descriptor callbacks
  698. */
  699. static void ipsec_esp_encrypt_done(struct device *dev,
  700. struct talitos_desc *desc, void *context,
  701. int err)
  702. {
  703. struct aead_request *areq = context;
  704. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  705. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  706. struct talitos_edesc *edesc;
  707. struct scatterlist *sg;
  708. void *icvdata;
  709. edesc = container_of(desc, struct talitos_edesc, desc);
  710. ipsec_esp_unmap(dev, edesc, areq);
  711. /* copy the generated ICV to dst */
  712. if (edesc->dst_nents) {
  713. icvdata = &edesc->link_tbl[edesc->src_nents +
  714. edesc->dst_nents + 2 +
  715. edesc->assoc_nents];
  716. sg = sg_last(areq->dst, edesc->dst_nents);
  717. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  718. icvdata, ctx->authsize);
  719. }
  720. kfree(edesc);
  721. aead_request_complete(areq, err);
  722. }
  723. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  724. struct talitos_desc *desc,
  725. void *context, int err)
  726. {
  727. struct aead_request *req = context;
  728. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  729. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  730. struct talitos_edesc *edesc;
  731. struct scatterlist *sg;
  732. void *icvdata;
  733. edesc = container_of(desc, struct talitos_edesc, desc);
  734. ipsec_esp_unmap(dev, edesc, req);
  735. if (!err) {
  736. /* auth check */
  737. if (edesc->dma_len)
  738. icvdata = &edesc->link_tbl[edesc->src_nents +
  739. edesc->dst_nents + 2 +
  740. edesc->assoc_nents];
  741. else
  742. icvdata = &edesc->link_tbl[0];
  743. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  744. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  745. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  746. }
  747. kfree(edesc);
  748. aead_request_complete(req, err);
  749. }
  750. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  751. struct talitos_desc *desc,
  752. void *context, int err)
  753. {
  754. struct aead_request *req = context;
  755. struct talitos_edesc *edesc;
  756. edesc = container_of(desc, struct talitos_edesc, desc);
  757. ipsec_esp_unmap(dev, edesc, req);
  758. /* check ICV auth status */
  759. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  760. DESC_HDR_LO_ICCR1_PASS))
  761. err = -EBADMSG;
  762. kfree(edesc);
  763. aead_request_complete(req, err);
  764. }
  765. /*
  766. * convert scatterlist to SEC h/w link table format
  767. * stop at cryptlen bytes
  768. */
  769. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  770. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  771. {
  772. int n_sg = sg_count;
  773. while (n_sg--) {
  774. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  775. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  776. link_tbl_ptr->j_extent = 0;
  777. link_tbl_ptr++;
  778. cryptlen -= sg_dma_len(sg);
  779. sg = scatterwalk_sg_next(sg);
  780. }
  781. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  782. link_tbl_ptr--;
  783. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  784. /* Empty this entry, and move to previous one */
  785. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  786. link_tbl_ptr->len = 0;
  787. sg_count--;
  788. link_tbl_ptr--;
  789. }
  790. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  791. /* tag end of link table */
  792. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  793. return sg_count;
  794. }
  795. /*
  796. * fill in and submit ipsec_esp descriptor
  797. */
  798. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  799. u64 seq, void (*callback) (struct device *dev,
  800. struct talitos_desc *desc,
  801. void *context, int error))
  802. {
  803. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  804. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  805. struct device *dev = ctx->dev;
  806. struct talitos_desc *desc = &edesc->desc;
  807. unsigned int cryptlen = areq->cryptlen;
  808. unsigned int authsize = ctx->authsize;
  809. unsigned int ivsize = crypto_aead_ivsize(aead);
  810. int sg_count, ret;
  811. int sg_link_tbl_len;
  812. /* hmac key */
  813. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  814. 0, DMA_TO_DEVICE);
  815. /* hmac data */
  816. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  817. if (edesc->assoc_nents) {
  818. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  819. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  820. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  821. sizeof(struct talitos_ptr));
  822. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  823. /* assoc_nents - 1 entries for assoc, 1 for IV */
  824. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  825. areq->assoclen, tbl_ptr);
  826. /* add IV to link table */
  827. tbl_ptr += sg_count - 1;
  828. tbl_ptr->j_extent = 0;
  829. tbl_ptr++;
  830. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  831. tbl_ptr->len = cpu_to_be16(ivsize);
  832. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  833. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  834. edesc->dma_len, DMA_BIDIRECTIONAL);
  835. } else {
  836. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  837. desc->ptr[1].j_extent = 0;
  838. }
  839. /* cipher iv */
  840. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  841. desc->ptr[2].len = cpu_to_be16(ivsize);
  842. desc->ptr[2].j_extent = 0;
  843. /* Sync needed for the aead_givencrypt case */
  844. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  845. /* cipher key */
  846. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  847. (char *)&ctx->key + ctx->authkeylen, 0,
  848. DMA_TO_DEVICE);
  849. /*
  850. * cipher in
  851. * map and adjust cipher len to aead request cryptlen.
  852. * extent is bytes of HMAC postpended to ciphertext,
  853. * typically 12 for ipsec
  854. */
  855. desc->ptr[4].len = cpu_to_be16(cryptlen);
  856. desc->ptr[4].j_extent = authsize;
  857. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  858. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  859. : DMA_TO_DEVICE,
  860. edesc->src_chained);
  861. if (sg_count == 1) {
  862. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  863. } else {
  864. sg_link_tbl_len = cryptlen;
  865. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  866. sg_link_tbl_len = cryptlen + authsize;
  867. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  868. &edesc->link_tbl[0]);
  869. if (sg_count > 1) {
  870. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  871. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  872. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  873. edesc->dma_len,
  874. DMA_BIDIRECTIONAL);
  875. } else {
  876. /* Only one segment now, so no link tbl needed */
  877. to_talitos_ptr(&desc->ptr[4],
  878. sg_dma_address(areq->src));
  879. }
  880. }
  881. /* cipher out */
  882. desc->ptr[5].len = cpu_to_be16(cryptlen);
  883. desc->ptr[5].j_extent = authsize;
  884. if (areq->src != areq->dst)
  885. sg_count = talitos_map_sg(dev, areq->dst,
  886. edesc->dst_nents ? : 1,
  887. DMA_FROM_DEVICE, edesc->dst_chained);
  888. if (sg_count == 1) {
  889. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  890. } else {
  891. int tbl_off = edesc->src_nents + 1;
  892. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  893. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  894. tbl_off * sizeof(struct talitos_ptr));
  895. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  896. tbl_ptr);
  897. /* Add an entry to the link table for ICV data */
  898. tbl_ptr += sg_count - 1;
  899. tbl_ptr->j_extent = 0;
  900. tbl_ptr++;
  901. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  902. tbl_ptr->len = cpu_to_be16(authsize);
  903. /* icv data follows link tables */
  904. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  905. (tbl_off + edesc->dst_nents + 1 +
  906. edesc->assoc_nents) *
  907. sizeof(struct talitos_ptr));
  908. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  909. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  910. edesc->dma_len, DMA_BIDIRECTIONAL);
  911. }
  912. /* iv out */
  913. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  914. DMA_FROM_DEVICE);
  915. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  916. if (ret != -EINPROGRESS) {
  917. ipsec_esp_unmap(dev, edesc, areq);
  918. kfree(edesc);
  919. }
  920. return ret;
  921. }
  922. /*
  923. * derive number of elements in scatterlist
  924. */
  925. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  926. {
  927. struct scatterlist *sg = sg_list;
  928. int sg_nents = 0;
  929. *chained = false;
  930. while (nbytes > 0) {
  931. sg_nents++;
  932. nbytes -= sg->length;
  933. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  934. *chained = true;
  935. sg = scatterwalk_sg_next(sg);
  936. }
  937. return sg_nents;
  938. }
  939. /*
  940. * allocate and map the extended descriptor
  941. */
  942. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  943. struct scatterlist *assoc,
  944. struct scatterlist *src,
  945. struct scatterlist *dst,
  946. u8 *iv,
  947. unsigned int assoclen,
  948. unsigned int cryptlen,
  949. unsigned int authsize,
  950. unsigned int ivsize,
  951. int icv_stashing,
  952. u32 cryptoflags)
  953. {
  954. struct talitos_edesc *edesc;
  955. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  956. bool assoc_chained = false, src_chained = false, dst_chained = false;
  957. dma_addr_t iv_dma = 0;
  958. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  959. GFP_ATOMIC;
  960. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  961. dev_err(dev, "length exceeds h/w max limit\n");
  962. return ERR_PTR(-EINVAL);
  963. }
  964. if (iv)
  965. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  966. if (assoc) {
  967. /*
  968. * Currently it is assumed that iv is provided whenever assoc
  969. * is.
  970. */
  971. BUG_ON(!iv);
  972. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  973. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  974. assoc_chained);
  975. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  976. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  977. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  978. }
  979. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  980. src_nents = (src_nents == 1) ? 0 : src_nents;
  981. if (!dst) {
  982. dst_nents = 0;
  983. } else {
  984. if (dst == src) {
  985. dst_nents = src_nents;
  986. } else {
  987. dst_nents = sg_count(dst, cryptlen + authsize,
  988. &dst_chained);
  989. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  990. }
  991. }
  992. /*
  993. * allocate space for base edesc plus the link tables,
  994. * allowing for two separate entries for ICV and generated ICV (+ 2),
  995. * and the ICV data itself
  996. */
  997. alloc_len = sizeof(struct talitos_edesc);
  998. if (assoc_nents || src_nents || dst_nents) {
  999. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1000. sizeof(struct talitos_ptr) + authsize;
  1001. alloc_len += dma_len;
  1002. } else {
  1003. dma_len = 0;
  1004. alloc_len += icv_stashing ? authsize : 0;
  1005. }
  1006. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1007. if (!edesc) {
  1008. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1009. if (iv_dma)
  1010. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1011. dev_err(dev, "could not allocate edescriptor\n");
  1012. return ERR_PTR(-ENOMEM);
  1013. }
  1014. edesc->assoc_nents = assoc_nents;
  1015. edesc->src_nents = src_nents;
  1016. edesc->dst_nents = dst_nents;
  1017. edesc->assoc_chained = assoc_chained;
  1018. edesc->src_chained = src_chained;
  1019. edesc->dst_chained = dst_chained;
  1020. edesc->iv_dma = iv_dma;
  1021. edesc->dma_len = dma_len;
  1022. if (dma_len)
  1023. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1024. edesc->dma_len,
  1025. DMA_BIDIRECTIONAL);
  1026. return edesc;
  1027. }
  1028. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1029. int icv_stashing)
  1030. {
  1031. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1032. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1033. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1034. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1035. iv, areq->assoclen, areq->cryptlen,
  1036. ctx->authsize, ivsize, icv_stashing,
  1037. areq->base.flags);
  1038. }
  1039. static int aead_encrypt(struct aead_request *req)
  1040. {
  1041. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1042. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1043. struct talitos_edesc *edesc;
  1044. /* allocate extended descriptor */
  1045. edesc = aead_edesc_alloc(req, req->iv, 0);
  1046. if (IS_ERR(edesc))
  1047. return PTR_ERR(edesc);
  1048. /* set encrypt */
  1049. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1050. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1051. }
  1052. static int aead_decrypt(struct aead_request *req)
  1053. {
  1054. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1055. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1056. unsigned int authsize = ctx->authsize;
  1057. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1058. struct talitos_edesc *edesc;
  1059. struct scatterlist *sg;
  1060. void *icvdata;
  1061. req->cryptlen -= authsize;
  1062. /* allocate extended descriptor */
  1063. edesc = aead_edesc_alloc(req, req->iv, 1);
  1064. if (IS_ERR(edesc))
  1065. return PTR_ERR(edesc);
  1066. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1067. ((!edesc->src_nents && !edesc->dst_nents) ||
  1068. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1069. /* decrypt and check the ICV */
  1070. edesc->desc.hdr = ctx->desc_hdr_template |
  1071. DESC_HDR_DIR_INBOUND |
  1072. DESC_HDR_MODE1_MDEU_CICV;
  1073. /* reset integrity check result bits */
  1074. edesc->desc.hdr_lo = 0;
  1075. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1076. }
  1077. /* Have to check the ICV with software */
  1078. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1079. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1080. if (edesc->dma_len)
  1081. icvdata = &edesc->link_tbl[edesc->src_nents +
  1082. edesc->dst_nents + 2 +
  1083. edesc->assoc_nents];
  1084. else
  1085. icvdata = &edesc->link_tbl[0];
  1086. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1087. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1088. ctx->authsize);
  1089. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1090. }
  1091. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1092. {
  1093. struct aead_request *areq = &req->areq;
  1094. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1095. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1096. struct talitos_edesc *edesc;
  1097. /* allocate extended descriptor */
  1098. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1099. if (IS_ERR(edesc))
  1100. return PTR_ERR(edesc);
  1101. /* set encrypt */
  1102. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1103. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1104. /* avoid consecutive packets going out with same IV */
  1105. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1106. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1107. }
  1108. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1109. const u8 *key, unsigned int keylen)
  1110. {
  1111. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1112. memcpy(&ctx->key, key, keylen);
  1113. ctx->keylen = keylen;
  1114. return 0;
  1115. }
  1116. static void common_nonsnoop_unmap(struct device *dev,
  1117. struct talitos_edesc *edesc,
  1118. struct ablkcipher_request *areq)
  1119. {
  1120. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1121. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1122. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1123. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1124. if (edesc->dma_len)
  1125. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1126. DMA_BIDIRECTIONAL);
  1127. }
  1128. static void ablkcipher_done(struct device *dev,
  1129. struct talitos_desc *desc, void *context,
  1130. int err)
  1131. {
  1132. struct ablkcipher_request *areq = context;
  1133. struct talitos_edesc *edesc;
  1134. edesc = container_of(desc, struct talitos_edesc, desc);
  1135. common_nonsnoop_unmap(dev, edesc, areq);
  1136. kfree(edesc);
  1137. areq->base.complete(&areq->base, err);
  1138. }
  1139. static int common_nonsnoop(struct talitos_edesc *edesc,
  1140. struct ablkcipher_request *areq,
  1141. void (*callback) (struct device *dev,
  1142. struct talitos_desc *desc,
  1143. void *context, int error))
  1144. {
  1145. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1146. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1147. struct device *dev = ctx->dev;
  1148. struct talitos_desc *desc = &edesc->desc;
  1149. unsigned int cryptlen = areq->nbytes;
  1150. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1151. int sg_count, ret;
  1152. /* first DWORD empty */
  1153. desc->ptr[0].len = 0;
  1154. to_talitos_ptr(&desc->ptr[0], 0);
  1155. desc->ptr[0].j_extent = 0;
  1156. /* cipher iv */
  1157. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1158. desc->ptr[1].len = cpu_to_be16(ivsize);
  1159. desc->ptr[1].j_extent = 0;
  1160. /* cipher key */
  1161. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1162. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1163. /*
  1164. * cipher in
  1165. */
  1166. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1167. desc->ptr[3].j_extent = 0;
  1168. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1169. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1170. : DMA_TO_DEVICE,
  1171. edesc->src_chained);
  1172. if (sg_count == 1) {
  1173. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1174. } else {
  1175. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1176. &edesc->link_tbl[0]);
  1177. if (sg_count > 1) {
  1178. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1179. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1180. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1181. edesc->dma_len,
  1182. DMA_BIDIRECTIONAL);
  1183. } else {
  1184. /* Only one segment now, so no link tbl needed */
  1185. to_talitos_ptr(&desc->ptr[3],
  1186. sg_dma_address(areq->src));
  1187. }
  1188. }
  1189. /* cipher out */
  1190. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1191. desc->ptr[4].j_extent = 0;
  1192. if (areq->src != areq->dst)
  1193. sg_count = talitos_map_sg(dev, areq->dst,
  1194. edesc->dst_nents ? : 1,
  1195. DMA_FROM_DEVICE, edesc->dst_chained);
  1196. if (sg_count == 1) {
  1197. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1198. } else {
  1199. struct talitos_ptr *link_tbl_ptr =
  1200. &edesc->link_tbl[edesc->src_nents + 1];
  1201. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1202. (edesc->src_nents + 1) *
  1203. sizeof(struct talitos_ptr));
  1204. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1205. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1206. link_tbl_ptr);
  1207. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1208. edesc->dma_len, DMA_BIDIRECTIONAL);
  1209. }
  1210. /* iv out */
  1211. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1212. DMA_FROM_DEVICE);
  1213. /* last DWORD empty */
  1214. desc->ptr[6].len = 0;
  1215. to_talitos_ptr(&desc->ptr[6], 0);
  1216. desc->ptr[6].j_extent = 0;
  1217. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1218. if (ret != -EINPROGRESS) {
  1219. common_nonsnoop_unmap(dev, edesc, areq);
  1220. kfree(edesc);
  1221. }
  1222. return ret;
  1223. }
  1224. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1225. areq)
  1226. {
  1227. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1228. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1229. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1230. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1231. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1232. areq->base.flags);
  1233. }
  1234. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1235. {
  1236. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1237. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1238. struct talitos_edesc *edesc;
  1239. /* allocate extended descriptor */
  1240. edesc = ablkcipher_edesc_alloc(areq);
  1241. if (IS_ERR(edesc))
  1242. return PTR_ERR(edesc);
  1243. /* set encrypt */
  1244. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1245. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1246. }
  1247. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1248. {
  1249. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1250. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1251. struct talitos_edesc *edesc;
  1252. /* allocate extended descriptor */
  1253. edesc = ablkcipher_edesc_alloc(areq);
  1254. if (IS_ERR(edesc))
  1255. return PTR_ERR(edesc);
  1256. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1257. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1258. }
  1259. static void common_nonsnoop_hash_unmap(struct device *dev,
  1260. struct talitos_edesc *edesc,
  1261. struct ahash_request *areq)
  1262. {
  1263. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1264. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1265. /* When using hashctx-in, must unmap it. */
  1266. if (edesc->desc.ptr[1].len)
  1267. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1268. DMA_TO_DEVICE);
  1269. if (edesc->desc.ptr[2].len)
  1270. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1271. DMA_TO_DEVICE);
  1272. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1273. if (edesc->dma_len)
  1274. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1275. DMA_BIDIRECTIONAL);
  1276. }
  1277. static void ahash_done(struct device *dev,
  1278. struct talitos_desc *desc, void *context,
  1279. int err)
  1280. {
  1281. struct ahash_request *areq = context;
  1282. struct talitos_edesc *edesc =
  1283. container_of(desc, struct talitos_edesc, desc);
  1284. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1285. if (!req_ctx->last && req_ctx->to_hash_later) {
  1286. /* Position any partial block for next update/final/finup */
  1287. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1288. req_ctx->nbuf = req_ctx->to_hash_later;
  1289. }
  1290. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1291. kfree(edesc);
  1292. areq->base.complete(&areq->base, err);
  1293. }
  1294. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1295. struct ahash_request *areq, unsigned int length,
  1296. void (*callback) (struct device *dev,
  1297. struct talitos_desc *desc,
  1298. void *context, int error))
  1299. {
  1300. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1301. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1302. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1303. struct device *dev = ctx->dev;
  1304. struct talitos_desc *desc = &edesc->desc;
  1305. int sg_count, ret;
  1306. /* first DWORD empty */
  1307. desc->ptr[0] = zero_entry;
  1308. /* hash context in */
  1309. if (!req_ctx->first || req_ctx->swinit) {
  1310. map_single_talitos_ptr(dev, &desc->ptr[1],
  1311. req_ctx->hw_context_size,
  1312. (char *)req_ctx->hw_context, 0,
  1313. DMA_TO_DEVICE);
  1314. req_ctx->swinit = 0;
  1315. } else {
  1316. desc->ptr[1] = zero_entry;
  1317. /* Indicate next op is not the first. */
  1318. req_ctx->first = 0;
  1319. }
  1320. /* HMAC key */
  1321. if (ctx->keylen)
  1322. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1323. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1324. else
  1325. desc->ptr[2] = zero_entry;
  1326. /*
  1327. * data in
  1328. */
  1329. desc->ptr[3].len = cpu_to_be16(length);
  1330. desc->ptr[3].j_extent = 0;
  1331. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1332. edesc->src_nents ? : 1,
  1333. DMA_TO_DEVICE, edesc->src_chained);
  1334. if (sg_count == 1) {
  1335. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1336. } else {
  1337. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1338. &edesc->link_tbl[0]);
  1339. if (sg_count > 1) {
  1340. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1341. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1342. dma_sync_single_for_device(ctx->dev,
  1343. edesc->dma_link_tbl,
  1344. edesc->dma_len,
  1345. DMA_BIDIRECTIONAL);
  1346. } else {
  1347. /* Only one segment now, so no link tbl needed */
  1348. to_talitos_ptr(&desc->ptr[3],
  1349. sg_dma_address(req_ctx->psrc));
  1350. }
  1351. }
  1352. /* fifth DWORD empty */
  1353. desc->ptr[4] = zero_entry;
  1354. /* hash/HMAC out -or- hash context out */
  1355. if (req_ctx->last)
  1356. map_single_talitos_ptr(dev, &desc->ptr[5],
  1357. crypto_ahash_digestsize(tfm),
  1358. areq->result, 0, DMA_FROM_DEVICE);
  1359. else
  1360. map_single_talitos_ptr(dev, &desc->ptr[5],
  1361. req_ctx->hw_context_size,
  1362. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1363. /* last DWORD empty */
  1364. desc->ptr[6] = zero_entry;
  1365. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1366. if (ret != -EINPROGRESS) {
  1367. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1368. kfree(edesc);
  1369. }
  1370. return ret;
  1371. }
  1372. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1373. unsigned int nbytes)
  1374. {
  1375. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1376. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1377. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1378. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1379. nbytes, 0, 0, 0, areq->base.flags);
  1380. }
  1381. static int ahash_init(struct ahash_request *areq)
  1382. {
  1383. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1384. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1385. /* Initialize the context */
  1386. req_ctx->nbuf = 0;
  1387. req_ctx->first = 1; /* first indicates h/w must init its context */
  1388. req_ctx->swinit = 0; /* assume h/w init of context */
  1389. req_ctx->hw_context_size =
  1390. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1391. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1392. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1393. return 0;
  1394. }
  1395. /*
  1396. * on h/w without explicit sha224 support, we initialize h/w context
  1397. * manually with sha224 constants, and tell it to run sha256.
  1398. */
  1399. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1400. {
  1401. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1402. ahash_init(areq);
  1403. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1404. req_ctx->hw_context[0] = SHA224_H0;
  1405. req_ctx->hw_context[1] = SHA224_H1;
  1406. req_ctx->hw_context[2] = SHA224_H2;
  1407. req_ctx->hw_context[3] = SHA224_H3;
  1408. req_ctx->hw_context[4] = SHA224_H4;
  1409. req_ctx->hw_context[5] = SHA224_H5;
  1410. req_ctx->hw_context[6] = SHA224_H6;
  1411. req_ctx->hw_context[7] = SHA224_H7;
  1412. /* init 64-bit count */
  1413. req_ctx->hw_context[8] = 0;
  1414. req_ctx->hw_context[9] = 0;
  1415. return 0;
  1416. }
  1417. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1418. {
  1419. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1420. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1421. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1422. struct talitos_edesc *edesc;
  1423. unsigned int blocksize =
  1424. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1425. unsigned int nbytes_to_hash;
  1426. unsigned int to_hash_later;
  1427. unsigned int nsg;
  1428. bool chained;
  1429. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1430. /* Buffer up to one whole block */
  1431. sg_copy_to_buffer(areq->src,
  1432. sg_count(areq->src, nbytes, &chained),
  1433. req_ctx->buf + req_ctx->nbuf, nbytes);
  1434. req_ctx->nbuf += nbytes;
  1435. return 0;
  1436. }
  1437. /* At least (blocksize + 1) bytes are available to hash */
  1438. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1439. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1440. if (req_ctx->last)
  1441. to_hash_later = 0;
  1442. else if (to_hash_later)
  1443. /* There is a partial block. Hash the full block(s) now */
  1444. nbytes_to_hash -= to_hash_later;
  1445. else {
  1446. /* Keep one block buffered */
  1447. nbytes_to_hash -= blocksize;
  1448. to_hash_later = blocksize;
  1449. }
  1450. /* Chain in any previously buffered data */
  1451. if (req_ctx->nbuf) {
  1452. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1453. sg_init_table(req_ctx->bufsl, nsg);
  1454. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1455. if (nsg > 1)
  1456. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1457. req_ctx->psrc = req_ctx->bufsl;
  1458. } else
  1459. req_ctx->psrc = areq->src;
  1460. if (to_hash_later) {
  1461. int nents = sg_count(areq->src, nbytes, &chained);
  1462. sg_pcopy_to_buffer(areq->src, nents,
  1463. req_ctx->bufnext,
  1464. to_hash_later,
  1465. nbytes - to_hash_later);
  1466. }
  1467. req_ctx->to_hash_later = to_hash_later;
  1468. /* Allocate extended descriptor */
  1469. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1470. if (IS_ERR(edesc))
  1471. return PTR_ERR(edesc);
  1472. edesc->desc.hdr = ctx->desc_hdr_template;
  1473. /* On last one, request SEC to pad; otherwise continue */
  1474. if (req_ctx->last)
  1475. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1476. else
  1477. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1478. /* request SEC to INIT hash. */
  1479. if (req_ctx->first && !req_ctx->swinit)
  1480. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1481. /* When the tfm context has a keylen, it's an HMAC.
  1482. * A first or last (ie. not middle) descriptor must request HMAC.
  1483. */
  1484. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1485. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1486. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1487. ahash_done);
  1488. }
  1489. static int ahash_update(struct ahash_request *areq)
  1490. {
  1491. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1492. req_ctx->last = 0;
  1493. return ahash_process_req(areq, areq->nbytes);
  1494. }
  1495. static int ahash_final(struct ahash_request *areq)
  1496. {
  1497. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1498. req_ctx->last = 1;
  1499. return ahash_process_req(areq, 0);
  1500. }
  1501. static int ahash_finup(struct ahash_request *areq)
  1502. {
  1503. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1504. req_ctx->last = 1;
  1505. return ahash_process_req(areq, areq->nbytes);
  1506. }
  1507. static int ahash_digest(struct ahash_request *areq)
  1508. {
  1509. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1510. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1511. ahash->init(areq);
  1512. req_ctx->last = 1;
  1513. return ahash_process_req(areq, areq->nbytes);
  1514. }
  1515. struct keyhash_result {
  1516. struct completion completion;
  1517. int err;
  1518. };
  1519. static void keyhash_complete(struct crypto_async_request *req, int err)
  1520. {
  1521. struct keyhash_result *res = req->data;
  1522. if (err == -EINPROGRESS)
  1523. return;
  1524. res->err = err;
  1525. complete(&res->completion);
  1526. }
  1527. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1528. u8 *hash)
  1529. {
  1530. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1531. struct scatterlist sg[1];
  1532. struct ahash_request *req;
  1533. struct keyhash_result hresult;
  1534. int ret;
  1535. init_completion(&hresult.completion);
  1536. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1537. if (!req)
  1538. return -ENOMEM;
  1539. /* Keep tfm keylen == 0 during hash of the long key */
  1540. ctx->keylen = 0;
  1541. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1542. keyhash_complete, &hresult);
  1543. sg_init_one(&sg[0], key, keylen);
  1544. ahash_request_set_crypt(req, sg, hash, keylen);
  1545. ret = crypto_ahash_digest(req);
  1546. switch (ret) {
  1547. case 0:
  1548. break;
  1549. case -EINPROGRESS:
  1550. case -EBUSY:
  1551. ret = wait_for_completion_interruptible(
  1552. &hresult.completion);
  1553. if (!ret)
  1554. ret = hresult.err;
  1555. break;
  1556. default:
  1557. break;
  1558. }
  1559. ahash_request_free(req);
  1560. return ret;
  1561. }
  1562. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1563. unsigned int keylen)
  1564. {
  1565. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1566. unsigned int blocksize =
  1567. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1568. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1569. unsigned int keysize = keylen;
  1570. u8 hash[SHA512_DIGEST_SIZE];
  1571. int ret;
  1572. if (keylen <= blocksize)
  1573. memcpy(ctx->key, key, keysize);
  1574. else {
  1575. /* Must get the hash of the long key */
  1576. ret = keyhash(tfm, key, keylen, hash);
  1577. if (ret) {
  1578. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1579. return -EINVAL;
  1580. }
  1581. keysize = digestsize;
  1582. memcpy(ctx->key, hash, digestsize);
  1583. }
  1584. ctx->keylen = keysize;
  1585. return 0;
  1586. }
  1587. struct talitos_alg_template {
  1588. u32 type;
  1589. union {
  1590. struct crypto_alg crypto;
  1591. struct ahash_alg hash;
  1592. } alg;
  1593. __be32 desc_hdr_template;
  1594. };
  1595. static struct talitos_alg_template driver_algs[] = {
  1596. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1597. { .type = CRYPTO_ALG_TYPE_AEAD,
  1598. .alg.crypto = {
  1599. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1600. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1601. .cra_blocksize = AES_BLOCK_SIZE,
  1602. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1603. .cra_aead = {
  1604. .ivsize = AES_BLOCK_SIZE,
  1605. .maxauthsize = SHA1_DIGEST_SIZE,
  1606. }
  1607. },
  1608. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1609. DESC_HDR_SEL0_AESU |
  1610. DESC_HDR_MODE0_AESU_CBC |
  1611. DESC_HDR_SEL1_MDEUA |
  1612. DESC_HDR_MODE1_MDEU_INIT |
  1613. DESC_HDR_MODE1_MDEU_PAD |
  1614. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1615. },
  1616. { .type = CRYPTO_ALG_TYPE_AEAD,
  1617. .alg.crypto = {
  1618. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1619. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1620. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1621. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1622. .cra_aead = {
  1623. .ivsize = DES3_EDE_BLOCK_SIZE,
  1624. .maxauthsize = SHA1_DIGEST_SIZE,
  1625. }
  1626. },
  1627. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1628. DESC_HDR_SEL0_DEU |
  1629. DESC_HDR_MODE0_DEU_CBC |
  1630. DESC_HDR_MODE0_DEU_3DES |
  1631. DESC_HDR_SEL1_MDEUA |
  1632. DESC_HDR_MODE1_MDEU_INIT |
  1633. DESC_HDR_MODE1_MDEU_PAD |
  1634. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1635. },
  1636. { .type = CRYPTO_ALG_TYPE_AEAD,
  1637. .alg.crypto = {
  1638. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1639. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1640. .cra_blocksize = AES_BLOCK_SIZE,
  1641. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1642. .cra_aead = {
  1643. .ivsize = AES_BLOCK_SIZE,
  1644. .maxauthsize = SHA224_DIGEST_SIZE,
  1645. }
  1646. },
  1647. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1648. DESC_HDR_SEL0_AESU |
  1649. DESC_HDR_MODE0_AESU_CBC |
  1650. DESC_HDR_SEL1_MDEUA |
  1651. DESC_HDR_MODE1_MDEU_INIT |
  1652. DESC_HDR_MODE1_MDEU_PAD |
  1653. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1654. },
  1655. { .type = CRYPTO_ALG_TYPE_AEAD,
  1656. .alg.crypto = {
  1657. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1658. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1659. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1660. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1661. .cra_aead = {
  1662. .ivsize = DES3_EDE_BLOCK_SIZE,
  1663. .maxauthsize = SHA224_DIGEST_SIZE,
  1664. }
  1665. },
  1666. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1667. DESC_HDR_SEL0_DEU |
  1668. DESC_HDR_MODE0_DEU_CBC |
  1669. DESC_HDR_MODE0_DEU_3DES |
  1670. DESC_HDR_SEL1_MDEUA |
  1671. DESC_HDR_MODE1_MDEU_INIT |
  1672. DESC_HDR_MODE1_MDEU_PAD |
  1673. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1674. },
  1675. { .type = CRYPTO_ALG_TYPE_AEAD,
  1676. .alg.crypto = {
  1677. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1678. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1679. .cra_blocksize = AES_BLOCK_SIZE,
  1680. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1681. .cra_aead = {
  1682. .ivsize = AES_BLOCK_SIZE,
  1683. .maxauthsize = SHA256_DIGEST_SIZE,
  1684. }
  1685. },
  1686. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1687. DESC_HDR_SEL0_AESU |
  1688. DESC_HDR_MODE0_AESU_CBC |
  1689. DESC_HDR_SEL1_MDEUA |
  1690. DESC_HDR_MODE1_MDEU_INIT |
  1691. DESC_HDR_MODE1_MDEU_PAD |
  1692. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1693. },
  1694. { .type = CRYPTO_ALG_TYPE_AEAD,
  1695. .alg.crypto = {
  1696. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1697. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1698. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1699. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1700. .cra_aead = {
  1701. .ivsize = DES3_EDE_BLOCK_SIZE,
  1702. .maxauthsize = SHA256_DIGEST_SIZE,
  1703. }
  1704. },
  1705. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1706. DESC_HDR_SEL0_DEU |
  1707. DESC_HDR_MODE0_DEU_CBC |
  1708. DESC_HDR_MODE0_DEU_3DES |
  1709. DESC_HDR_SEL1_MDEUA |
  1710. DESC_HDR_MODE1_MDEU_INIT |
  1711. DESC_HDR_MODE1_MDEU_PAD |
  1712. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1713. },
  1714. { .type = CRYPTO_ALG_TYPE_AEAD,
  1715. .alg.crypto = {
  1716. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1717. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1718. .cra_blocksize = AES_BLOCK_SIZE,
  1719. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1720. .cra_aead = {
  1721. .ivsize = AES_BLOCK_SIZE,
  1722. .maxauthsize = SHA384_DIGEST_SIZE,
  1723. }
  1724. },
  1725. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1726. DESC_HDR_SEL0_AESU |
  1727. DESC_HDR_MODE0_AESU_CBC |
  1728. DESC_HDR_SEL1_MDEUB |
  1729. DESC_HDR_MODE1_MDEU_INIT |
  1730. DESC_HDR_MODE1_MDEU_PAD |
  1731. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1732. },
  1733. { .type = CRYPTO_ALG_TYPE_AEAD,
  1734. .alg.crypto = {
  1735. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1736. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1737. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1738. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1739. .cra_aead = {
  1740. .ivsize = DES3_EDE_BLOCK_SIZE,
  1741. .maxauthsize = SHA384_DIGEST_SIZE,
  1742. }
  1743. },
  1744. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1745. DESC_HDR_SEL0_DEU |
  1746. DESC_HDR_MODE0_DEU_CBC |
  1747. DESC_HDR_MODE0_DEU_3DES |
  1748. DESC_HDR_SEL1_MDEUB |
  1749. DESC_HDR_MODE1_MDEU_INIT |
  1750. DESC_HDR_MODE1_MDEU_PAD |
  1751. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1752. },
  1753. { .type = CRYPTO_ALG_TYPE_AEAD,
  1754. .alg.crypto = {
  1755. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1756. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1757. .cra_blocksize = AES_BLOCK_SIZE,
  1758. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1759. .cra_aead = {
  1760. .ivsize = AES_BLOCK_SIZE,
  1761. .maxauthsize = SHA512_DIGEST_SIZE,
  1762. }
  1763. },
  1764. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1765. DESC_HDR_SEL0_AESU |
  1766. DESC_HDR_MODE0_AESU_CBC |
  1767. DESC_HDR_SEL1_MDEUB |
  1768. DESC_HDR_MODE1_MDEU_INIT |
  1769. DESC_HDR_MODE1_MDEU_PAD |
  1770. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1771. },
  1772. { .type = CRYPTO_ALG_TYPE_AEAD,
  1773. .alg.crypto = {
  1774. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1775. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1776. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1777. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1778. .cra_aead = {
  1779. .ivsize = DES3_EDE_BLOCK_SIZE,
  1780. .maxauthsize = SHA512_DIGEST_SIZE,
  1781. }
  1782. },
  1783. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1784. DESC_HDR_SEL0_DEU |
  1785. DESC_HDR_MODE0_DEU_CBC |
  1786. DESC_HDR_MODE0_DEU_3DES |
  1787. DESC_HDR_SEL1_MDEUB |
  1788. DESC_HDR_MODE1_MDEU_INIT |
  1789. DESC_HDR_MODE1_MDEU_PAD |
  1790. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1791. },
  1792. { .type = CRYPTO_ALG_TYPE_AEAD,
  1793. .alg.crypto = {
  1794. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1795. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1796. .cra_blocksize = AES_BLOCK_SIZE,
  1797. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1798. .cra_aead = {
  1799. .ivsize = AES_BLOCK_SIZE,
  1800. .maxauthsize = MD5_DIGEST_SIZE,
  1801. }
  1802. },
  1803. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1804. DESC_HDR_SEL0_AESU |
  1805. DESC_HDR_MODE0_AESU_CBC |
  1806. DESC_HDR_SEL1_MDEUA |
  1807. DESC_HDR_MODE1_MDEU_INIT |
  1808. DESC_HDR_MODE1_MDEU_PAD |
  1809. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1810. },
  1811. { .type = CRYPTO_ALG_TYPE_AEAD,
  1812. .alg.crypto = {
  1813. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1814. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1815. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1816. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1817. .cra_aead = {
  1818. .ivsize = DES3_EDE_BLOCK_SIZE,
  1819. .maxauthsize = MD5_DIGEST_SIZE,
  1820. }
  1821. },
  1822. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1823. DESC_HDR_SEL0_DEU |
  1824. DESC_HDR_MODE0_DEU_CBC |
  1825. DESC_HDR_MODE0_DEU_3DES |
  1826. DESC_HDR_SEL1_MDEUA |
  1827. DESC_HDR_MODE1_MDEU_INIT |
  1828. DESC_HDR_MODE1_MDEU_PAD |
  1829. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1830. },
  1831. /* ABLKCIPHER algorithms. */
  1832. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1833. .alg.crypto = {
  1834. .cra_name = "cbc(aes)",
  1835. .cra_driver_name = "cbc-aes-talitos",
  1836. .cra_blocksize = AES_BLOCK_SIZE,
  1837. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1838. CRYPTO_ALG_ASYNC,
  1839. .cra_ablkcipher = {
  1840. .min_keysize = AES_MIN_KEY_SIZE,
  1841. .max_keysize = AES_MAX_KEY_SIZE,
  1842. .ivsize = AES_BLOCK_SIZE,
  1843. }
  1844. },
  1845. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1846. DESC_HDR_SEL0_AESU |
  1847. DESC_HDR_MODE0_AESU_CBC,
  1848. },
  1849. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1850. .alg.crypto = {
  1851. .cra_name = "cbc(des3_ede)",
  1852. .cra_driver_name = "cbc-3des-talitos",
  1853. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1854. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1855. CRYPTO_ALG_ASYNC,
  1856. .cra_ablkcipher = {
  1857. .min_keysize = DES3_EDE_KEY_SIZE,
  1858. .max_keysize = DES3_EDE_KEY_SIZE,
  1859. .ivsize = DES3_EDE_BLOCK_SIZE,
  1860. }
  1861. },
  1862. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1863. DESC_HDR_SEL0_DEU |
  1864. DESC_HDR_MODE0_DEU_CBC |
  1865. DESC_HDR_MODE0_DEU_3DES,
  1866. },
  1867. /* AHASH algorithms. */
  1868. { .type = CRYPTO_ALG_TYPE_AHASH,
  1869. .alg.hash = {
  1870. .halg.digestsize = MD5_DIGEST_SIZE,
  1871. .halg.base = {
  1872. .cra_name = "md5",
  1873. .cra_driver_name = "md5-talitos",
  1874. .cra_blocksize = MD5_BLOCK_SIZE,
  1875. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1876. CRYPTO_ALG_ASYNC,
  1877. }
  1878. },
  1879. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1880. DESC_HDR_SEL0_MDEUA |
  1881. DESC_HDR_MODE0_MDEU_MD5,
  1882. },
  1883. { .type = CRYPTO_ALG_TYPE_AHASH,
  1884. .alg.hash = {
  1885. .halg.digestsize = SHA1_DIGEST_SIZE,
  1886. .halg.base = {
  1887. .cra_name = "sha1",
  1888. .cra_driver_name = "sha1-talitos",
  1889. .cra_blocksize = SHA1_BLOCK_SIZE,
  1890. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1891. CRYPTO_ALG_ASYNC,
  1892. }
  1893. },
  1894. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1895. DESC_HDR_SEL0_MDEUA |
  1896. DESC_HDR_MODE0_MDEU_SHA1,
  1897. },
  1898. { .type = CRYPTO_ALG_TYPE_AHASH,
  1899. .alg.hash = {
  1900. .halg.digestsize = SHA224_DIGEST_SIZE,
  1901. .halg.base = {
  1902. .cra_name = "sha224",
  1903. .cra_driver_name = "sha224-talitos",
  1904. .cra_blocksize = SHA224_BLOCK_SIZE,
  1905. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1906. CRYPTO_ALG_ASYNC,
  1907. }
  1908. },
  1909. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1910. DESC_HDR_SEL0_MDEUA |
  1911. DESC_HDR_MODE0_MDEU_SHA224,
  1912. },
  1913. { .type = CRYPTO_ALG_TYPE_AHASH,
  1914. .alg.hash = {
  1915. .halg.digestsize = SHA256_DIGEST_SIZE,
  1916. .halg.base = {
  1917. .cra_name = "sha256",
  1918. .cra_driver_name = "sha256-talitos",
  1919. .cra_blocksize = SHA256_BLOCK_SIZE,
  1920. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1921. CRYPTO_ALG_ASYNC,
  1922. }
  1923. },
  1924. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1925. DESC_HDR_SEL0_MDEUA |
  1926. DESC_HDR_MODE0_MDEU_SHA256,
  1927. },
  1928. { .type = CRYPTO_ALG_TYPE_AHASH,
  1929. .alg.hash = {
  1930. .halg.digestsize = SHA384_DIGEST_SIZE,
  1931. .halg.base = {
  1932. .cra_name = "sha384",
  1933. .cra_driver_name = "sha384-talitos",
  1934. .cra_blocksize = SHA384_BLOCK_SIZE,
  1935. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1936. CRYPTO_ALG_ASYNC,
  1937. }
  1938. },
  1939. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1940. DESC_HDR_SEL0_MDEUB |
  1941. DESC_HDR_MODE0_MDEUB_SHA384,
  1942. },
  1943. { .type = CRYPTO_ALG_TYPE_AHASH,
  1944. .alg.hash = {
  1945. .halg.digestsize = SHA512_DIGEST_SIZE,
  1946. .halg.base = {
  1947. .cra_name = "sha512",
  1948. .cra_driver_name = "sha512-talitos",
  1949. .cra_blocksize = SHA512_BLOCK_SIZE,
  1950. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1951. CRYPTO_ALG_ASYNC,
  1952. }
  1953. },
  1954. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1955. DESC_HDR_SEL0_MDEUB |
  1956. DESC_HDR_MODE0_MDEUB_SHA512,
  1957. },
  1958. { .type = CRYPTO_ALG_TYPE_AHASH,
  1959. .alg.hash = {
  1960. .halg.digestsize = MD5_DIGEST_SIZE,
  1961. .halg.base = {
  1962. .cra_name = "hmac(md5)",
  1963. .cra_driver_name = "hmac-md5-talitos",
  1964. .cra_blocksize = MD5_BLOCK_SIZE,
  1965. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1966. CRYPTO_ALG_ASYNC,
  1967. }
  1968. },
  1969. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1970. DESC_HDR_SEL0_MDEUA |
  1971. DESC_HDR_MODE0_MDEU_MD5,
  1972. },
  1973. { .type = CRYPTO_ALG_TYPE_AHASH,
  1974. .alg.hash = {
  1975. .halg.digestsize = SHA1_DIGEST_SIZE,
  1976. .halg.base = {
  1977. .cra_name = "hmac(sha1)",
  1978. .cra_driver_name = "hmac-sha1-talitos",
  1979. .cra_blocksize = SHA1_BLOCK_SIZE,
  1980. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1981. CRYPTO_ALG_ASYNC,
  1982. }
  1983. },
  1984. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1985. DESC_HDR_SEL0_MDEUA |
  1986. DESC_HDR_MODE0_MDEU_SHA1,
  1987. },
  1988. { .type = CRYPTO_ALG_TYPE_AHASH,
  1989. .alg.hash = {
  1990. .halg.digestsize = SHA224_DIGEST_SIZE,
  1991. .halg.base = {
  1992. .cra_name = "hmac(sha224)",
  1993. .cra_driver_name = "hmac-sha224-talitos",
  1994. .cra_blocksize = SHA224_BLOCK_SIZE,
  1995. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1996. CRYPTO_ALG_ASYNC,
  1997. }
  1998. },
  1999. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2000. DESC_HDR_SEL0_MDEUA |
  2001. DESC_HDR_MODE0_MDEU_SHA224,
  2002. },
  2003. { .type = CRYPTO_ALG_TYPE_AHASH,
  2004. .alg.hash = {
  2005. .halg.digestsize = SHA256_DIGEST_SIZE,
  2006. .halg.base = {
  2007. .cra_name = "hmac(sha256)",
  2008. .cra_driver_name = "hmac-sha256-talitos",
  2009. .cra_blocksize = SHA256_BLOCK_SIZE,
  2010. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2011. CRYPTO_ALG_ASYNC,
  2012. }
  2013. },
  2014. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2015. DESC_HDR_SEL0_MDEUA |
  2016. DESC_HDR_MODE0_MDEU_SHA256,
  2017. },
  2018. { .type = CRYPTO_ALG_TYPE_AHASH,
  2019. .alg.hash = {
  2020. .halg.digestsize = SHA384_DIGEST_SIZE,
  2021. .halg.base = {
  2022. .cra_name = "hmac(sha384)",
  2023. .cra_driver_name = "hmac-sha384-talitos",
  2024. .cra_blocksize = SHA384_BLOCK_SIZE,
  2025. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2026. CRYPTO_ALG_ASYNC,
  2027. }
  2028. },
  2029. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2030. DESC_HDR_SEL0_MDEUB |
  2031. DESC_HDR_MODE0_MDEUB_SHA384,
  2032. },
  2033. { .type = CRYPTO_ALG_TYPE_AHASH,
  2034. .alg.hash = {
  2035. .halg.digestsize = SHA512_DIGEST_SIZE,
  2036. .halg.base = {
  2037. .cra_name = "hmac(sha512)",
  2038. .cra_driver_name = "hmac-sha512-talitos",
  2039. .cra_blocksize = SHA512_BLOCK_SIZE,
  2040. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2041. CRYPTO_ALG_ASYNC,
  2042. }
  2043. },
  2044. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2045. DESC_HDR_SEL0_MDEUB |
  2046. DESC_HDR_MODE0_MDEUB_SHA512,
  2047. }
  2048. };
  2049. struct talitos_crypto_alg {
  2050. struct list_head entry;
  2051. struct device *dev;
  2052. struct talitos_alg_template algt;
  2053. };
  2054. static int talitos_cra_init(struct crypto_tfm *tfm)
  2055. {
  2056. struct crypto_alg *alg = tfm->__crt_alg;
  2057. struct talitos_crypto_alg *talitos_alg;
  2058. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2059. struct talitos_private *priv;
  2060. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2061. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2062. struct talitos_crypto_alg,
  2063. algt.alg.hash);
  2064. else
  2065. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2066. algt.alg.crypto);
  2067. /* update context with ptr to dev */
  2068. ctx->dev = talitos_alg->dev;
  2069. /* assign SEC channel to tfm in round-robin fashion */
  2070. priv = dev_get_drvdata(ctx->dev);
  2071. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2072. (priv->num_channels - 1);
  2073. /* copy descriptor header template value */
  2074. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2075. /* select done notification */
  2076. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2077. return 0;
  2078. }
  2079. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2080. {
  2081. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2082. talitos_cra_init(tfm);
  2083. /* random first IV */
  2084. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2085. return 0;
  2086. }
  2087. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2088. {
  2089. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2090. talitos_cra_init(tfm);
  2091. ctx->keylen = 0;
  2092. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2093. sizeof(struct talitos_ahash_req_ctx));
  2094. return 0;
  2095. }
  2096. /*
  2097. * given the alg's descriptor header template, determine whether descriptor
  2098. * type and primary/secondary execution units required match the hw
  2099. * capabilities description provided in the device tree node.
  2100. */
  2101. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2102. {
  2103. struct talitos_private *priv = dev_get_drvdata(dev);
  2104. int ret;
  2105. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2106. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2107. if (SECONDARY_EU(desc_hdr_template))
  2108. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2109. & priv->exec_units);
  2110. return ret;
  2111. }
  2112. static int talitos_remove(struct platform_device *ofdev)
  2113. {
  2114. struct device *dev = &ofdev->dev;
  2115. struct talitos_private *priv = dev_get_drvdata(dev);
  2116. struct talitos_crypto_alg *t_alg, *n;
  2117. int i;
  2118. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2119. switch (t_alg->algt.type) {
  2120. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2121. case CRYPTO_ALG_TYPE_AEAD:
  2122. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2123. break;
  2124. case CRYPTO_ALG_TYPE_AHASH:
  2125. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2126. break;
  2127. }
  2128. list_del(&t_alg->entry);
  2129. kfree(t_alg);
  2130. }
  2131. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2132. talitos_unregister_rng(dev);
  2133. for (i = 0; i < priv->num_channels; i++)
  2134. kfree(priv->chan[i].fifo);
  2135. kfree(priv->chan);
  2136. for (i = 0; i < 2; i++)
  2137. if (priv->irq[i]) {
  2138. free_irq(priv->irq[i], dev);
  2139. irq_dispose_mapping(priv->irq[i]);
  2140. }
  2141. tasklet_kill(&priv->done_task[0]);
  2142. if (priv->irq[1])
  2143. tasklet_kill(&priv->done_task[1]);
  2144. iounmap(priv->reg);
  2145. dev_set_drvdata(dev, NULL);
  2146. kfree(priv);
  2147. return 0;
  2148. }
  2149. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2150. struct talitos_alg_template
  2151. *template)
  2152. {
  2153. struct talitos_private *priv = dev_get_drvdata(dev);
  2154. struct talitos_crypto_alg *t_alg;
  2155. struct crypto_alg *alg;
  2156. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2157. if (!t_alg)
  2158. return ERR_PTR(-ENOMEM);
  2159. t_alg->algt = *template;
  2160. switch (t_alg->algt.type) {
  2161. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2162. alg = &t_alg->algt.alg.crypto;
  2163. alg->cra_init = talitos_cra_init;
  2164. alg->cra_type = &crypto_ablkcipher_type;
  2165. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2166. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2167. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2168. alg->cra_ablkcipher.geniv = "eseqiv";
  2169. break;
  2170. case CRYPTO_ALG_TYPE_AEAD:
  2171. alg = &t_alg->algt.alg.crypto;
  2172. alg->cra_init = talitos_cra_init_aead;
  2173. alg->cra_type = &crypto_aead_type;
  2174. alg->cra_aead.setkey = aead_setkey;
  2175. alg->cra_aead.setauthsize = aead_setauthsize;
  2176. alg->cra_aead.encrypt = aead_encrypt;
  2177. alg->cra_aead.decrypt = aead_decrypt;
  2178. alg->cra_aead.givencrypt = aead_givencrypt;
  2179. alg->cra_aead.geniv = "<built-in>";
  2180. break;
  2181. case CRYPTO_ALG_TYPE_AHASH:
  2182. alg = &t_alg->algt.alg.hash.halg.base;
  2183. alg->cra_init = talitos_cra_init_ahash;
  2184. alg->cra_type = &crypto_ahash_type;
  2185. t_alg->algt.alg.hash.init = ahash_init;
  2186. t_alg->algt.alg.hash.update = ahash_update;
  2187. t_alg->algt.alg.hash.final = ahash_final;
  2188. t_alg->algt.alg.hash.finup = ahash_finup;
  2189. t_alg->algt.alg.hash.digest = ahash_digest;
  2190. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2191. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2192. !strncmp(alg->cra_name, "hmac", 4)) {
  2193. kfree(t_alg);
  2194. return ERR_PTR(-ENOTSUPP);
  2195. }
  2196. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2197. (!strcmp(alg->cra_name, "sha224") ||
  2198. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2199. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2200. t_alg->algt.desc_hdr_template =
  2201. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2202. DESC_HDR_SEL0_MDEUA |
  2203. DESC_HDR_MODE0_MDEU_SHA256;
  2204. }
  2205. break;
  2206. default:
  2207. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2208. return ERR_PTR(-EINVAL);
  2209. }
  2210. alg->cra_module = THIS_MODULE;
  2211. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2212. alg->cra_alignmask = 0;
  2213. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2214. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2215. t_alg->dev = dev;
  2216. return t_alg;
  2217. }
  2218. static int talitos_probe_irq(struct platform_device *ofdev)
  2219. {
  2220. struct device *dev = &ofdev->dev;
  2221. struct device_node *np = ofdev->dev.of_node;
  2222. struct talitos_private *priv = dev_get_drvdata(dev);
  2223. int err;
  2224. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2225. if (!priv->irq[0]) {
  2226. dev_err(dev, "failed to map irq\n");
  2227. return -EINVAL;
  2228. }
  2229. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2230. /* get the primary irq line */
  2231. if (!priv->irq[1]) {
  2232. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2233. dev_driver_string(dev), dev);
  2234. goto primary_out;
  2235. }
  2236. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2237. dev_driver_string(dev), dev);
  2238. if (err)
  2239. goto primary_out;
  2240. /* get the secondary irq line */
  2241. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2242. dev_driver_string(dev), dev);
  2243. if (err) {
  2244. dev_err(dev, "failed to request secondary irq\n");
  2245. irq_dispose_mapping(priv->irq[1]);
  2246. priv->irq[1] = 0;
  2247. }
  2248. return err;
  2249. primary_out:
  2250. if (err) {
  2251. dev_err(dev, "failed to request primary irq\n");
  2252. irq_dispose_mapping(priv->irq[0]);
  2253. priv->irq[0] = 0;
  2254. }
  2255. return err;
  2256. }
  2257. static int talitos_probe(struct platform_device *ofdev)
  2258. {
  2259. struct device *dev = &ofdev->dev;
  2260. struct device_node *np = ofdev->dev.of_node;
  2261. struct talitos_private *priv;
  2262. const unsigned int *prop;
  2263. int i, err;
  2264. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2265. if (!priv)
  2266. return -ENOMEM;
  2267. dev_set_drvdata(dev, priv);
  2268. priv->ofdev = ofdev;
  2269. spin_lock_init(&priv->reg_lock);
  2270. err = talitos_probe_irq(ofdev);
  2271. if (err)
  2272. goto err_out;
  2273. if (!priv->irq[1]) {
  2274. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2275. (unsigned long)dev);
  2276. } else {
  2277. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2278. (unsigned long)dev);
  2279. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2280. (unsigned long)dev);
  2281. }
  2282. INIT_LIST_HEAD(&priv->alg_list);
  2283. priv->reg = of_iomap(np, 0);
  2284. if (!priv->reg) {
  2285. dev_err(dev, "failed to of_iomap\n");
  2286. err = -ENOMEM;
  2287. goto err_out;
  2288. }
  2289. /* get SEC version capabilities from device tree */
  2290. prop = of_get_property(np, "fsl,num-channels", NULL);
  2291. if (prop)
  2292. priv->num_channels = *prop;
  2293. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2294. if (prop)
  2295. priv->chfifo_len = *prop;
  2296. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2297. if (prop)
  2298. priv->exec_units = *prop;
  2299. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2300. if (prop)
  2301. priv->desc_types = *prop;
  2302. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2303. !priv->exec_units || !priv->desc_types) {
  2304. dev_err(dev, "invalid property data in device tree node\n");
  2305. err = -EINVAL;
  2306. goto err_out;
  2307. }
  2308. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2309. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2310. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2311. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2312. TALITOS_FTR_SHA224_HWINIT |
  2313. TALITOS_FTR_HMAC_OK;
  2314. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2315. priv->num_channels, GFP_KERNEL);
  2316. if (!priv->chan) {
  2317. dev_err(dev, "failed to allocate channel management space\n");
  2318. err = -ENOMEM;
  2319. goto err_out;
  2320. }
  2321. for (i = 0; i < priv->num_channels; i++) {
  2322. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2323. if (!priv->irq[1] || !(i & 1))
  2324. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2325. }
  2326. for (i = 0; i < priv->num_channels; i++) {
  2327. spin_lock_init(&priv->chan[i].head_lock);
  2328. spin_lock_init(&priv->chan[i].tail_lock);
  2329. }
  2330. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2331. for (i = 0; i < priv->num_channels; i++) {
  2332. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2333. priv->fifo_len, GFP_KERNEL);
  2334. if (!priv->chan[i].fifo) {
  2335. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2336. err = -ENOMEM;
  2337. goto err_out;
  2338. }
  2339. }
  2340. for (i = 0; i < priv->num_channels; i++)
  2341. atomic_set(&priv->chan[i].submit_count,
  2342. -(priv->chfifo_len - 1));
  2343. dma_set_mask(dev, DMA_BIT_MASK(36));
  2344. /* reset and initialize the h/w */
  2345. err = init_device(dev);
  2346. if (err) {
  2347. dev_err(dev, "failed to initialize device\n");
  2348. goto err_out;
  2349. }
  2350. /* register the RNG, if available */
  2351. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2352. err = talitos_register_rng(dev);
  2353. if (err) {
  2354. dev_err(dev, "failed to register hwrng: %d\n", err);
  2355. goto err_out;
  2356. } else
  2357. dev_info(dev, "hwrng\n");
  2358. }
  2359. /* register crypto algorithms the device supports */
  2360. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2361. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2362. struct talitos_crypto_alg *t_alg;
  2363. char *name = NULL;
  2364. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2365. if (IS_ERR(t_alg)) {
  2366. err = PTR_ERR(t_alg);
  2367. if (err == -ENOTSUPP)
  2368. continue;
  2369. goto err_out;
  2370. }
  2371. switch (t_alg->algt.type) {
  2372. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2373. case CRYPTO_ALG_TYPE_AEAD:
  2374. err = crypto_register_alg(
  2375. &t_alg->algt.alg.crypto);
  2376. name = t_alg->algt.alg.crypto.cra_driver_name;
  2377. break;
  2378. case CRYPTO_ALG_TYPE_AHASH:
  2379. err = crypto_register_ahash(
  2380. &t_alg->algt.alg.hash);
  2381. name =
  2382. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2383. break;
  2384. }
  2385. if (err) {
  2386. dev_err(dev, "%s alg registration failed\n",
  2387. name);
  2388. kfree(t_alg);
  2389. } else
  2390. list_add_tail(&t_alg->entry, &priv->alg_list);
  2391. }
  2392. }
  2393. if (!list_empty(&priv->alg_list))
  2394. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2395. (char *)of_get_property(np, "compatible", NULL));
  2396. return 0;
  2397. err_out:
  2398. talitos_remove(ofdev);
  2399. return err;
  2400. }
  2401. static const struct of_device_id talitos_match[] = {
  2402. {
  2403. .compatible = "fsl,sec2.0",
  2404. },
  2405. {},
  2406. };
  2407. MODULE_DEVICE_TABLE(of, talitos_match);
  2408. static struct platform_driver talitos_driver = {
  2409. .driver = {
  2410. .name = "talitos",
  2411. .owner = THIS_MODULE,
  2412. .of_match_table = talitos_match,
  2413. },
  2414. .probe = talitos_probe,
  2415. .remove = talitos_remove,
  2416. };
  2417. module_platform_driver(talitos_driver);
  2418. MODULE_LICENSE("GPL");
  2419. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2420. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");