mx27.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This contains i.MX27-specific hardware definitions. For those
  6. * hardware pieces that are common between i.MX21 and i.MX27, have a
  7. * look at mx2x.h.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  21. * MA 02110-1301, USA.
  22. */
  23. #ifndef __ASM_ARCH_MXC_MX27_H__
  24. #define __ASM_ARCH_MXC_MX27_H__
  25. #define MX27_MSHC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x18000)
  26. #define MX27_GPT5_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x19000)
  27. #define MX27_GPT4_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1a000)
  28. #define MX27_UART5_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1b000)
  29. #define MX27_UART6_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1c000)
  30. #define MX27_I2C2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1d000)
  31. #define MX27_SDHC3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1e000)
  32. #define MX27_GPT6_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x1f000)
  33. #define MX27_VPU_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x23000)
  34. #define MX27_OTG_BASE_ADDR MX2x_USBOTG_BASE_ADDR
  35. #define MX27_SAHARA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x25000)
  36. #define MX27_IIM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x28000)
  37. #define MX27_RTIC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x2a000)
  38. #define MX27_FEC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x2b000)
  39. #define MX27_SCC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x2c000)
  40. #define MX27_ETB_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x3b000)
  41. #define MX27_ETB_RAM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x3c000)
  42. /* ROM patch */
  43. #define MX27_ROMP_BASE_ADDR 0x10041000
  44. #define MX27_ATA_BASE_ADDR (MX2x_SAHB1_BASE_ADDR + 0x1000)
  45. /* Memory regions and CS */
  46. #define MX27_SDRAM_BASE_ADDR 0xa0000000
  47. #define MX27_CSD1_BASE_ADDR 0xb0000000
  48. #define MX27_CS0_BASE_ADDR 0xc0000000
  49. #define MX27_CS1_BASE_ADDR 0xc8000000
  50. #define MX27_CS2_BASE_ADDR 0xd0000000
  51. #define MX27_CS3_BASE_ADDR 0xd2000000
  52. #define MX27_CS4_BASE_ADDR 0xd4000000
  53. #define MX27_CS5_BASE_ADDR 0xd6000000
  54. /* NAND, SDRAM, WEIM, M3IF, EMI controllers */
  55. #define MX27_X_MEMC_BASE_ADDR 0xd8000000
  56. #define MX27_X_MEMC_BASE_ADDR_VIRT 0xf4200000
  57. #define MX27_X_MEMC_SIZE SZ_1M
  58. #define MX27_NFC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR)
  59. #define MX27_SDRAMC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x1000)
  60. #define MX27_WEIM_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x2000)
  61. #define MX27_M3IF_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x3000)
  62. #define MX27_PCMCIA_CTL_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x4000)
  63. #define MX27_PCMCIA_MEM_BASE_ADDR 0xdc000000
  64. /* IRAM */
  65. #define MX27_IRAM_BASE_ADDR 0xffff4c00 /* internal ram */
  66. /* fixed interrupt numbers */
  67. #define MX27_INT_I2C2 1
  68. #define MX27_INT_GPT6 2
  69. #define MX27_INT_GPT5 3
  70. #define MX27_INT_GPT4 4
  71. #define MX27_INT_RTIC 5
  72. #define MX27_INT_SDHC 7
  73. #define MX27_INT_SDHC3 9
  74. #define MX27_INT_ATA 30
  75. #define MX27_INT_UART6 48
  76. #define MX27_INT_UART5 49
  77. #define MX27_INT_FEC 50
  78. #define MX27_INT_VPU 53
  79. #define MX27_INT_USB1 54
  80. #define MX27_INT_USB2 55
  81. #define MX27_INT_USB3 56
  82. #define MX27_INT_SCC_SMN 57
  83. #define MX27_INT_SCC_SCM 58
  84. #define MX27_INT_SAHARA 59
  85. #define MX27_INT_IIM 62
  86. #define MX27_INT_CCM 63
  87. /* fixed DMA request numbers */
  88. #define MX27_DMA_REQ_MSHC 4
  89. #define MX27_DMA_REQ_ATA_TX 28
  90. #define MX27_DMA_REQ_ATA_RCV 29
  91. #define MX27_DMA_REQ_UART5_TX 32
  92. #define MX27_DMA_REQ_UART5_RX 33
  93. #define MX27_DMA_REQ_UART6_TX 34
  94. #define MX27_DMA_REQ_UART6_RX 35
  95. #define MX27_DMA_REQ_SDHC3 36
  96. #define MX27_DMA_REQ_NFC 37
  97. /* silicon revisions specific to i.MX27 */
  98. #define CHIP_REV_1_0 0x00
  99. #define CHIP_REV_2_0 0x01
  100. #ifndef __ASSEMBLY__
  101. extern int mx27_revision(void);
  102. #endif
  103. /* these should go away */
  104. #define MSHC_BASE_ADDR MX27_MSHC_BASE_ADDR
  105. #define GPT5_BASE_ADDR MX27_GPT5_BASE_ADDR
  106. #define GPT4_BASE_ADDR MX27_GPT4_BASE_ADDR
  107. #define UART5_BASE_ADDR MX27_UART5_BASE_ADDR
  108. #define UART6_BASE_ADDR MX27_UART6_BASE_ADDR
  109. #define I2C2_BASE_ADDR MX27_I2C2_BASE_ADDR
  110. #define SDHC3_BASE_ADDR MX27_SDHC3_BASE_ADDR
  111. #define GPT6_BASE_ADDR MX27_GPT6_BASE_ADDR
  112. #define VPU_BASE_ADDR MX27_VPU_BASE_ADDR
  113. #define OTG_BASE_ADDR MX27_OTG_BASE_ADDR
  114. #define SAHARA_BASE_ADDR MX27_SAHARA_BASE_ADDR
  115. #define IIM_BASE_ADDR MX27_IIM_BASE_ADDR
  116. #define RTIC_BASE_ADDR MX27_RTIC_BASE_ADDR
  117. #define FEC_BASE_ADDR MX27_FEC_BASE_ADDR
  118. #define SCC_BASE_ADDR MX27_SCC_BASE_ADDR
  119. #define ETB_BASE_ADDR MX27_ETB_BASE_ADDR
  120. #define ETB_RAM_BASE_ADDR MX27_ETB_RAM_BASE_ADDR
  121. #define ROMP_BASE_ADDR MX27_ROMP_BASE_ADDR
  122. #define ATA_BASE_ADDR MX27_ATA_BASE_ADDR
  123. #define SDRAM_BASE_ADDR MX27_SDRAM_BASE_ADDR
  124. #define CSD1_BASE_ADDR MX27_CSD1_BASE_ADDR
  125. #define CS0_BASE_ADDR MX27_CS0_BASE_ADDR
  126. #define CS1_BASE_ADDR MX27_CS1_BASE_ADDR
  127. #define CS2_BASE_ADDR MX27_CS2_BASE_ADDR
  128. #define CS3_BASE_ADDR MX27_CS3_BASE_ADDR
  129. #define CS4_BASE_ADDR MX27_CS4_BASE_ADDR
  130. #define CS5_BASE_ADDR MX27_CS5_BASE_ADDR
  131. #define X_MEMC_BASE_ADDR MX27_X_MEMC_BASE_ADDR
  132. #define X_MEMC_BASE_ADDR_VIRT MX27_X_MEMC_BASE_ADDR_VIRT
  133. #define X_MEMC_SIZE MX27_X_MEMC_SIZE
  134. #define NFC_BASE_ADDR MX27_NFC_BASE_ADDR
  135. #define SDRAMC_BASE_ADDR MX27_SDRAMC_BASE_ADDR
  136. #define WEIM_BASE_ADDR MX27_WEIM_BASE_ADDR
  137. #define M3IF_BASE_ADDR MX27_M3IF_BASE_ADDR
  138. #define PCMCIA_CTL_BASE_ADDR MX27_PCMCIA_CTL_BASE_ADDR
  139. #define PCMCIA_MEM_BASE_ADDR MX27_PCMCIA_MEM_BASE_ADDR
  140. #define IRAM_BASE_ADDR MX27_IRAM_BASE_ADDR
  141. #define MXC_INT_I2C2 MX27_INT_I2C2
  142. #define MXC_INT_GPT6 MX27_INT_GPT6
  143. #define MXC_INT_GPT5 MX27_INT_GPT5
  144. #define MXC_INT_GPT4 MX27_INT_GPT4
  145. #define MXC_INT_RTIC MX27_INT_RTIC
  146. #define MXC_INT_SDHC MX27_INT_SDHC
  147. #define MXC_INT_SDHC3 MX27_INT_SDHC3
  148. #define MXC_INT_ATA MX27_INT_ATA
  149. #define MXC_INT_UART6 MX27_INT_UART6
  150. #define MXC_INT_UART5 MX27_INT_UART5
  151. #define MXC_INT_FEC MX27_INT_FEC
  152. #define MXC_INT_VPU MX27_INT_VPU
  153. #define MXC_INT_USB1 MX27_INT_USB1
  154. #define MXC_INT_USB2 MX27_INT_USB2
  155. #define MXC_INT_USB3 MX27_INT_USB3
  156. #define MXC_INT_SCC_SMN MX27_INT_SCC_SMN
  157. #define MXC_INT_SCC_SCM MX27_INT_SCC_SCM
  158. #define MXC_INT_SAHARA MX27_INT_SAHARA
  159. #define MXC_INT_IIM MX27_INT_IIM
  160. #define MXC_INT_CCM MX27_INT_CCM
  161. #define DMA_REQ_MSHC MX27_DMA_REQ_MSHC
  162. #define DMA_REQ_ATA_TX MX27_DMA_REQ_ATA_TX
  163. #define DMA_REQ_ATA_RCV MX27_DMA_REQ_ATA_RCV
  164. #define DMA_REQ_UART5_TX MX27_DMA_REQ_UART5_TX
  165. #define DMA_REQ_UART5_RX MX27_DMA_REQ_UART5_RX
  166. #define DMA_REQ_UART6_TX MX27_DMA_REQ_UART6_TX
  167. #define DMA_REQ_UART6_RX MX27_DMA_REQ_UART6_RX
  168. #define DMA_REQ_SDHC3 MX27_DMA_REQ_SDHC3
  169. #define DMA_REQ_NFC MX27_DMA_REQ_NFC
  170. #endif /* __ASM_ARCH_MXC_MX27_H__ */