dmaengine.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef LINUX_DMAENGINE_H
  22. #define LINUX_DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/bug.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/bitmap.h>
  28. #include <linux/types.h>
  29. #include <asm/page.h>
  30. /**
  31. * typedef dma_cookie_t - an opaque DMA cookie
  32. *
  33. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  34. */
  35. typedef s32 dma_cookie_t;
  36. #define DMA_MIN_COOKIE 1
  37. #define DMA_MAX_COOKIE INT_MAX
  38. static inline int dma_submit_error(dma_cookie_t cookie)
  39. {
  40. return cookie < 0 ? cookie : 0;
  41. }
  42. /**
  43. * enum dma_status - DMA transaction status
  44. * @DMA_SUCCESS: transaction completed successfully
  45. * @DMA_IN_PROGRESS: transaction not yet processed
  46. * @DMA_PAUSED: transaction is paused
  47. * @DMA_ERROR: transaction failed
  48. */
  49. enum dma_status {
  50. DMA_SUCCESS,
  51. DMA_IN_PROGRESS,
  52. DMA_PAUSED,
  53. DMA_ERROR,
  54. };
  55. /**
  56. * enum dma_transaction_type - DMA transaction types/indexes
  57. *
  58. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  59. * automatically set as dma devices are registered.
  60. */
  61. enum dma_transaction_type {
  62. DMA_MEMCPY,
  63. DMA_XOR,
  64. DMA_PQ,
  65. DMA_XOR_VAL,
  66. DMA_PQ_VAL,
  67. DMA_INTERRUPT,
  68. DMA_SG,
  69. DMA_PRIVATE,
  70. DMA_ASYNC_TX,
  71. DMA_SLAVE,
  72. DMA_CYCLIC,
  73. DMA_INTERLEAVE,
  74. /* last transaction type for creation of the capabilities mask */
  75. DMA_TX_TYPE_END,
  76. };
  77. /**
  78. * enum dma_transfer_direction - dma transfer mode and direction indicator
  79. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  80. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  81. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  82. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  83. */
  84. enum dma_transfer_direction {
  85. DMA_MEM_TO_MEM,
  86. DMA_MEM_TO_DEV,
  87. DMA_DEV_TO_MEM,
  88. DMA_DEV_TO_DEV,
  89. DMA_TRANS_NONE,
  90. };
  91. /**
  92. * Interleaved Transfer Request
  93. * ----------------------------
  94. * A chunk is collection of contiguous bytes to be transfered.
  95. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  96. * ICGs may or maynot change between chunks.
  97. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  98. * that when repeated an integral number of times, specifies the transfer.
  99. * A transfer template is specification of a Frame, the number of times
  100. * it is to be repeated and other per-transfer attributes.
  101. *
  102. * Practically, a client driver would have ready a template for each
  103. * type of transfer it is going to need during its lifetime and
  104. * set only 'src_start' and 'dst_start' before submitting the requests.
  105. *
  106. *
  107. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  108. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  109. *
  110. * == Chunk size
  111. * ... ICG
  112. */
  113. /**
  114. * struct data_chunk - Element of scatter-gather list that makes a frame.
  115. * @size: Number of bytes to read from source.
  116. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  117. * @icg: Number of bytes to jump after last src/dst address of this
  118. * chunk and before first src/dst address for next chunk.
  119. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  120. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  121. */
  122. struct data_chunk {
  123. size_t size;
  124. size_t icg;
  125. };
  126. /**
  127. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  128. * and attributes.
  129. * @src_start: Bus address of source for the first chunk.
  130. * @dst_start: Bus address of destination for the first chunk.
  131. * @dir: Specifies the type of Source and Destination.
  132. * @src_inc: If the source address increments after reading from it.
  133. * @dst_inc: If the destination address increments after writing to it.
  134. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  135. * Otherwise, source is read contiguously (icg ignored).
  136. * Ignored if src_inc is false.
  137. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  138. * Otherwise, destination is filled contiguously (icg ignored).
  139. * Ignored if dst_inc is false.
  140. * @numf: Number of frames in this template.
  141. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  142. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  143. */
  144. struct dma_interleaved_template {
  145. dma_addr_t src_start;
  146. dma_addr_t dst_start;
  147. enum dma_transfer_direction dir;
  148. bool src_inc;
  149. bool dst_inc;
  150. bool src_sgl;
  151. bool dst_sgl;
  152. size_t numf;
  153. size_t frame_size;
  154. struct data_chunk sgl[0];
  155. };
  156. /**
  157. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  158. * control completion, and communicate status.
  159. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  160. * this transaction
  161. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  162. * acknowledges receipt, i.e. has has a chance to establish any dependency
  163. * chains
  164. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  165. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  166. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  167. * (if not set, do the source dma-unmapping as page)
  168. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  169. * (if not set, do the destination dma-unmapping as page)
  170. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  171. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  172. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  173. * sources that were the result of a previous operation, in the case of a PQ
  174. * operation it continues the calculation with new sources
  175. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  176. * on the result of this operation
  177. */
  178. enum dma_ctrl_flags {
  179. DMA_PREP_INTERRUPT = (1 << 0),
  180. DMA_CTRL_ACK = (1 << 1),
  181. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  182. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  183. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  184. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  185. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  186. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  187. DMA_PREP_CONTINUE = (1 << 8),
  188. DMA_PREP_FENCE = (1 << 9),
  189. };
  190. /**
  191. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  192. * on a running channel.
  193. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  194. * @DMA_PAUSE: pause ongoing transfers
  195. * @DMA_RESUME: resume paused transfer
  196. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  197. * that need to runtime reconfigure the slave channels (as opposed to passing
  198. * configuration data in statically from the platform). An additional
  199. * argument of struct dma_slave_config must be passed in with this
  200. * command.
  201. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  202. * into external start mode.
  203. */
  204. enum dma_ctrl_cmd {
  205. DMA_TERMINATE_ALL,
  206. DMA_PAUSE,
  207. DMA_RESUME,
  208. DMA_SLAVE_CONFIG,
  209. FSLDMA_EXTERNAL_START,
  210. };
  211. /**
  212. * enum sum_check_bits - bit position of pq_check_flags
  213. */
  214. enum sum_check_bits {
  215. SUM_CHECK_P = 0,
  216. SUM_CHECK_Q = 1,
  217. };
  218. /**
  219. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  220. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  221. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  222. */
  223. enum sum_check_flags {
  224. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  225. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  226. };
  227. /**
  228. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  229. * See linux/cpumask.h
  230. */
  231. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  232. /**
  233. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  234. * @memcpy_count: transaction counter
  235. * @bytes_transferred: byte counter
  236. */
  237. struct dma_chan_percpu {
  238. /* stats */
  239. unsigned long memcpy_count;
  240. unsigned long bytes_transferred;
  241. };
  242. /**
  243. * struct dma_chan - devices supply DMA channels, clients use them
  244. * @device: ptr to the dma device who supplies this channel, always !%NULL
  245. * @cookie: last cookie value returned to client
  246. * @completed_cookie: last completed cookie for this channel
  247. * @chan_id: channel ID for sysfs
  248. * @dev: class device for sysfs
  249. * @device_node: used to add this to the device chan list
  250. * @local: per-cpu pointer to a struct dma_chan_percpu
  251. * @client-count: how many clients are using this channel
  252. * @table_count: number of appearances in the mem-to-mem allocation table
  253. * @private: private data for certain client-channel associations
  254. */
  255. struct dma_chan {
  256. struct dma_device *device;
  257. dma_cookie_t cookie;
  258. dma_cookie_t completed_cookie;
  259. /* sysfs */
  260. int chan_id;
  261. struct dma_chan_dev *dev;
  262. struct list_head device_node;
  263. struct dma_chan_percpu __percpu *local;
  264. int client_count;
  265. int table_count;
  266. void *private;
  267. };
  268. /**
  269. * struct dma_chan_dev - relate sysfs device node to backing channel device
  270. * @chan - driver channel device
  271. * @device - sysfs device
  272. * @dev_id - parent dma_device dev_id
  273. * @idr_ref - reference count to gate release of dma_device dev_id
  274. */
  275. struct dma_chan_dev {
  276. struct dma_chan *chan;
  277. struct device device;
  278. int dev_id;
  279. atomic_t *idr_ref;
  280. };
  281. /**
  282. * enum dma_slave_buswidth - defines bus with of the DMA slave
  283. * device, source or target buses
  284. */
  285. enum dma_slave_buswidth {
  286. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  287. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  288. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  289. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  290. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  291. };
  292. /**
  293. * struct dma_slave_config - dma slave channel runtime config
  294. * @direction: whether the data shall go in or out on this slave
  295. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  296. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  297. * need to differentiate source and target addresses.
  298. * @src_addr: this is the physical address where DMA slave data
  299. * should be read (RX), if the source is memory this argument is
  300. * ignored.
  301. * @dst_addr: this is the physical address where DMA slave data
  302. * should be written (TX), if the source is memory this argument
  303. * is ignored.
  304. * @src_addr_width: this is the width in bytes of the source (RX)
  305. * register where DMA data shall be read. If the source
  306. * is memory this may be ignored depending on architecture.
  307. * Legal values: 1, 2, 4, 8.
  308. * @dst_addr_width: same as src_addr_width but for destination
  309. * target (TX) mutatis mutandis.
  310. * @src_maxburst: the maximum number of words (note: words, as in
  311. * units of the src_addr_width member, not bytes) that can be sent
  312. * in one burst to the device. Typically something like half the
  313. * FIFO depth on I/O peripherals so you don't overflow it. This
  314. * may or may not be applicable on memory sources.
  315. * @dst_maxburst: same as src_maxburst but for destination target
  316. * mutatis mutandis.
  317. * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
  318. * with 'true' if peripheral should be flow controller. Direction will be
  319. * selected at Runtime.
  320. * @slave_id: Slave requester id. Only valid for slave channels. The dma
  321. * slave peripheral will have unique id as dma requester which need to be
  322. * pass as slave config.
  323. *
  324. * This struct is passed in as configuration data to a DMA engine
  325. * in order to set up a certain channel for DMA transport at runtime.
  326. * The DMA device/engine has to provide support for an additional
  327. * command in the channel config interface, DMA_SLAVE_CONFIG
  328. * and this struct will then be passed in as an argument to the
  329. * DMA engine device_control() function.
  330. *
  331. * The rationale for adding configuration information to this struct
  332. * is as follows: if it is likely that most DMA slave controllers in
  333. * the world will support the configuration option, then make it
  334. * generic. If not: if it is fixed so that it be sent in static from
  335. * the platform data, then prefer to do that. Else, if it is neither
  336. * fixed at runtime, nor generic enough (such as bus mastership on
  337. * some CPU family and whatnot) then create a custom slave config
  338. * struct and pass that, then make this config a member of that
  339. * struct, if applicable.
  340. */
  341. struct dma_slave_config {
  342. enum dma_transfer_direction direction;
  343. dma_addr_t src_addr;
  344. dma_addr_t dst_addr;
  345. enum dma_slave_buswidth src_addr_width;
  346. enum dma_slave_buswidth dst_addr_width;
  347. u32 src_maxburst;
  348. u32 dst_maxburst;
  349. bool device_fc;
  350. unsigned int slave_id;
  351. };
  352. static inline const char *dma_chan_name(struct dma_chan *chan)
  353. {
  354. return dev_name(&chan->dev->device);
  355. }
  356. void dma_chan_cleanup(struct kref *kref);
  357. /**
  358. * typedef dma_filter_fn - callback filter for dma_request_channel
  359. * @chan: channel to be reviewed
  360. * @filter_param: opaque parameter passed through dma_request_channel
  361. *
  362. * When this optional parameter is specified in a call to dma_request_channel a
  363. * suitable channel is passed to this routine for further dispositioning before
  364. * being returned. Where 'suitable' indicates a non-busy channel that
  365. * satisfies the given capability mask. It returns 'true' to indicate that the
  366. * channel is suitable.
  367. */
  368. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  369. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  370. /**
  371. * struct dma_async_tx_descriptor - async transaction descriptor
  372. * ---dma generic offload fields---
  373. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  374. * this tx is sitting on a dependency list
  375. * @flags: flags to augment operation preparation, control completion, and
  376. * communicate status
  377. * @phys: physical address of the descriptor
  378. * @chan: target channel for this operation
  379. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  380. * @callback: routine to call after this operation is complete
  381. * @callback_param: general parameter to pass to the callback routine
  382. * ---async_tx api specific fields---
  383. * @next: at completion submit this descriptor
  384. * @parent: pointer to the next level up in the dependency chain
  385. * @lock: protect the parent and next pointers
  386. */
  387. struct dma_async_tx_descriptor {
  388. dma_cookie_t cookie;
  389. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  390. dma_addr_t phys;
  391. struct dma_chan *chan;
  392. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  393. dma_async_tx_callback callback;
  394. void *callback_param;
  395. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  396. struct dma_async_tx_descriptor *next;
  397. struct dma_async_tx_descriptor *parent;
  398. spinlock_t lock;
  399. #endif
  400. };
  401. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  402. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  403. {
  404. }
  405. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  406. {
  407. }
  408. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  409. {
  410. BUG();
  411. }
  412. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  413. {
  414. }
  415. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  416. {
  417. }
  418. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  419. {
  420. return NULL;
  421. }
  422. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  423. {
  424. return NULL;
  425. }
  426. #else
  427. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  428. {
  429. spin_lock_bh(&txd->lock);
  430. }
  431. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  432. {
  433. spin_unlock_bh(&txd->lock);
  434. }
  435. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  436. {
  437. txd->next = next;
  438. next->parent = txd;
  439. }
  440. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  441. {
  442. txd->parent = NULL;
  443. }
  444. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  445. {
  446. txd->next = NULL;
  447. }
  448. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  449. {
  450. return txd->parent;
  451. }
  452. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  453. {
  454. return txd->next;
  455. }
  456. #endif
  457. /**
  458. * struct dma_tx_state - filled in to report the status of
  459. * a transfer.
  460. * @last: last completed DMA cookie
  461. * @used: last issued DMA cookie (i.e. the one in progress)
  462. * @residue: the remaining number of bytes left to transmit
  463. * on the selected transfer for states DMA_IN_PROGRESS and
  464. * DMA_PAUSED if this is implemented in the driver, else 0
  465. */
  466. struct dma_tx_state {
  467. dma_cookie_t last;
  468. dma_cookie_t used;
  469. u32 residue;
  470. };
  471. /**
  472. * struct dma_device - info on the entity supplying DMA services
  473. * @chancnt: how many DMA channels are supported
  474. * @privatecnt: how many DMA channels are requested by dma_request_channel
  475. * @channels: the list of struct dma_chan
  476. * @global_node: list_head for global dma_device_list
  477. * @cap_mask: one or more dma_capability flags
  478. * @max_xor: maximum number of xor sources, 0 if no capability
  479. * @max_pq: maximum number of PQ sources and PQ-continue capability
  480. * @copy_align: alignment shift for memcpy operations
  481. * @xor_align: alignment shift for xor operations
  482. * @pq_align: alignment shift for pq operations
  483. * @fill_align: alignment shift for memset operations
  484. * @dev_id: unique device ID
  485. * @dev: struct device reference for dma mapping api
  486. * @device_alloc_chan_resources: allocate resources and return the
  487. * number of allocated descriptors
  488. * @device_free_chan_resources: release DMA channel's resources
  489. * @device_prep_dma_memcpy: prepares a memcpy operation
  490. * @device_prep_dma_xor: prepares a xor operation
  491. * @device_prep_dma_xor_val: prepares a xor validation operation
  492. * @device_prep_dma_pq: prepares a pq operation
  493. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  494. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  495. * @device_prep_slave_sg: prepares a slave dma operation
  496. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  497. * The function takes a buffer of size buf_len. The callback function will
  498. * be called after period_len bytes have been transferred.
  499. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  500. * @device_control: manipulate all pending operations on a channel, returns
  501. * zero or error code
  502. * @device_tx_status: poll for transaction completion, the optional
  503. * txstate parameter can be supplied with a pointer to get a
  504. * struct with auxiliary transfer status information, otherwise the call
  505. * will just return a simple status code
  506. * @device_issue_pending: push pending transactions to hardware
  507. */
  508. struct dma_device {
  509. unsigned int chancnt;
  510. unsigned int privatecnt;
  511. struct list_head channels;
  512. struct list_head global_node;
  513. dma_cap_mask_t cap_mask;
  514. unsigned short max_xor;
  515. unsigned short max_pq;
  516. u8 copy_align;
  517. u8 xor_align;
  518. u8 pq_align;
  519. u8 fill_align;
  520. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  521. int dev_id;
  522. struct device *dev;
  523. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  524. void (*device_free_chan_resources)(struct dma_chan *chan);
  525. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  526. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  527. size_t len, unsigned long flags);
  528. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  529. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  530. unsigned int src_cnt, size_t len, unsigned long flags);
  531. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  532. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  533. size_t len, enum sum_check_flags *result, unsigned long flags);
  534. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  535. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  536. unsigned int src_cnt, const unsigned char *scf,
  537. size_t len, unsigned long flags);
  538. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  539. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  540. unsigned int src_cnt, const unsigned char *scf, size_t len,
  541. enum sum_check_flags *pqres, unsigned long flags);
  542. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  543. struct dma_chan *chan, unsigned long flags);
  544. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  545. struct dma_chan *chan,
  546. struct scatterlist *dst_sg, unsigned int dst_nents,
  547. struct scatterlist *src_sg, unsigned int src_nents,
  548. unsigned long flags);
  549. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  550. struct dma_chan *chan, struct scatterlist *sgl,
  551. unsigned int sg_len, enum dma_transfer_direction direction,
  552. unsigned long flags, void *context);
  553. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  554. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  555. size_t period_len, enum dma_transfer_direction direction,
  556. unsigned long flags, void *context);
  557. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  558. struct dma_chan *chan, struct dma_interleaved_template *xt,
  559. unsigned long flags);
  560. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  561. unsigned long arg);
  562. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  563. dma_cookie_t cookie,
  564. struct dma_tx_state *txstate);
  565. void (*device_issue_pending)(struct dma_chan *chan);
  566. };
  567. static inline int dmaengine_device_control(struct dma_chan *chan,
  568. enum dma_ctrl_cmd cmd,
  569. unsigned long arg)
  570. {
  571. if (chan->device->device_control)
  572. return chan->device->device_control(chan, cmd, arg);
  573. return -ENOSYS;
  574. }
  575. static inline int dmaengine_slave_config(struct dma_chan *chan,
  576. struct dma_slave_config *config)
  577. {
  578. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  579. (unsigned long)config);
  580. }
  581. static inline bool is_slave_direction(enum dma_transfer_direction direction)
  582. {
  583. return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
  584. }
  585. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  586. struct dma_chan *chan, dma_addr_t buf, size_t len,
  587. enum dma_transfer_direction dir, unsigned long flags)
  588. {
  589. struct scatterlist sg;
  590. sg_init_table(&sg, 1);
  591. sg_dma_address(&sg) = buf;
  592. sg_dma_len(&sg) = len;
  593. return chan->device->device_prep_slave_sg(chan, &sg, 1,
  594. dir, flags, NULL);
  595. }
  596. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
  597. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  598. enum dma_transfer_direction dir, unsigned long flags)
  599. {
  600. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  601. dir, flags, NULL);
  602. }
  603. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  604. struct rio_dma_ext;
  605. static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
  606. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  607. enum dma_transfer_direction dir, unsigned long flags,
  608. struct rio_dma_ext *rio_ext)
  609. {
  610. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  611. dir, flags, rio_ext);
  612. }
  613. #endif
  614. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
  615. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  616. size_t period_len, enum dma_transfer_direction dir,
  617. unsigned long flags)
  618. {
  619. return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
  620. period_len, dir, flags, NULL);
  621. }
  622. static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
  623. struct dma_chan *chan, struct dma_interleaved_template *xt,
  624. unsigned long flags)
  625. {
  626. return chan->device->device_prep_interleaved_dma(chan, xt, flags);
  627. }
  628. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  629. {
  630. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  631. }
  632. static inline int dmaengine_pause(struct dma_chan *chan)
  633. {
  634. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  635. }
  636. static inline int dmaengine_resume(struct dma_chan *chan)
  637. {
  638. return dmaengine_device_control(chan, DMA_RESUME, 0);
  639. }
  640. static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
  641. dma_cookie_t cookie, struct dma_tx_state *state)
  642. {
  643. return chan->device->device_tx_status(chan, cookie, state);
  644. }
  645. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  646. {
  647. return desc->tx_submit(desc);
  648. }
  649. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  650. {
  651. size_t mask;
  652. if (!align)
  653. return true;
  654. mask = (1 << align) - 1;
  655. if (mask & (off1 | off2 | len))
  656. return false;
  657. return true;
  658. }
  659. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  660. size_t off2, size_t len)
  661. {
  662. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  663. }
  664. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  665. size_t off2, size_t len)
  666. {
  667. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  668. }
  669. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  670. size_t off2, size_t len)
  671. {
  672. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  673. }
  674. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  675. size_t off2, size_t len)
  676. {
  677. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  678. }
  679. static inline void
  680. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  681. {
  682. dma->max_pq = maxpq;
  683. if (has_pq_continue)
  684. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  685. }
  686. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  687. {
  688. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  689. }
  690. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  691. {
  692. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  693. return (flags & mask) == mask;
  694. }
  695. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  696. {
  697. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  698. }
  699. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  700. {
  701. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  702. }
  703. /* dma_maxpq - reduce maxpq in the face of continued operations
  704. * @dma - dma device with PQ capability
  705. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  706. *
  707. * When an engine does not support native continuation we need 3 extra
  708. * source slots to reuse P and Q with the following coefficients:
  709. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  710. * 2/ {01} * Q : use Q to continue Q' calculation
  711. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  712. *
  713. * In the case where P is disabled we only need 1 extra source:
  714. * 1/ {01} * Q : use Q to continue Q' calculation
  715. */
  716. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  717. {
  718. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  719. return dma_dev_to_maxpq(dma);
  720. else if (dmaf_p_disabled_continue(flags))
  721. return dma_dev_to_maxpq(dma) - 1;
  722. else if (dmaf_continue(flags))
  723. return dma_dev_to_maxpq(dma) - 3;
  724. BUG();
  725. }
  726. /* --- public DMA engine API --- */
  727. #ifdef CONFIG_DMA_ENGINE
  728. void dmaengine_get(void);
  729. void dmaengine_put(void);
  730. #else
  731. static inline void dmaengine_get(void)
  732. {
  733. }
  734. static inline void dmaengine_put(void)
  735. {
  736. }
  737. #endif
  738. #ifdef CONFIG_NET_DMA
  739. #define net_dmaengine_get() dmaengine_get()
  740. #define net_dmaengine_put() dmaengine_put()
  741. #else
  742. static inline void net_dmaengine_get(void)
  743. {
  744. }
  745. static inline void net_dmaengine_put(void)
  746. {
  747. }
  748. #endif
  749. #ifdef CONFIG_ASYNC_TX_DMA
  750. #define async_dmaengine_get() dmaengine_get()
  751. #define async_dmaengine_put() dmaengine_put()
  752. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  753. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  754. #else
  755. #define async_dma_find_channel(type) dma_find_channel(type)
  756. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  757. #else
  758. static inline void async_dmaengine_get(void)
  759. {
  760. }
  761. static inline void async_dmaengine_put(void)
  762. {
  763. }
  764. static inline struct dma_chan *
  765. async_dma_find_channel(enum dma_transaction_type type)
  766. {
  767. return NULL;
  768. }
  769. #endif /* CONFIG_ASYNC_TX_DMA */
  770. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  771. void *dest, void *src, size_t len);
  772. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  773. struct page *page, unsigned int offset, void *kdata, size_t len);
  774. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  775. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  776. unsigned int src_off, size_t len);
  777. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  778. struct dma_chan *chan);
  779. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  780. {
  781. tx->flags |= DMA_CTRL_ACK;
  782. }
  783. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  784. {
  785. tx->flags &= ~DMA_CTRL_ACK;
  786. }
  787. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  788. {
  789. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  790. }
  791. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  792. static inline void
  793. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  794. {
  795. set_bit(tx_type, dstp->bits);
  796. }
  797. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  798. static inline void
  799. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  800. {
  801. clear_bit(tx_type, dstp->bits);
  802. }
  803. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  804. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  805. {
  806. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  807. }
  808. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  809. static inline int
  810. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  811. {
  812. return test_bit(tx_type, srcp->bits);
  813. }
  814. #define for_each_dma_cap_mask(cap, mask) \
  815. for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
  816. /**
  817. * dma_async_issue_pending - flush pending transactions to HW
  818. * @chan: target DMA channel
  819. *
  820. * This allows drivers to push copies to HW in batches,
  821. * reducing MMIO writes where possible.
  822. */
  823. static inline void dma_async_issue_pending(struct dma_chan *chan)
  824. {
  825. chan->device->device_issue_pending(chan);
  826. }
  827. /**
  828. * dma_async_is_tx_complete - poll for transaction completion
  829. * @chan: DMA channel
  830. * @cookie: transaction identifier to check status of
  831. * @last: returns last completed cookie, can be NULL
  832. * @used: returns last issued cookie, can be NULL
  833. *
  834. * If @last and @used are passed in, upon return they reflect the driver
  835. * internal state and can be used with dma_async_is_complete() to check
  836. * the status of multiple cookies without re-checking hardware state.
  837. */
  838. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  839. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  840. {
  841. struct dma_tx_state state;
  842. enum dma_status status;
  843. status = chan->device->device_tx_status(chan, cookie, &state);
  844. if (last)
  845. *last = state.last;
  846. if (used)
  847. *used = state.used;
  848. return status;
  849. }
  850. /**
  851. * dma_async_is_complete - test a cookie against chan state
  852. * @cookie: transaction identifier to test status of
  853. * @last_complete: last know completed transaction
  854. * @last_used: last cookie value handed out
  855. *
  856. * dma_async_is_complete() is used in dma_async_is_tx_complete()
  857. * the test logic is separated for lightweight testing of multiple cookies
  858. */
  859. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  860. dma_cookie_t last_complete, dma_cookie_t last_used)
  861. {
  862. if (last_complete <= last_used) {
  863. if ((cookie <= last_complete) || (cookie > last_used))
  864. return DMA_SUCCESS;
  865. } else {
  866. if ((cookie <= last_complete) && (cookie > last_used))
  867. return DMA_SUCCESS;
  868. }
  869. return DMA_IN_PROGRESS;
  870. }
  871. static inline void
  872. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  873. {
  874. if (st) {
  875. st->last = last;
  876. st->used = used;
  877. st->residue = residue;
  878. }
  879. }
  880. #ifdef CONFIG_DMA_ENGINE
  881. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  882. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  883. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  884. void dma_issue_pending_all(void);
  885. struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  886. dma_filter_fn fn, void *fn_param);
  887. struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
  888. void dma_release_channel(struct dma_chan *chan);
  889. #else
  890. static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
  891. {
  892. return NULL;
  893. }
  894. static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
  895. {
  896. return DMA_SUCCESS;
  897. }
  898. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  899. {
  900. return DMA_SUCCESS;
  901. }
  902. static inline void dma_issue_pending_all(void)
  903. {
  904. }
  905. static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  906. dma_filter_fn fn, void *fn_param)
  907. {
  908. return NULL;
  909. }
  910. static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
  911. const char *name)
  912. {
  913. return NULL;
  914. }
  915. static inline void dma_release_channel(struct dma_chan *chan)
  916. {
  917. }
  918. #endif
  919. /* --- DMA device --- */
  920. int dma_async_device_register(struct dma_device *device);
  921. void dma_async_device_unregister(struct dma_device *device);
  922. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  923. struct dma_chan *net_dma_find_channel(void);
  924. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  925. #define dma_request_slave_channel_compat(mask, x, y, dev, name) \
  926. __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
  927. static inline struct dma_chan
  928. *__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
  929. dma_filter_fn fn, void *fn_param,
  930. struct device *dev, char *name)
  931. {
  932. struct dma_chan *chan;
  933. chan = dma_request_slave_channel(dev, name);
  934. if (chan)
  935. return chan;
  936. return __dma_request_channel(mask, fn, fn_param);
  937. }
  938. /* --- Helper iov-locking functions --- */
  939. struct dma_page_list {
  940. char __user *base_address;
  941. int nr_pages;
  942. struct page **pages;
  943. };
  944. struct dma_pinned_list {
  945. int nr_iovecs;
  946. struct dma_page_list page_list[0];
  947. };
  948. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  949. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  950. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  951. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  952. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  953. struct dma_pinned_list *pinned_list, struct page *page,
  954. unsigned int offset, size_t len);
  955. #endif /* DMAENGINE_H */