i915_drm.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. #ifdef __KERNEL__
  33. /* For use by IPS driver */
  34. extern unsigned long i915_read_mch_val(void);
  35. extern bool i915_gpu_raise(void);
  36. extern bool i915_gpu_lower(void);
  37. extern bool i915_gpu_busy(void);
  38. extern bool i915_gpu_turbo_disable(void);
  39. #endif
  40. /* Each region is a minimum of 16k, and there are at most 255 of them.
  41. */
  42. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  43. * of chars for next/prev indices */
  44. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  45. typedef struct _drm_i915_init {
  46. enum {
  47. I915_INIT_DMA = 0x01,
  48. I915_CLEANUP_DMA = 0x02,
  49. I915_RESUME_DMA = 0x03
  50. } func;
  51. unsigned int mmio_offset;
  52. int sarea_priv_offset;
  53. unsigned int ring_start;
  54. unsigned int ring_end;
  55. unsigned int ring_size;
  56. unsigned int front_offset;
  57. unsigned int back_offset;
  58. unsigned int depth_offset;
  59. unsigned int w;
  60. unsigned int h;
  61. unsigned int pitch;
  62. unsigned int pitch_bits;
  63. unsigned int back_pitch;
  64. unsigned int depth_pitch;
  65. unsigned int cpp;
  66. unsigned int chipset;
  67. } drm_i915_init_t;
  68. typedef struct _drm_i915_sarea {
  69. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  70. int last_upload; /* last time texture was uploaded */
  71. int last_enqueue; /* last time a buffer was enqueued */
  72. int last_dispatch; /* age of the most recently dispatched buffer */
  73. int ctxOwner; /* last context to upload state */
  74. int texAge;
  75. int pf_enabled; /* is pageflipping allowed? */
  76. int pf_active;
  77. int pf_current_page; /* which buffer is being displayed? */
  78. int perf_boxes; /* performance boxes to be displayed */
  79. int width, height; /* screen size in pixels */
  80. drm_handle_t front_handle;
  81. int front_offset;
  82. int front_size;
  83. drm_handle_t back_handle;
  84. int back_offset;
  85. int back_size;
  86. drm_handle_t depth_handle;
  87. int depth_offset;
  88. int depth_size;
  89. drm_handle_t tex_handle;
  90. int tex_offset;
  91. int tex_size;
  92. int log_tex_granularity;
  93. int pitch;
  94. int rotation; /* 0, 90, 180 or 270 */
  95. int rotated_offset;
  96. int rotated_size;
  97. int rotated_pitch;
  98. int virtualX, virtualY;
  99. unsigned int front_tiled;
  100. unsigned int back_tiled;
  101. unsigned int depth_tiled;
  102. unsigned int rotated_tiled;
  103. unsigned int rotated2_tiled;
  104. int pipeA_x;
  105. int pipeA_y;
  106. int pipeA_w;
  107. int pipeA_h;
  108. int pipeB_x;
  109. int pipeB_y;
  110. int pipeB_w;
  111. int pipeB_h;
  112. /* fill out some space for old userspace triple buffer */
  113. drm_handle_t unused_handle;
  114. __u32 unused1, unused2, unused3;
  115. /* buffer object handles for static buffers. May change
  116. * over the lifetime of the client.
  117. */
  118. __u32 front_bo_handle;
  119. __u32 back_bo_handle;
  120. __u32 unused_bo_handle;
  121. __u32 depth_bo_handle;
  122. } drm_i915_sarea_t;
  123. /* due to userspace building against these headers we need some compat here */
  124. #define planeA_x pipeA_x
  125. #define planeA_y pipeA_y
  126. #define planeA_w pipeA_w
  127. #define planeA_h pipeA_h
  128. #define planeB_x pipeB_x
  129. #define planeB_y pipeB_y
  130. #define planeB_w pipeB_w
  131. #define planeB_h pipeB_h
  132. /* Flags for perf_boxes
  133. */
  134. #define I915_BOX_RING_EMPTY 0x1
  135. #define I915_BOX_FLIP 0x2
  136. #define I915_BOX_WAIT 0x4
  137. #define I915_BOX_TEXTURE_LOAD 0x8
  138. #define I915_BOX_LOST_CONTEXT 0x10
  139. /* I915 specific ioctls
  140. * The device specific ioctl range is 0x40 to 0x79.
  141. */
  142. #define DRM_I915_INIT 0x00
  143. #define DRM_I915_FLUSH 0x01
  144. #define DRM_I915_FLIP 0x02
  145. #define DRM_I915_BATCHBUFFER 0x03
  146. #define DRM_I915_IRQ_EMIT 0x04
  147. #define DRM_I915_IRQ_WAIT 0x05
  148. #define DRM_I915_GETPARAM 0x06
  149. #define DRM_I915_SETPARAM 0x07
  150. #define DRM_I915_ALLOC 0x08
  151. #define DRM_I915_FREE 0x09
  152. #define DRM_I915_INIT_HEAP 0x0a
  153. #define DRM_I915_CMDBUFFER 0x0b
  154. #define DRM_I915_DESTROY_HEAP 0x0c
  155. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  156. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  157. #define DRM_I915_VBLANK_SWAP 0x0f
  158. #define DRM_I915_HWS_ADDR 0x11
  159. #define DRM_I915_GEM_INIT 0x13
  160. #define DRM_I915_GEM_EXECBUFFER 0x14
  161. #define DRM_I915_GEM_PIN 0x15
  162. #define DRM_I915_GEM_UNPIN 0x16
  163. #define DRM_I915_GEM_BUSY 0x17
  164. #define DRM_I915_GEM_THROTTLE 0x18
  165. #define DRM_I915_GEM_ENTERVT 0x19
  166. #define DRM_I915_GEM_LEAVEVT 0x1a
  167. #define DRM_I915_GEM_CREATE 0x1b
  168. #define DRM_I915_GEM_PREAD 0x1c
  169. #define DRM_I915_GEM_PWRITE 0x1d
  170. #define DRM_I915_GEM_MMAP 0x1e
  171. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  172. #define DRM_I915_GEM_SW_FINISH 0x20
  173. #define DRM_I915_GEM_SET_TILING 0x21
  174. #define DRM_I915_GEM_GET_TILING 0x22
  175. #define DRM_I915_GEM_GET_APERTURE 0x23
  176. #define DRM_I915_GEM_MMAP_GTT 0x24
  177. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  178. #define DRM_I915_GEM_MADVISE 0x26
  179. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  180. #define DRM_I915_OVERLAY_ATTRS 0x28
  181. #define DRM_I915_GEM_EXECBUFFER2 0x29
  182. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  183. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  184. #define DRM_I915_GEM_WAIT 0x2c
  185. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  186. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  187. #define DRM_I915_GEM_SET_CACHEING 0x2f
  188. #define DRM_I915_GEM_GET_CACHEING 0x30
  189. #define DRM_I915_REG_READ 0x31
  190. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  191. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  192. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  193. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  194. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  195. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  196. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  197. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  198. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  199. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  200. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  201. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  202. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  203. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  204. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  205. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  206. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  207. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  208. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  209. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  210. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  211. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  212. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  213. #define DRM_IOCTL_I915_GEM_SET_CACHEING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHEING, struct drm_i915_gem_cacheing)
  214. #define DRM_IOCTL_I915_GEM_GET_CACHEING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHEING, struct drm_i915_gem_cacheing)
  215. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  216. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  217. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  218. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  219. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  220. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  221. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  222. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  223. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  224. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  225. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  226. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  227. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  228. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  229. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  230. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  231. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  232. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  233. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  234. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  235. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  236. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  237. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  238. /* Allow drivers to submit batchbuffers directly to hardware, relying
  239. * on the security mechanisms provided by hardware.
  240. */
  241. typedef struct drm_i915_batchbuffer {
  242. int start; /* agp offset */
  243. int used; /* nr bytes in use */
  244. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  245. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  246. int num_cliprects; /* mulitpass with multiple cliprects? */
  247. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  248. } drm_i915_batchbuffer_t;
  249. /* As above, but pass a pointer to userspace buffer which can be
  250. * validated by the kernel prior to sending to hardware.
  251. */
  252. typedef struct _drm_i915_cmdbuffer {
  253. char __user *buf; /* pointer to userspace command buffer */
  254. int sz; /* nr bytes in buf */
  255. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  256. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  257. int num_cliprects; /* mulitpass with multiple cliprects? */
  258. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  259. } drm_i915_cmdbuffer_t;
  260. /* Userspace can request & wait on irq's:
  261. */
  262. typedef struct drm_i915_irq_emit {
  263. int __user *irq_seq;
  264. } drm_i915_irq_emit_t;
  265. typedef struct drm_i915_irq_wait {
  266. int irq_seq;
  267. } drm_i915_irq_wait_t;
  268. /* Ioctl to query kernel params:
  269. */
  270. #define I915_PARAM_IRQ_ACTIVE 1
  271. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  272. #define I915_PARAM_LAST_DISPATCH 3
  273. #define I915_PARAM_CHIPSET_ID 4
  274. #define I915_PARAM_HAS_GEM 5
  275. #define I915_PARAM_NUM_FENCES_AVAIL 6
  276. #define I915_PARAM_HAS_OVERLAY 7
  277. #define I915_PARAM_HAS_PAGEFLIPPING 8
  278. #define I915_PARAM_HAS_EXECBUF2 9
  279. #define I915_PARAM_HAS_BSD 10
  280. #define I915_PARAM_HAS_BLT 11
  281. #define I915_PARAM_HAS_RELAXED_FENCING 12
  282. #define I915_PARAM_HAS_COHERENT_RINGS 13
  283. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  284. #define I915_PARAM_HAS_RELAXED_DELTA 15
  285. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  286. #define I915_PARAM_HAS_LLC 17
  287. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  288. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  289. #define I915_PARAM_HAS_SEMAPHORES 20
  290. typedef struct drm_i915_getparam {
  291. int param;
  292. int __user *value;
  293. } drm_i915_getparam_t;
  294. /* Ioctl to set kernel params:
  295. */
  296. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  297. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  298. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  299. #define I915_SETPARAM_NUM_USED_FENCES 4
  300. typedef struct drm_i915_setparam {
  301. int param;
  302. int value;
  303. } drm_i915_setparam_t;
  304. /* A memory manager for regions of shared memory:
  305. */
  306. #define I915_MEM_REGION_AGP 1
  307. typedef struct drm_i915_mem_alloc {
  308. int region;
  309. int alignment;
  310. int size;
  311. int __user *region_offset; /* offset from start of fb or agp */
  312. } drm_i915_mem_alloc_t;
  313. typedef struct drm_i915_mem_free {
  314. int region;
  315. int region_offset;
  316. } drm_i915_mem_free_t;
  317. typedef struct drm_i915_mem_init_heap {
  318. int region;
  319. int size;
  320. int start;
  321. } drm_i915_mem_init_heap_t;
  322. /* Allow memory manager to be torn down and re-initialized (eg on
  323. * rotate):
  324. */
  325. typedef struct drm_i915_mem_destroy_heap {
  326. int region;
  327. } drm_i915_mem_destroy_heap_t;
  328. /* Allow X server to configure which pipes to monitor for vblank signals
  329. */
  330. #define DRM_I915_VBLANK_PIPE_A 1
  331. #define DRM_I915_VBLANK_PIPE_B 2
  332. typedef struct drm_i915_vblank_pipe {
  333. int pipe;
  334. } drm_i915_vblank_pipe_t;
  335. /* Schedule buffer swap at given vertical blank:
  336. */
  337. typedef struct drm_i915_vblank_swap {
  338. drm_drawable_t drawable;
  339. enum drm_vblank_seq_type seqtype;
  340. unsigned int sequence;
  341. } drm_i915_vblank_swap_t;
  342. typedef struct drm_i915_hws_addr {
  343. __u64 addr;
  344. } drm_i915_hws_addr_t;
  345. struct drm_i915_gem_init {
  346. /**
  347. * Beginning offset in the GTT to be managed by the DRM memory
  348. * manager.
  349. */
  350. __u64 gtt_start;
  351. /**
  352. * Ending offset in the GTT to be managed by the DRM memory
  353. * manager.
  354. */
  355. __u64 gtt_end;
  356. };
  357. struct drm_i915_gem_create {
  358. /**
  359. * Requested size for the object.
  360. *
  361. * The (page-aligned) allocated size for the object will be returned.
  362. */
  363. __u64 size;
  364. /**
  365. * Returned handle for the object.
  366. *
  367. * Object handles are nonzero.
  368. */
  369. __u32 handle;
  370. __u32 pad;
  371. };
  372. struct drm_i915_gem_pread {
  373. /** Handle for the object being read. */
  374. __u32 handle;
  375. __u32 pad;
  376. /** Offset into the object to read from */
  377. __u64 offset;
  378. /** Length of data to read */
  379. __u64 size;
  380. /**
  381. * Pointer to write the data into.
  382. *
  383. * This is a fixed-size type for 32/64 compatibility.
  384. */
  385. __u64 data_ptr;
  386. };
  387. struct drm_i915_gem_pwrite {
  388. /** Handle for the object being written to. */
  389. __u32 handle;
  390. __u32 pad;
  391. /** Offset into the object to write to */
  392. __u64 offset;
  393. /** Length of data to write */
  394. __u64 size;
  395. /**
  396. * Pointer to read the data from.
  397. *
  398. * This is a fixed-size type for 32/64 compatibility.
  399. */
  400. __u64 data_ptr;
  401. };
  402. struct drm_i915_gem_mmap {
  403. /** Handle for the object being mapped. */
  404. __u32 handle;
  405. __u32 pad;
  406. /** Offset in the object to map. */
  407. __u64 offset;
  408. /**
  409. * Length of data to map.
  410. *
  411. * The value will be page-aligned.
  412. */
  413. __u64 size;
  414. /**
  415. * Returned pointer the data was mapped at.
  416. *
  417. * This is a fixed-size type for 32/64 compatibility.
  418. */
  419. __u64 addr_ptr;
  420. };
  421. struct drm_i915_gem_mmap_gtt {
  422. /** Handle for the object being mapped. */
  423. __u32 handle;
  424. __u32 pad;
  425. /**
  426. * Fake offset to use for subsequent mmap call
  427. *
  428. * This is a fixed-size type for 32/64 compatibility.
  429. */
  430. __u64 offset;
  431. };
  432. struct drm_i915_gem_set_domain {
  433. /** Handle for the object */
  434. __u32 handle;
  435. /** New read domains */
  436. __u32 read_domains;
  437. /** New write domain */
  438. __u32 write_domain;
  439. };
  440. struct drm_i915_gem_sw_finish {
  441. /** Handle for the object */
  442. __u32 handle;
  443. };
  444. struct drm_i915_gem_relocation_entry {
  445. /**
  446. * Handle of the buffer being pointed to by this relocation entry.
  447. *
  448. * It's appealing to make this be an index into the mm_validate_entry
  449. * list to refer to the buffer, but this allows the driver to create
  450. * a relocation list for state buffers and not re-write it per
  451. * exec using the buffer.
  452. */
  453. __u32 target_handle;
  454. /**
  455. * Value to be added to the offset of the target buffer to make up
  456. * the relocation entry.
  457. */
  458. __u32 delta;
  459. /** Offset in the buffer the relocation entry will be written into */
  460. __u64 offset;
  461. /**
  462. * Offset value of the target buffer that the relocation entry was last
  463. * written as.
  464. *
  465. * If the buffer has the same offset as last time, we can skip syncing
  466. * and writing the relocation. This value is written back out by
  467. * the execbuffer ioctl when the relocation is written.
  468. */
  469. __u64 presumed_offset;
  470. /**
  471. * Target memory domains read by this operation.
  472. */
  473. __u32 read_domains;
  474. /**
  475. * Target memory domains written by this operation.
  476. *
  477. * Note that only one domain may be written by the whole
  478. * execbuffer operation, so that where there are conflicts,
  479. * the application will get -EINVAL back.
  480. */
  481. __u32 write_domain;
  482. };
  483. /** @{
  484. * Intel memory domains
  485. *
  486. * Most of these just align with the various caches in
  487. * the system and are used to flush and invalidate as
  488. * objects end up cached in different domains.
  489. */
  490. /** CPU cache */
  491. #define I915_GEM_DOMAIN_CPU 0x00000001
  492. /** Render cache, used by 2D and 3D drawing */
  493. #define I915_GEM_DOMAIN_RENDER 0x00000002
  494. /** Sampler cache, used by texture engine */
  495. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  496. /** Command queue, used to load batch buffers */
  497. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  498. /** Instruction cache, used by shader programs */
  499. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  500. /** Vertex address cache */
  501. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  502. /** GTT domain - aperture and scanout */
  503. #define I915_GEM_DOMAIN_GTT 0x00000040
  504. /** @} */
  505. struct drm_i915_gem_exec_object {
  506. /**
  507. * User's handle for a buffer to be bound into the GTT for this
  508. * operation.
  509. */
  510. __u32 handle;
  511. /** Number of relocations to be performed on this buffer */
  512. __u32 relocation_count;
  513. /**
  514. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  515. * the relocations to be performed in this buffer.
  516. */
  517. __u64 relocs_ptr;
  518. /** Required alignment in graphics aperture */
  519. __u64 alignment;
  520. /**
  521. * Returned value of the updated offset of the object, for future
  522. * presumed_offset writes.
  523. */
  524. __u64 offset;
  525. };
  526. struct drm_i915_gem_execbuffer {
  527. /**
  528. * List of buffers to be validated with their relocations to be
  529. * performend on them.
  530. *
  531. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  532. *
  533. * These buffers must be listed in an order such that all relocations
  534. * a buffer is performing refer to buffers that have already appeared
  535. * in the validate list.
  536. */
  537. __u64 buffers_ptr;
  538. __u32 buffer_count;
  539. /** Offset in the batchbuffer to start execution from. */
  540. __u32 batch_start_offset;
  541. /** Bytes used in batchbuffer from batch_start_offset */
  542. __u32 batch_len;
  543. __u32 DR1;
  544. __u32 DR4;
  545. __u32 num_cliprects;
  546. /** This is a struct drm_clip_rect *cliprects */
  547. __u64 cliprects_ptr;
  548. };
  549. struct drm_i915_gem_exec_object2 {
  550. /**
  551. * User's handle for a buffer to be bound into the GTT for this
  552. * operation.
  553. */
  554. __u32 handle;
  555. /** Number of relocations to be performed on this buffer */
  556. __u32 relocation_count;
  557. /**
  558. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  559. * the relocations to be performed in this buffer.
  560. */
  561. __u64 relocs_ptr;
  562. /** Required alignment in graphics aperture */
  563. __u64 alignment;
  564. /**
  565. * Returned value of the updated offset of the object, for future
  566. * presumed_offset writes.
  567. */
  568. __u64 offset;
  569. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  570. __u64 flags;
  571. __u64 rsvd1;
  572. __u64 rsvd2;
  573. };
  574. struct drm_i915_gem_execbuffer2 {
  575. /**
  576. * List of gem_exec_object2 structs
  577. */
  578. __u64 buffers_ptr;
  579. __u32 buffer_count;
  580. /** Offset in the batchbuffer to start execution from. */
  581. __u32 batch_start_offset;
  582. /** Bytes used in batchbuffer from batch_start_offset */
  583. __u32 batch_len;
  584. __u32 DR1;
  585. __u32 DR4;
  586. __u32 num_cliprects;
  587. /** This is a struct drm_clip_rect *cliprects */
  588. __u64 cliprects_ptr;
  589. #define I915_EXEC_RING_MASK (7<<0)
  590. #define I915_EXEC_DEFAULT (0<<0)
  591. #define I915_EXEC_RENDER (1<<0)
  592. #define I915_EXEC_BSD (2<<0)
  593. #define I915_EXEC_BLT (3<<0)
  594. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  595. * Gen6+ only supports relative addressing to dynamic state (default) and
  596. * absolute addressing.
  597. *
  598. * These flags are ignored for the BSD and BLT rings.
  599. */
  600. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  601. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  602. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  603. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  604. __u64 flags;
  605. __u64 rsvd1; /* now used for context info */
  606. __u64 rsvd2;
  607. };
  608. /** Resets the SO write offset registers for transform feedback on gen7. */
  609. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  610. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  611. #define i915_execbuffer2_set_context_id(eb2, context) \
  612. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  613. #define i915_execbuffer2_get_context_id(eb2) \
  614. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  615. struct drm_i915_gem_pin {
  616. /** Handle of the buffer to be pinned. */
  617. __u32 handle;
  618. __u32 pad;
  619. /** alignment required within the aperture */
  620. __u64 alignment;
  621. /** Returned GTT offset of the buffer. */
  622. __u64 offset;
  623. };
  624. struct drm_i915_gem_unpin {
  625. /** Handle of the buffer to be unpinned. */
  626. __u32 handle;
  627. __u32 pad;
  628. };
  629. struct drm_i915_gem_busy {
  630. /** Handle of the buffer to check for busy */
  631. __u32 handle;
  632. /** Return busy status (1 if busy, 0 if idle).
  633. * The high word is used to indicate on which rings the object
  634. * currently resides:
  635. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  636. */
  637. __u32 busy;
  638. };
  639. #define I915_CACHEING_NONE 0
  640. #define I915_CACHEING_CACHED 1
  641. struct drm_i915_gem_cacheing {
  642. /**
  643. * Handle of the buffer to set/get the cacheing level of. */
  644. __u32 handle;
  645. /**
  646. * Cacheing level to apply or return value
  647. *
  648. * bits0-15 are for generic cacheing control (i.e. the above defined
  649. * values). bits16-31 are reserved for platform-specific variations
  650. * (e.g. l3$ caching on gen7). */
  651. __u32 cacheing;
  652. };
  653. #define I915_TILING_NONE 0
  654. #define I915_TILING_X 1
  655. #define I915_TILING_Y 2
  656. #define I915_BIT_6_SWIZZLE_NONE 0
  657. #define I915_BIT_6_SWIZZLE_9 1
  658. #define I915_BIT_6_SWIZZLE_9_10 2
  659. #define I915_BIT_6_SWIZZLE_9_11 3
  660. #define I915_BIT_6_SWIZZLE_9_10_11 4
  661. /* Not seen by userland */
  662. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  663. /* Seen by userland. */
  664. #define I915_BIT_6_SWIZZLE_9_17 6
  665. #define I915_BIT_6_SWIZZLE_9_10_17 7
  666. struct drm_i915_gem_set_tiling {
  667. /** Handle of the buffer to have its tiling state updated */
  668. __u32 handle;
  669. /**
  670. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  671. * I915_TILING_Y).
  672. *
  673. * This value is to be set on request, and will be updated by the
  674. * kernel on successful return with the actual chosen tiling layout.
  675. *
  676. * The tiling mode may be demoted to I915_TILING_NONE when the system
  677. * has bit 6 swizzling that can't be managed correctly by GEM.
  678. *
  679. * Buffer contents become undefined when changing tiling_mode.
  680. */
  681. __u32 tiling_mode;
  682. /**
  683. * Stride in bytes for the object when in I915_TILING_X or
  684. * I915_TILING_Y.
  685. */
  686. __u32 stride;
  687. /**
  688. * Returned address bit 6 swizzling required for CPU access through
  689. * mmap mapping.
  690. */
  691. __u32 swizzle_mode;
  692. };
  693. struct drm_i915_gem_get_tiling {
  694. /** Handle of the buffer to get tiling state for. */
  695. __u32 handle;
  696. /**
  697. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  698. * I915_TILING_Y).
  699. */
  700. __u32 tiling_mode;
  701. /**
  702. * Returned address bit 6 swizzling required for CPU access through
  703. * mmap mapping.
  704. */
  705. __u32 swizzle_mode;
  706. };
  707. struct drm_i915_gem_get_aperture {
  708. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  709. __u64 aper_size;
  710. /**
  711. * Available space in the aperture used by i915_gem_execbuffer, in
  712. * bytes
  713. */
  714. __u64 aper_available_size;
  715. };
  716. struct drm_i915_get_pipe_from_crtc_id {
  717. /** ID of CRTC being requested **/
  718. __u32 crtc_id;
  719. /** pipe of requested CRTC **/
  720. __u32 pipe;
  721. };
  722. #define I915_MADV_WILLNEED 0
  723. #define I915_MADV_DONTNEED 1
  724. #define __I915_MADV_PURGED 2 /* internal state */
  725. struct drm_i915_gem_madvise {
  726. /** Handle of the buffer to change the backing store advice */
  727. __u32 handle;
  728. /* Advice: either the buffer will be needed again in the near future,
  729. * or wont be and could be discarded under memory pressure.
  730. */
  731. __u32 madv;
  732. /** Whether the backing store still exists. */
  733. __u32 retained;
  734. };
  735. /* flags */
  736. #define I915_OVERLAY_TYPE_MASK 0xff
  737. #define I915_OVERLAY_YUV_PLANAR 0x01
  738. #define I915_OVERLAY_YUV_PACKED 0x02
  739. #define I915_OVERLAY_RGB 0x03
  740. #define I915_OVERLAY_DEPTH_MASK 0xff00
  741. #define I915_OVERLAY_RGB24 0x1000
  742. #define I915_OVERLAY_RGB16 0x2000
  743. #define I915_OVERLAY_RGB15 0x3000
  744. #define I915_OVERLAY_YUV422 0x0100
  745. #define I915_OVERLAY_YUV411 0x0200
  746. #define I915_OVERLAY_YUV420 0x0300
  747. #define I915_OVERLAY_YUV410 0x0400
  748. #define I915_OVERLAY_SWAP_MASK 0xff0000
  749. #define I915_OVERLAY_NO_SWAP 0x000000
  750. #define I915_OVERLAY_UV_SWAP 0x010000
  751. #define I915_OVERLAY_Y_SWAP 0x020000
  752. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  753. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  754. #define I915_OVERLAY_ENABLE 0x01000000
  755. struct drm_intel_overlay_put_image {
  756. /* various flags and src format description */
  757. __u32 flags;
  758. /* source picture description */
  759. __u32 bo_handle;
  760. /* stride values and offsets are in bytes, buffer relative */
  761. __u16 stride_Y; /* stride for packed formats */
  762. __u16 stride_UV;
  763. __u32 offset_Y; /* offset for packet formats */
  764. __u32 offset_U;
  765. __u32 offset_V;
  766. /* in pixels */
  767. __u16 src_width;
  768. __u16 src_height;
  769. /* to compensate the scaling factors for partially covered surfaces */
  770. __u16 src_scan_width;
  771. __u16 src_scan_height;
  772. /* output crtc description */
  773. __u32 crtc_id;
  774. __u16 dst_x;
  775. __u16 dst_y;
  776. __u16 dst_width;
  777. __u16 dst_height;
  778. };
  779. /* flags */
  780. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  781. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  782. struct drm_intel_overlay_attrs {
  783. __u32 flags;
  784. __u32 color_key;
  785. __s32 brightness;
  786. __u32 contrast;
  787. __u32 saturation;
  788. __u32 gamma0;
  789. __u32 gamma1;
  790. __u32 gamma2;
  791. __u32 gamma3;
  792. __u32 gamma4;
  793. __u32 gamma5;
  794. };
  795. /*
  796. * Intel sprite handling
  797. *
  798. * Color keying works with a min/mask/max tuple. Both source and destination
  799. * color keying is allowed.
  800. *
  801. * Source keying:
  802. * Sprite pixels within the min & max values, masked against the color channels
  803. * specified in the mask field, will be transparent. All other pixels will
  804. * be displayed on top of the primary plane. For RGB surfaces, only the min
  805. * and mask fields will be used; ranged compares are not allowed.
  806. *
  807. * Destination keying:
  808. * Primary plane pixels that match the min value, masked against the color
  809. * channels specified in the mask field, will be replaced by corresponding
  810. * pixels from the sprite plane.
  811. *
  812. * Note that source & destination keying are exclusive; only one can be
  813. * active on a given plane.
  814. */
  815. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  816. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  817. #define I915_SET_COLORKEY_SOURCE (1<<2)
  818. struct drm_intel_sprite_colorkey {
  819. __u32 plane_id;
  820. __u32 min_value;
  821. __u32 channel_mask;
  822. __u32 max_value;
  823. __u32 flags;
  824. };
  825. struct drm_i915_gem_wait {
  826. /** Handle of BO we shall wait on */
  827. __u32 bo_handle;
  828. __u32 flags;
  829. /** Number of nanoseconds to wait, Returns time remaining. */
  830. __s64 timeout_ns;
  831. };
  832. struct drm_i915_gem_context_create {
  833. /* output: id of new context*/
  834. __u32 ctx_id;
  835. __u32 pad;
  836. };
  837. struct drm_i915_gem_context_destroy {
  838. __u32 ctx_id;
  839. __u32 pad;
  840. };
  841. struct drm_i915_reg_read {
  842. __u64 offset;
  843. __u64 val; /* Return value */
  844. };
  845. #endif /* _I915_DRM_H_ */