sstep.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <asm/uaccess.h>
  18. #include <asm/cputable.h>
  19. extern char system_call_common[];
  20. #ifdef CONFIG_PPC64
  21. /* Bits in SRR1 that are copied from MSR */
  22. #define MSR_MASK 0xffffffff87c0ffffUL
  23. #else
  24. #define MSR_MASK 0x87c0ffff
  25. #endif
  26. /* Bits in XER */
  27. #define XER_SO 0x80000000U
  28. #define XER_OV 0x40000000U
  29. #define XER_CA 0x20000000U
  30. #ifdef CONFIG_PPC_FPU
  31. /*
  32. * Functions in ldstfp.S
  33. */
  34. extern int do_lfs(int rn, unsigned long ea);
  35. extern int do_lfd(int rn, unsigned long ea);
  36. extern int do_stfs(int rn, unsigned long ea);
  37. extern int do_stfd(int rn, unsigned long ea);
  38. extern int do_lvx(int rn, unsigned long ea);
  39. extern int do_stvx(int rn, unsigned long ea);
  40. extern int do_lxvd2x(int rn, unsigned long ea);
  41. extern int do_stxvd2x(int rn, unsigned long ea);
  42. #endif
  43. /*
  44. * Determine whether a conditional branch instruction would branch.
  45. */
  46. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  47. {
  48. unsigned int bo = (instr >> 21) & 0x1f;
  49. unsigned int bi;
  50. if ((bo & 4) == 0) {
  51. /* decrement counter */
  52. --regs->ctr;
  53. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  54. return 0;
  55. }
  56. if ((bo & 0x10) == 0) {
  57. /* check bit from CR */
  58. bi = (instr >> 16) & 0x1f;
  59. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  60. return 0;
  61. }
  62. return 1;
  63. }
  64. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  65. {
  66. if (!user_mode(regs))
  67. return 1;
  68. return __access_ok(ea, nb, USER_DS);
  69. }
  70. /*
  71. * Calculate effective address for a D-form instruction
  72. */
  73. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  74. {
  75. int ra;
  76. unsigned long ea;
  77. ra = (instr >> 16) & 0x1f;
  78. ea = (signed short) instr; /* sign-extend */
  79. if (ra) {
  80. ea += regs->gpr[ra];
  81. if (instr & 0x04000000) /* update forms */
  82. regs->gpr[ra] = ea;
  83. }
  84. #ifdef __powerpc64__
  85. if (!(regs->msr & MSR_SF))
  86. ea &= 0xffffffffUL;
  87. #endif
  88. return ea;
  89. }
  90. #ifdef __powerpc64__
  91. /*
  92. * Calculate effective address for a DS-form instruction
  93. */
  94. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  95. {
  96. int ra;
  97. unsigned long ea;
  98. ra = (instr >> 16) & 0x1f;
  99. ea = (signed short) (instr & ~3); /* sign-extend */
  100. if (ra) {
  101. ea += regs->gpr[ra];
  102. if ((instr & 3) == 1) /* update forms */
  103. regs->gpr[ra] = ea;
  104. }
  105. if (!(regs->msr & MSR_SF))
  106. ea &= 0xffffffffUL;
  107. return ea;
  108. }
  109. #endif /* __powerpc64 */
  110. /*
  111. * Calculate effective address for an X-form instruction
  112. */
  113. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  114. int do_update)
  115. {
  116. int ra, rb;
  117. unsigned long ea;
  118. ra = (instr >> 16) & 0x1f;
  119. rb = (instr >> 11) & 0x1f;
  120. ea = regs->gpr[rb];
  121. if (ra) {
  122. ea += regs->gpr[ra];
  123. if (do_update) /* update forms */
  124. regs->gpr[ra] = ea;
  125. }
  126. #ifdef __powerpc64__
  127. if (!(regs->msr & MSR_SF))
  128. ea &= 0xffffffffUL;
  129. #endif
  130. return ea;
  131. }
  132. /*
  133. * Return the largest power of 2, not greater than sizeof(unsigned long),
  134. * such that x is a multiple of it.
  135. */
  136. static inline unsigned long max_align(unsigned long x)
  137. {
  138. x |= sizeof(unsigned long);
  139. return x & -x; /* isolates rightmost bit */
  140. }
  141. static inline unsigned long byterev_2(unsigned long x)
  142. {
  143. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  144. }
  145. static inline unsigned long byterev_4(unsigned long x)
  146. {
  147. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  148. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  149. }
  150. #ifdef __powerpc64__
  151. static inline unsigned long byterev_8(unsigned long x)
  152. {
  153. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  154. }
  155. #endif
  156. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  157. int nb)
  158. {
  159. int err = 0;
  160. unsigned long x = 0;
  161. switch (nb) {
  162. case 1:
  163. err = __get_user(x, (unsigned char __user *) ea);
  164. break;
  165. case 2:
  166. err = __get_user(x, (unsigned short __user *) ea);
  167. break;
  168. case 4:
  169. err = __get_user(x, (unsigned int __user *) ea);
  170. break;
  171. #ifdef __powerpc64__
  172. case 8:
  173. err = __get_user(x, (unsigned long __user *) ea);
  174. break;
  175. #endif
  176. }
  177. if (!err)
  178. *dest = x;
  179. return err;
  180. }
  181. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  182. int nb, struct pt_regs *regs)
  183. {
  184. int err;
  185. unsigned long x, b, c;
  186. /* unaligned, do this in pieces */
  187. x = 0;
  188. for (; nb > 0; nb -= c) {
  189. c = max_align(ea);
  190. if (c > nb)
  191. c = max_align(nb);
  192. err = read_mem_aligned(&b, ea, c);
  193. if (err)
  194. return err;
  195. x = (x << (8 * c)) + b;
  196. ea += c;
  197. }
  198. *dest = x;
  199. return 0;
  200. }
  201. /*
  202. * Read memory at address ea for nb bytes, return 0 for success
  203. * or -EFAULT if an error occurred.
  204. */
  205. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  206. struct pt_regs *regs)
  207. {
  208. if (!address_ok(regs, ea, nb))
  209. return -EFAULT;
  210. if ((ea & (nb - 1)) == 0)
  211. return read_mem_aligned(dest, ea, nb);
  212. return read_mem_unaligned(dest, ea, nb, regs);
  213. }
  214. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  215. int nb)
  216. {
  217. int err = 0;
  218. switch (nb) {
  219. case 1:
  220. err = __put_user(val, (unsigned char __user *) ea);
  221. break;
  222. case 2:
  223. err = __put_user(val, (unsigned short __user *) ea);
  224. break;
  225. case 4:
  226. err = __put_user(val, (unsigned int __user *) ea);
  227. break;
  228. #ifdef __powerpc64__
  229. case 8:
  230. err = __put_user(val, (unsigned long __user *) ea);
  231. break;
  232. #endif
  233. }
  234. return err;
  235. }
  236. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  237. int nb, struct pt_regs *regs)
  238. {
  239. int err;
  240. unsigned long c;
  241. /* unaligned or little-endian, do this in pieces */
  242. for (; nb > 0; nb -= c) {
  243. c = max_align(ea);
  244. if (c > nb)
  245. c = max_align(nb);
  246. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  247. if (err)
  248. return err;
  249. ++ea;
  250. }
  251. return 0;
  252. }
  253. /*
  254. * Write memory at address ea for nb bytes, return 0 for success
  255. * or -EFAULT if an error occurred.
  256. */
  257. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  258. struct pt_regs *regs)
  259. {
  260. if (!address_ok(regs, ea, nb))
  261. return -EFAULT;
  262. if ((ea & (nb - 1)) == 0)
  263. return write_mem_aligned(val, ea, nb);
  264. return write_mem_unaligned(val, ea, nb, regs);
  265. }
  266. #ifdef CONFIG_PPC_FPU
  267. /*
  268. * Check the address and alignment, and call func to do the actual
  269. * load or store.
  270. */
  271. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  272. unsigned long ea, int nb,
  273. struct pt_regs *regs)
  274. {
  275. int err;
  276. unsigned long val[sizeof(double) / sizeof(long)];
  277. unsigned long ptr;
  278. if (!address_ok(regs, ea, nb))
  279. return -EFAULT;
  280. if ((ea & 3) == 0)
  281. return (*func)(rn, ea);
  282. ptr = (unsigned long) &val[0];
  283. if (sizeof(unsigned long) == 8 || nb == 4) {
  284. err = read_mem_unaligned(&val[0], ea, nb, regs);
  285. ptr += sizeof(unsigned long) - nb;
  286. } else {
  287. /* reading a double on 32-bit */
  288. err = read_mem_unaligned(&val[0], ea, 4, regs);
  289. if (!err)
  290. err = read_mem_unaligned(&val[1], ea + 4, 4, regs);
  291. }
  292. if (err)
  293. return err;
  294. return (*func)(rn, ptr);
  295. }
  296. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  297. unsigned long ea, int nb,
  298. struct pt_regs *regs)
  299. {
  300. int err;
  301. unsigned long val[sizeof(double) / sizeof(long)];
  302. unsigned long ptr;
  303. if (!address_ok(regs, ea, nb))
  304. return -EFAULT;
  305. if ((ea & 3) == 0)
  306. return (*func)(rn, ea);
  307. ptr = (unsigned long) &val[0];
  308. if (sizeof(unsigned long) == 8 || nb == 4) {
  309. ptr += sizeof(unsigned long) - nb;
  310. err = (*func)(rn, ptr);
  311. if (err)
  312. return err;
  313. err = write_mem_unaligned(val[0], ea, nb, regs);
  314. } else {
  315. /* writing a double on 32-bit */
  316. err = (*func)(rn, ptr);
  317. if (err)
  318. return err;
  319. err = write_mem_unaligned(val[0], ea, 4, regs);
  320. if (!err)
  321. err = write_mem_unaligned(val[1], ea + 4, 4, regs);
  322. }
  323. return err;
  324. }
  325. #endif
  326. #ifdef CONFIG_ALTIVEC
  327. /* For Altivec/VMX, no need to worry about alignment */
  328. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  329. unsigned long ea, struct pt_regs *regs)
  330. {
  331. if (!address_ok(regs, ea & ~0xfUL, 16))
  332. return -EFAULT;
  333. return (*func)(rn, ea);
  334. }
  335. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  336. unsigned long ea, struct pt_regs *regs)
  337. {
  338. if (!address_ok(regs, ea & ~0xfUL, 16))
  339. return -EFAULT;
  340. return (*func)(rn, ea);
  341. }
  342. #endif /* CONFIG_ALTIVEC */
  343. #ifdef CONFIG_VSX
  344. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  345. unsigned long ea, struct pt_regs *regs)
  346. {
  347. int err;
  348. unsigned long val[2];
  349. if (!address_ok(regs, ea, 16))
  350. return -EFAULT;
  351. if ((ea & 3) == 0)
  352. return (*func)(rn, ea);
  353. err = read_mem_unaligned(&val[0], ea, 8, regs);
  354. if (!err)
  355. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  356. if (!err)
  357. err = (*func)(rn, (unsigned long) &val[0]);
  358. return err;
  359. }
  360. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  361. unsigned long ea, struct pt_regs *regs)
  362. {
  363. int err;
  364. unsigned long val[2];
  365. if (!address_ok(regs, ea, 16))
  366. return -EFAULT;
  367. if ((ea & 3) == 0)
  368. return (*func)(rn, ea);
  369. err = (*func)(rn, (unsigned long) &val[0]);
  370. if (err)
  371. return err;
  372. err = write_mem_unaligned(val[0], ea, 8, regs);
  373. if (!err)
  374. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  375. return err;
  376. }
  377. #endif /* CONFIG_VSX */
  378. #define __put_user_asmx(x, addr, err, op, cr) \
  379. __asm__ __volatile__( \
  380. "1: " op " %2,0,%3\n" \
  381. " mfcr %1\n" \
  382. "2:\n" \
  383. ".section .fixup,\"ax\"\n" \
  384. "3: li %0,%4\n" \
  385. " b 2b\n" \
  386. ".previous\n" \
  387. ".section __ex_table,\"a\"\n" \
  388. PPC_LONG_ALIGN "\n" \
  389. PPC_LONG "1b,3b\n" \
  390. ".previous" \
  391. : "=r" (err), "=r" (cr) \
  392. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  393. #define __get_user_asmx(x, addr, err, op) \
  394. __asm__ __volatile__( \
  395. "1: "op" %1,0,%2\n" \
  396. "2:\n" \
  397. ".section .fixup,\"ax\"\n" \
  398. "3: li %0,%3\n" \
  399. " b 2b\n" \
  400. ".previous\n" \
  401. ".section __ex_table,\"a\"\n" \
  402. PPC_LONG_ALIGN "\n" \
  403. PPC_LONG "1b,3b\n" \
  404. ".previous" \
  405. : "=r" (err), "=r" (x) \
  406. : "r" (addr), "i" (-EFAULT), "0" (err))
  407. #define __cacheop_user_asmx(addr, err, op) \
  408. __asm__ __volatile__( \
  409. "1: "op" 0,%1\n" \
  410. "2:\n" \
  411. ".section .fixup,\"ax\"\n" \
  412. "3: li %0,%3\n" \
  413. " b 2b\n" \
  414. ".previous\n" \
  415. ".section __ex_table,\"a\"\n" \
  416. PPC_LONG_ALIGN "\n" \
  417. PPC_LONG "1b,3b\n" \
  418. ".previous" \
  419. : "=r" (err) \
  420. : "r" (addr), "i" (-EFAULT), "0" (err))
  421. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  422. {
  423. long val = regs->gpr[rd];
  424. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  425. #ifdef __powerpc64__
  426. if (!(regs->msr & MSR_SF))
  427. val = (int) val;
  428. #endif
  429. if (val < 0)
  430. regs->ccr |= 0x80000000;
  431. else if (val > 0)
  432. regs->ccr |= 0x40000000;
  433. else
  434. regs->ccr |= 0x20000000;
  435. }
  436. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  437. unsigned long val1, unsigned long val2,
  438. unsigned long carry_in)
  439. {
  440. unsigned long val = val1 + val2;
  441. if (carry_in)
  442. ++val;
  443. regs->gpr[rd] = val;
  444. #ifdef __powerpc64__
  445. if (!(regs->msr & MSR_SF)) {
  446. val = (unsigned int) val;
  447. val1 = (unsigned int) val1;
  448. }
  449. #endif
  450. if (val < val1 || (carry_in && val == val1))
  451. regs->xer |= XER_CA;
  452. else
  453. regs->xer &= ~XER_CA;
  454. }
  455. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  456. int crfld)
  457. {
  458. unsigned int crval, shift;
  459. crval = (regs->xer >> 31) & 1; /* get SO bit */
  460. if (v1 < v2)
  461. crval |= 8;
  462. else if (v1 > v2)
  463. crval |= 4;
  464. else
  465. crval |= 2;
  466. shift = (7 - crfld) * 4;
  467. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  468. }
  469. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  470. unsigned long v2, int crfld)
  471. {
  472. unsigned int crval, shift;
  473. crval = (regs->xer >> 31) & 1; /* get SO bit */
  474. if (v1 < v2)
  475. crval |= 8;
  476. else if (v1 > v2)
  477. crval |= 4;
  478. else
  479. crval |= 2;
  480. shift = (7 - crfld) * 4;
  481. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  482. }
  483. /*
  484. * Elements of 32-bit rotate and mask instructions.
  485. */
  486. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  487. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  488. #ifdef __powerpc64__
  489. #define MASK64_L(mb) (~0UL >> (mb))
  490. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  491. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  492. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  493. #else
  494. #define DATA32(x) (x)
  495. #endif
  496. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  497. /*
  498. * Emulate instructions that cause a transfer of control,
  499. * loads and stores, and a few other instructions.
  500. * Returns 1 if the step was emulated, 0 if not,
  501. * or -1 if the instruction is one that should not be stepped,
  502. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  503. */
  504. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  505. {
  506. unsigned int opcode, ra, rb, rd, spr, u;
  507. unsigned long int imm;
  508. unsigned long int val, val2;
  509. unsigned long int ea;
  510. unsigned int cr, mb, me, sh;
  511. int err;
  512. unsigned long old_ra;
  513. long ival;
  514. opcode = instr >> 26;
  515. switch (opcode) {
  516. case 16: /* bc */
  517. imm = (signed short)(instr & 0xfffc);
  518. if ((instr & 2) == 0)
  519. imm += regs->nip;
  520. regs->nip += 4;
  521. if ((regs->msr & MSR_SF) == 0)
  522. regs->nip &= 0xffffffffUL;
  523. if (instr & 1)
  524. regs->link = regs->nip;
  525. if (branch_taken(instr, regs))
  526. regs->nip = imm;
  527. return 1;
  528. #ifdef CONFIG_PPC64
  529. case 17: /* sc */
  530. /*
  531. * N.B. this uses knowledge about how the syscall
  532. * entry code works. If that is changed, this will
  533. * need to be changed also.
  534. */
  535. if (regs->gpr[0] == 0x1ebe &&
  536. cpu_has_feature(CPU_FTR_REAL_LE)) {
  537. regs->msr ^= MSR_LE;
  538. goto instr_done;
  539. }
  540. regs->gpr[9] = regs->gpr[13];
  541. regs->gpr[10] = MSR_KERNEL;
  542. regs->gpr[11] = regs->nip + 4;
  543. regs->gpr[12] = regs->msr & MSR_MASK;
  544. regs->gpr[13] = (unsigned long) get_paca();
  545. regs->nip = (unsigned long) &system_call_common;
  546. regs->msr = MSR_KERNEL;
  547. return 1;
  548. #endif
  549. case 18: /* b */
  550. imm = instr & 0x03fffffc;
  551. if (imm & 0x02000000)
  552. imm -= 0x04000000;
  553. if ((instr & 2) == 0)
  554. imm += regs->nip;
  555. if (instr & 1) {
  556. regs->link = regs->nip + 4;
  557. if ((regs->msr & MSR_SF) == 0)
  558. regs->link &= 0xffffffffUL;
  559. }
  560. if ((regs->msr & MSR_SF) == 0)
  561. imm &= 0xffffffffUL;
  562. regs->nip = imm;
  563. return 1;
  564. case 19:
  565. switch ((instr >> 1) & 0x3ff) {
  566. case 16: /* bclr */
  567. case 528: /* bcctr */
  568. imm = (instr & 0x400)? regs->ctr: regs->link;
  569. regs->nip += 4;
  570. if ((regs->msr & MSR_SF) == 0) {
  571. regs->nip &= 0xffffffffUL;
  572. imm &= 0xffffffffUL;
  573. }
  574. if (instr & 1)
  575. regs->link = regs->nip;
  576. if (branch_taken(instr, regs))
  577. regs->nip = imm;
  578. return 1;
  579. case 18: /* rfid, scary */
  580. return -1;
  581. case 150: /* isync */
  582. isync();
  583. goto instr_done;
  584. case 33: /* crnor */
  585. case 129: /* crandc */
  586. case 193: /* crxor */
  587. case 225: /* crnand */
  588. case 257: /* crand */
  589. case 289: /* creqv */
  590. case 417: /* crorc */
  591. case 449: /* cror */
  592. ra = (instr >> 16) & 0x1f;
  593. rb = (instr >> 11) & 0x1f;
  594. rd = (instr >> 21) & 0x1f;
  595. ra = (regs->ccr >> (31 - ra)) & 1;
  596. rb = (regs->ccr >> (31 - rb)) & 1;
  597. val = (instr >> (6 + ra * 2 + rb)) & 1;
  598. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  599. (val << (31 - rd));
  600. goto instr_done;
  601. }
  602. break;
  603. case 31:
  604. switch ((instr >> 1) & 0x3ff) {
  605. case 598: /* sync */
  606. #ifdef __powerpc64__
  607. switch ((instr >> 21) & 3) {
  608. case 1: /* lwsync */
  609. asm volatile("lwsync" : : : "memory");
  610. goto instr_done;
  611. case 2: /* ptesync */
  612. asm volatile("ptesync" : : : "memory");
  613. goto instr_done;
  614. }
  615. #endif
  616. mb();
  617. goto instr_done;
  618. case 854: /* eieio */
  619. eieio();
  620. goto instr_done;
  621. }
  622. break;
  623. }
  624. /* Following cases refer to regs->gpr[], so we need all regs */
  625. if (!FULL_REGS(regs))
  626. return 0;
  627. rd = (instr >> 21) & 0x1f;
  628. ra = (instr >> 16) & 0x1f;
  629. rb = (instr >> 11) & 0x1f;
  630. switch (opcode) {
  631. case 7: /* mulli */
  632. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  633. goto instr_done;
  634. case 8: /* subfic */
  635. imm = (short) instr;
  636. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  637. goto instr_done;
  638. case 10: /* cmpli */
  639. imm = (unsigned short) instr;
  640. val = regs->gpr[ra];
  641. #ifdef __powerpc64__
  642. if ((rd & 1) == 0)
  643. val = (unsigned int) val;
  644. #endif
  645. do_cmp_unsigned(regs, val, imm, rd >> 2);
  646. goto instr_done;
  647. case 11: /* cmpi */
  648. imm = (short) instr;
  649. val = regs->gpr[ra];
  650. #ifdef __powerpc64__
  651. if ((rd & 1) == 0)
  652. val = (int) val;
  653. #endif
  654. do_cmp_signed(regs, val, imm, rd >> 2);
  655. goto instr_done;
  656. case 12: /* addic */
  657. imm = (short) instr;
  658. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  659. goto instr_done;
  660. case 13: /* addic. */
  661. imm = (short) instr;
  662. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  663. set_cr0(regs, rd);
  664. goto instr_done;
  665. case 14: /* addi */
  666. imm = (short) instr;
  667. if (ra)
  668. imm += regs->gpr[ra];
  669. regs->gpr[rd] = imm;
  670. goto instr_done;
  671. case 15: /* addis */
  672. imm = ((short) instr) << 16;
  673. if (ra)
  674. imm += regs->gpr[ra];
  675. regs->gpr[rd] = imm;
  676. goto instr_done;
  677. case 20: /* rlwimi */
  678. mb = (instr >> 6) & 0x1f;
  679. me = (instr >> 1) & 0x1f;
  680. val = DATA32(regs->gpr[rd]);
  681. imm = MASK32(mb, me);
  682. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  683. goto logical_done;
  684. case 21: /* rlwinm */
  685. mb = (instr >> 6) & 0x1f;
  686. me = (instr >> 1) & 0x1f;
  687. val = DATA32(regs->gpr[rd]);
  688. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  689. goto logical_done;
  690. case 23: /* rlwnm */
  691. mb = (instr >> 6) & 0x1f;
  692. me = (instr >> 1) & 0x1f;
  693. rb = regs->gpr[rb] & 0x1f;
  694. val = DATA32(regs->gpr[rd]);
  695. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  696. goto logical_done;
  697. case 24: /* ori */
  698. imm = (unsigned short) instr;
  699. regs->gpr[ra] = regs->gpr[rd] | imm;
  700. goto instr_done;
  701. case 25: /* oris */
  702. imm = (unsigned short) instr;
  703. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  704. goto instr_done;
  705. case 26: /* xori */
  706. imm = (unsigned short) instr;
  707. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  708. goto instr_done;
  709. case 27: /* xoris */
  710. imm = (unsigned short) instr;
  711. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  712. goto instr_done;
  713. case 28: /* andi. */
  714. imm = (unsigned short) instr;
  715. regs->gpr[ra] = regs->gpr[rd] & imm;
  716. set_cr0(regs, ra);
  717. goto instr_done;
  718. case 29: /* andis. */
  719. imm = (unsigned short) instr;
  720. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  721. set_cr0(regs, ra);
  722. goto instr_done;
  723. #ifdef __powerpc64__
  724. case 30: /* rld* */
  725. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  726. val = regs->gpr[rd];
  727. if ((instr & 0x10) == 0) {
  728. sh = rb | ((instr & 2) << 4);
  729. val = ROTATE(val, sh);
  730. switch ((instr >> 2) & 3) {
  731. case 0: /* rldicl */
  732. regs->gpr[ra] = val & MASK64_L(mb);
  733. goto logical_done;
  734. case 1: /* rldicr */
  735. regs->gpr[ra] = val & MASK64_R(mb);
  736. goto logical_done;
  737. case 2: /* rldic */
  738. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  739. goto logical_done;
  740. case 3: /* rldimi */
  741. imm = MASK64(mb, 63 - sh);
  742. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  743. (val & imm);
  744. goto logical_done;
  745. }
  746. } else {
  747. sh = regs->gpr[rb] & 0x3f;
  748. val = ROTATE(val, sh);
  749. switch ((instr >> 1) & 7) {
  750. case 0: /* rldcl */
  751. regs->gpr[ra] = val & MASK64_L(mb);
  752. goto logical_done;
  753. case 1: /* rldcr */
  754. regs->gpr[ra] = val & MASK64_R(mb);
  755. goto logical_done;
  756. }
  757. }
  758. #endif
  759. case 31:
  760. switch ((instr >> 1) & 0x3ff) {
  761. case 83: /* mfmsr */
  762. if (regs->msr & MSR_PR)
  763. break;
  764. regs->gpr[rd] = regs->msr & MSR_MASK;
  765. goto instr_done;
  766. case 146: /* mtmsr */
  767. if (regs->msr & MSR_PR)
  768. break;
  769. imm = regs->gpr[rd];
  770. if ((imm & MSR_RI) == 0)
  771. /* can't step mtmsr that would clear MSR_RI */
  772. return -1;
  773. regs->msr = imm;
  774. goto instr_done;
  775. #ifdef CONFIG_PPC64
  776. case 178: /* mtmsrd */
  777. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  778. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  779. if (regs->msr & MSR_PR)
  780. break;
  781. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  782. imm = (regs->msr & MSR_MASK & ~imm)
  783. | (regs->gpr[rd] & imm);
  784. if ((imm & MSR_RI) == 0)
  785. /* can't step mtmsrd that would clear MSR_RI */
  786. return -1;
  787. regs->msr = imm;
  788. goto instr_done;
  789. #endif
  790. case 19: /* mfcr */
  791. regs->gpr[rd] = regs->ccr;
  792. regs->gpr[rd] &= 0xffffffffUL;
  793. goto instr_done;
  794. case 144: /* mtcrf */
  795. imm = 0xf0000000UL;
  796. val = regs->gpr[rd];
  797. for (sh = 0; sh < 8; ++sh) {
  798. if (instr & (0x80000 >> sh))
  799. regs->ccr = (regs->ccr & ~imm) |
  800. (val & imm);
  801. imm >>= 4;
  802. }
  803. goto instr_done;
  804. case 339: /* mfspr */
  805. spr = (instr >> 11) & 0x3ff;
  806. switch (spr) {
  807. case 0x20: /* mfxer */
  808. regs->gpr[rd] = regs->xer;
  809. regs->gpr[rd] &= 0xffffffffUL;
  810. goto instr_done;
  811. case 0x100: /* mflr */
  812. regs->gpr[rd] = regs->link;
  813. goto instr_done;
  814. case 0x120: /* mfctr */
  815. regs->gpr[rd] = regs->ctr;
  816. goto instr_done;
  817. }
  818. break;
  819. case 467: /* mtspr */
  820. spr = (instr >> 11) & 0x3ff;
  821. switch (spr) {
  822. case 0x20: /* mtxer */
  823. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  824. goto instr_done;
  825. case 0x100: /* mtlr */
  826. regs->link = regs->gpr[rd];
  827. goto instr_done;
  828. case 0x120: /* mtctr */
  829. regs->ctr = regs->gpr[rd];
  830. goto instr_done;
  831. }
  832. break;
  833. /*
  834. * Compare instructions
  835. */
  836. case 0: /* cmp */
  837. val = regs->gpr[ra];
  838. val2 = regs->gpr[rb];
  839. #ifdef __powerpc64__
  840. if ((rd & 1) == 0) {
  841. /* word (32-bit) compare */
  842. val = (int) val;
  843. val2 = (int) val2;
  844. }
  845. #endif
  846. do_cmp_signed(regs, val, val2, rd >> 2);
  847. goto instr_done;
  848. case 32: /* cmpl */
  849. val = regs->gpr[ra];
  850. val2 = regs->gpr[rb];
  851. #ifdef __powerpc64__
  852. if ((rd & 1) == 0) {
  853. /* word (32-bit) compare */
  854. val = (unsigned int) val;
  855. val2 = (unsigned int) val2;
  856. }
  857. #endif
  858. do_cmp_unsigned(regs, val, val2, rd >> 2);
  859. goto instr_done;
  860. /*
  861. * Arithmetic instructions
  862. */
  863. case 8: /* subfc */
  864. add_with_carry(regs, rd, ~regs->gpr[ra],
  865. regs->gpr[rb], 1);
  866. goto arith_done;
  867. #ifdef __powerpc64__
  868. case 9: /* mulhdu */
  869. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  870. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  871. goto arith_done;
  872. #endif
  873. case 10: /* addc */
  874. add_with_carry(regs, rd, regs->gpr[ra],
  875. regs->gpr[rb], 0);
  876. goto arith_done;
  877. case 11: /* mulhwu */
  878. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  879. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  880. goto arith_done;
  881. case 40: /* subf */
  882. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  883. goto arith_done;
  884. #ifdef __powerpc64__
  885. case 73: /* mulhd */
  886. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  887. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  888. goto arith_done;
  889. #endif
  890. case 75: /* mulhw */
  891. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  892. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  893. goto arith_done;
  894. case 104: /* neg */
  895. regs->gpr[rd] = -regs->gpr[ra];
  896. goto arith_done;
  897. case 136: /* subfe */
  898. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  899. regs->xer & XER_CA);
  900. goto arith_done;
  901. case 138: /* adde */
  902. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  903. regs->xer & XER_CA);
  904. goto arith_done;
  905. case 200: /* subfze */
  906. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  907. regs->xer & XER_CA);
  908. goto arith_done;
  909. case 202: /* addze */
  910. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  911. regs->xer & XER_CA);
  912. goto arith_done;
  913. case 232: /* subfme */
  914. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  915. regs->xer & XER_CA);
  916. goto arith_done;
  917. #ifdef __powerpc64__
  918. case 233: /* mulld */
  919. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  920. goto arith_done;
  921. #endif
  922. case 234: /* addme */
  923. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  924. regs->xer & XER_CA);
  925. goto arith_done;
  926. case 235: /* mullw */
  927. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  928. (unsigned int) regs->gpr[rb];
  929. goto arith_done;
  930. case 266: /* add */
  931. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  932. goto arith_done;
  933. #ifdef __powerpc64__
  934. case 457: /* divdu */
  935. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  936. goto arith_done;
  937. #endif
  938. case 459: /* divwu */
  939. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  940. (unsigned int) regs->gpr[rb];
  941. goto arith_done;
  942. #ifdef __powerpc64__
  943. case 489: /* divd */
  944. regs->gpr[rd] = (long int) regs->gpr[ra] /
  945. (long int) regs->gpr[rb];
  946. goto arith_done;
  947. #endif
  948. case 491: /* divw */
  949. regs->gpr[rd] = (int) regs->gpr[ra] /
  950. (int) regs->gpr[rb];
  951. goto arith_done;
  952. /*
  953. * Logical instructions
  954. */
  955. case 26: /* cntlzw */
  956. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  957. "r" (regs->gpr[rd]));
  958. goto logical_done;
  959. #ifdef __powerpc64__
  960. case 58: /* cntlzd */
  961. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  962. "r" (regs->gpr[rd]));
  963. goto logical_done;
  964. #endif
  965. case 28: /* and */
  966. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  967. goto logical_done;
  968. case 60: /* andc */
  969. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  970. goto logical_done;
  971. case 124: /* nor */
  972. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  973. goto logical_done;
  974. case 284: /* xor */
  975. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  976. goto logical_done;
  977. case 316: /* xor */
  978. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  979. goto logical_done;
  980. case 412: /* orc */
  981. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  982. goto logical_done;
  983. case 444: /* or */
  984. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  985. goto logical_done;
  986. case 476: /* nand */
  987. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  988. goto logical_done;
  989. case 922: /* extsh */
  990. regs->gpr[ra] = (signed short) regs->gpr[rd];
  991. goto logical_done;
  992. case 954: /* extsb */
  993. regs->gpr[ra] = (signed char) regs->gpr[rd];
  994. goto logical_done;
  995. #ifdef __powerpc64__
  996. case 986: /* extsw */
  997. regs->gpr[ra] = (signed int) regs->gpr[rd];
  998. goto logical_done;
  999. #endif
  1000. /*
  1001. * Shift instructions
  1002. */
  1003. case 24: /* slw */
  1004. sh = regs->gpr[rb] & 0x3f;
  1005. if (sh < 32)
  1006. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1007. else
  1008. regs->gpr[ra] = 0;
  1009. goto logical_done;
  1010. case 536: /* srw */
  1011. sh = regs->gpr[rb] & 0x3f;
  1012. if (sh < 32)
  1013. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1014. else
  1015. regs->gpr[ra] = 0;
  1016. goto logical_done;
  1017. case 792: /* sraw */
  1018. sh = regs->gpr[rb] & 0x3f;
  1019. ival = (signed int) regs->gpr[rd];
  1020. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1021. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1022. regs->xer |= XER_CA;
  1023. else
  1024. regs->xer &= ~XER_CA;
  1025. goto logical_done;
  1026. case 824: /* srawi */
  1027. sh = rb;
  1028. ival = (signed int) regs->gpr[rd];
  1029. regs->gpr[ra] = ival >> sh;
  1030. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1031. regs->xer |= XER_CA;
  1032. else
  1033. regs->xer &= ~XER_CA;
  1034. goto logical_done;
  1035. #ifdef __powerpc64__
  1036. case 27: /* sld */
  1037. sh = regs->gpr[rd] & 0x7f;
  1038. if (sh < 64)
  1039. regs->gpr[ra] = regs->gpr[rd] << sh;
  1040. else
  1041. regs->gpr[ra] = 0;
  1042. goto logical_done;
  1043. case 539: /* srd */
  1044. sh = regs->gpr[rb] & 0x7f;
  1045. if (sh < 64)
  1046. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1047. else
  1048. regs->gpr[ra] = 0;
  1049. goto logical_done;
  1050. case 794: /* srad */
  1051. sh = regs->gpr[rb] & 0x7f;
  1052. ival = (signed long int) regs->gpr[rd];
  1053. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1054. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1055. regs->xer |= XER_CA;
  1056. else
  1057. regs->xer &= ~XER_CA;
  1058. goto logical_done;
  1059. case 826: /* sradi with sh_5 = 0 */
  1060. case 827: /* sradi with sh_5 = 1 */
  1061. sh = rb | ((instr & 2) << 4);
  1062. ival = (signed long int) regs->gpr[rd];
  1063. regs->gpr[ra] = ival >> sh;
  1064. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1065. regs->xer |= XER_CA;
  1066. else
  1067. regs->xer &= ~XER_CA;
  1068. goto logical_done;
  1069. #endif /* __powerpc64__ */
  1070. /*
  1071. * Cache instructions
  1072. */
  1073. case 54: /* dcbst */
  1074. ea = xform_ea(instr, regs, 0);
  1075. if (!address_ok(regs, ea, 8))
  1076. return 0;
  1077. err = 0;
  1078. __cacheop_user_asmx(ea, err, "dcbst");
  1079. if (err)
  1080. return 0;
  1081. goto instr_done;
  1082. case 86: /* dcbf */
  1083. ea = xform_ea(instr, regs, 0);
  1084. if (!address_ok(regs, ea, 8))
  1085. return 0;
  1086. err = 0;
  1087. __cacheop_user_asmx(ea, err, "dcbf");
  1088. if (err)
  1089. return 0;
  1090. goto instr_done;
  1091. case 246: /* dcbtst */
  1092. if (rd == 0) {
  1093. ea = xform_ea(instr, regs, 0);
  1094. prefetchw((void *) ea);
  1095. }
  1096. goto instr_done;
  1097. case 278: /* dcbt */
  1098. if (rd == 0) {
  1099. ea = xform_ea(instr, regs, 0);
  1100. prefetch((void *) ea);
  1101. }
  1102. goto instr_done;
  1103. }
  1104. break;
  1105. }
  1106. /*
  1107. * Following cases are for loads and stores, so bail out
  1108. * if we're in little-endian mode.
  1109. */
  1110. if (regs->msr & MSR_LE)
  1111. return 0;
  1112. /*
  1113. * Save register RA in case it's an update form load or store
  1114. * and the access faults.
  1115. */
  1116. old_ra = regs->gpr[ra];
  1117. switch (opcode) {
  1118. case 31:
  1119. u = instr & 0x40;
  1120. switch ((instr >> 1) & 0x3ff) {
  1121. case 20: /* lwarx */
  1122. ea = xform_ea(instr, regs, 0);
  1123. if (ea & 3)
  1124. break; /* can't handle misaligned */
  1125. err = -EFAULT;
  1126. if (!address_ok(regs, ea, 4))
  1127. goto ldst_done;
  1128. err = 0;
  1129. __get_user_asmx(val, ea, err, "lwarx");
  1130. if (!err)
  1131. regs->gpr[rd] = val;
  1132. goto ldst_done;
  1133. case 150: /* stwcx. */
  1134. ea = xform_ea(instr, regs, 0);
  1135. if (ea & 3)
  1136. break; /* can't handle misaligned */
  1137. err = -EFAULT;
  1138. if (!address_ok(regs, ea, 4))
  1139. goto ldst_done;
  1140. err = 0;
  1141. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1142. if (!err)
  1143. regs->ccr = (regs->ccr & 0x0fffffff) |
  1144. (cr & 0xe0000000) |
  1145. ((regs->xer >> 3) & 0x10000000);
  1146. goto ldst_done;
  1147. #ifdef __powerpc64__
  1148. case 84: /* ldarx */
  1149. ea = xform_ea(instr, regs, 0);
  1150. if (ea & 7)
  1151. break; /* can't handle misaligned */
  1152. err = -EFAULT;
  1153. if (!address_ok(regs, ea, 8))
  1154. goto ldst_done;
  1155. err = 0;
  1156. __get_user_asmx(val, ea, err, "ldarx");
  1157. if (!err)
  1158. regs->gpr[rd] = val;
  1159. goto ldst_done;
  1160. case 214: /* stdcx. */
  1161. ea = xform_ea(instr, regs, 0);
  1162. if (ea & 7)
  1163. break; /* can't handle misaligned */
  1164. err = -EFAULT;
  1165. if (!address_ok(regs, ea, 8))
  1166. goto ldst_done;
  1167. err = 0;
  1168. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1169. if (!err)
  1170. regs->ccr = (regs->ccr & 0x0fffffff) |
  1171. (cr & 0xe0000000) |
  1172. ((regs->xer >> 3) & 0x10000000);
  1173. goto ldst_done;
  1174. case 21: /* ldx */
  1175. case 53: /* ldux */
  1176. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1177. 8, regs);
  1178. goto ldst_done;
  1179. #endif
  1180. case 23: /* lwzx */
  1181. case 55: /* lwzux */
  1182. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1183. 4, regs);
  1184. goto ldst_done;
  1185. case 87: /* lbzx */
  1186. case 119: /* lbzux */
  1187. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1188. 1, regs);
  1189. goto ldst_done;
  1190. #ifdef CONFIG_ALTIVEC
  1191. case 103: /* lvx */
  1192. case 359: /* lvxl */
  1193. if (!(regs->msr & MSR_VEC))
  1194. break;
  1195. ea = xform_ea(instr, regs, 0);
  1196. err = do_vec_load(rd, do_lvx, ea, regs);
  1197. goto ldst_done;
  1198. case 231: /* stvx */
  1199. case 487: /* stvxl */
  1200. if (!(regs->msr & MSR_VEC))
  1201. break;
  1202. ea = xform_ea(instr, regs, 0);
  1203. err = do_vec_store(rd, do_stvx, ea, regs);
  1204. goto ldst_done;
  1205. #endif /* CONFIG_ALTIVEC */
  1206. #ifdef __powerpc64__
  1207. case 149: /* stdx */
  1208. case 181: /* stdux */
  1209. val = regs->gpr[rd];
  1210. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1211. goto ldst_done;
  1212. #endif
  1213. case 151: /* stwx */
  1214. case 183: /* stwux */
  1215. val = regs->gpr[rd];
  1216. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1217. goto ldst_done;
  1218. case 215: /* stbx */
  1219. case 247: /* stbux */
  1220. val = regs->gpr[rd];
  1221. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1222. goto ldst_done;
  1223. case 279: /* lhzx */
  1224. case 311: /* lhzux */
  1225. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1226. 2, regs);
  1227. goto ldst_done;
  1228. #ifdef __powerpc64__
  1229. case 341: /* lwax */
  1230. case 373: /* lwaux */
  1231. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1232. 4, regs);
  1233. if (!err)
  1234. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1235. goto ldst_done;
  1236. #endif
  1237. case 343: /* lhax */
  1238. case 375: /* lhaux */
  1239. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1240. 2, regs);
  1241. if (!err)
  1242. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1243. goto ldst_done;
  1244. case 407: /* sthx */
  1245. case 439: /* sthux */
  1246. val = regs->gpr[rd];
  1247. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1248. goto ldst_done;
  1249. #ifdef __powerpc64__
  1250. case 532: /* ldbrx */
  1251. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1252. if (!err)
  1253. regs->gpr[rd] = byterev_8(val);
  1254. goto ldst_done;
  1255. #endif
  1256. case 534: /* lwbrx */
  1257. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1258. if (!err)
  1259. regs->gpr[rd] = byterev_4(val);
  1260. goto ldst_done;
  1261. #ifdef CONFIG_PPC_CPU
  1262. case 535: /* lfsx */
  1263. case 567: /* lfsux */
  1264. if (!(regs->msr & MSR_FP))
  1265. break;
  1266. ea = xform_ea(instr, regs, u);
  1267. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1268. goto ldst_done;
  1269. case 599: /* lfdx */
  1270. case 631: /* lfdux */
  1271. if (!(regs->msr & MSR_FP))
  1272. break;
  1273. ea = xform_ea(instr, regs, u);
  1274. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1275. goto ldst_done;
  1276. case 663: /* stfsx */
  1277. case 695: /* stfsux */
  1278. if (!(regs->msr & MSR_FP))
  1279. break;
  1280. ea = xform_ea(instr, regs, u);
  1281. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1282. goto ldst_done;
  1283. case 727: /* stfdx */
  1284. case 759: /* stfdux */
  1285. if (!(regs->msr & MSR_FP))
  1286. break;
  1287. ea = xform_ea(instr, regs, u);
  1288. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1289. goto ldst_done;
  1290. #endif
  1291. #ifdef __powerpc64__
  1292. case 660: /* stdbrx */
  1293. val = byterev_8(regs->gpr[rd]);
  1294. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1295. goto ldst_done;
  1296. #endif
  1297. case 662: /* stwbrx */
  1298. val = byterev_4(regs->gpr[rd]);
  1299. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1300. goto ldst_done;
  1301. case 790: /* lhbrx */
  1302. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1303. if (!err)
  1304. regs->gpr[rd] = byterev_2(val);
  1305. goto ldst_done;
  1306. case 918: /* sthbrx */
  1307. val = byterev_2(regs->gpr[rd]);
  1308. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1309. goto ldst_done;
  1310. #ifdef CONFIG_VSX
  1311. case 844: /* lxvd2x */
  1312. case 876: /* lxvd2ux */
  1313. if (!(regs->msr & MSR_VSX))
  1314. break;
  1315. rd |= (instr & 1) << 5;
  1316. ea = xform_ea(instr, regs, u);
  1317. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1318. goto ldst_done;
  1319. case 972: /* stxvd2x */
  1320. case 1004: /* stxvd2ux */
  1321. if (!(regs->msr & MSR_VSX))
  1322. break;
  1323. rd |= (instr & 1) << 5;
  1324. ea = xform_ea(instr, regs, u);
  1325. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1326. goto ldst_done;
  1327. #endif /* CONFIG_VSX */
  1328. }
  1329. break;
  1330. case 32: /* lwz */
  1331. case 33: /* lwzu */
  1332. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1333. goto ldst_done;
  1334. case 34: /* lbz */
  1335. case 35: /* lbzu */
  1336. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1337. goto ldst_done;
  1338. case 36: /* stw */
  1339. case 37: /* stwu */
  1340. val = regs->gpr[rd];
  1341. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1342. goto ldst_done;
  1343. case 38: /* stb */
  1344. case 39: /* stbu */
  1345. val = regs->gpr[rd];
  1346. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1347. goto ldst_done;
  1348. case 40: /* lhz */
  1349. case 41: /* lhzu */
  1350. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1351. goto ldst_done;
  1352. case 42: /* lha */
  1353. case 43: /* lhau */
  1354. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1355. if (!err)
  1356. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1357. goto ldst_done;
  1358. case 44: /* sth */
  1359. case 45: /* sthu */
  1360. val = regs->gpr[rd];
  1361. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1362. goto ldst_done;
  1363. case 46: /* lmw */
  1364. ra = (instr >> 16) & 0x1f;
  1365. if (ra >= rd)
  1366. break; /* invalid form, ra in range to load */
  1367. ea = dform_ea(instr, regs);
  1368. do {
  1369. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1370. if (err)
  1371. return 0;
  1372. ea += 4;
  1373. } while (++rd < 32);
  1374. goto instr_done;
  1375. case 47: /* stmw */
  1376. ea = dform_ea(instr, regs);
  1377. do {
  1378. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1379. if (err)
  1380. return 0;
  1381. ea += 4;
  1382. } while (++rd < 32);
  1383. goto instr_done;
  1384. #ifdef CONFIG_PPC_FPU
  1385. case 48: /* lfs */
  1386. case 49: /* lfsu */
  1387. if (!(regs->msr & MSR_FP))
  1388. break;
  1389. ea = dform_ea(instr, regs);
  1390. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1391. goto ldst_done;
  1392. case 50: /* lfd */
  1393. case 51: /* lfdu */
  1394. if (!(regs->msr & MSR_FP))
  1395. break;
  1396. ea = dform_ea(instr, regs);
  1397. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1398. goto ldst_done;
  1399. case 52: /* stfs */
  1400. case 53: /* stfsu */
  1401. if (!(regs->msr & MSR_FP))
  1402. break;
  1403. ea = dform_ea(instr, regs);
  1404. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1405. goto ldst_done;
  1406. case 54: /* stfd */
  1407. case 55: /* stfdu */
  1408. if (!(regs->msr & MSR_FP))
  1409. break;
  1410. ea = dform_ea(instr, regs);
  1411. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1412. goto ldst_done;
  1413. #endif
  1414. #ifdef __powerpc64__
  1415. case 58: /* ld[u], lwa */
  1416. switch (instr & 3) {
  1417. case 0: /* ld */
  1418. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1419. 8, regs);
  1420. goto ldst_done;
  1421. case 1: /* ldu */
  1422. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1423. 8, regs);
  1424. goto ldst_done;
  1425. case 2: /* lwa */
  1426. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1427. 4, regs);
  1428. if (!err)
  1429. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1430. goto ldst_done;
  1431. }
  1432. break;
  1433. case 62: /* std[u] */
  1434. val = regs->gpr[rd];
  1435. switch (instr & 3) {
  1436. case 0: /* std */
  1437. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1438. goto ldst_done;
  1439. case 1: /* stdu */
  1440. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1441. goto ldst_done;
  1442. }
  1443. break;
  1444. #endif /* __powerpc64__ */
  1445. }
  1446. err = -EINVAL;
  1447. ldst_done:
  1448. if (err) {
  1449. regs->gpr[ra] = old_ra;
  1450. return 0; /* invoke DSI if -EFAULT? */
  1451. }
  1452. instr_done:
  1453. regs->nip += 4;
  1454. #ifdef __powerpc64__
  1455. if ((regs->msr & MSR_SF) == 0)
  1456. regs->nip &= 0xffffffffUL;
  1457. #endif
  1458. return 1;
  1459. logical_done:
  1460. if (instr & 1)
  1461. set_cr0(regs, ra);
  1462. goto instr_done;
  1463. arith_done:
  1464. if (instr & 1)
  1465. set_cr0(regs, rd);
  1466. goto instr_done;
  1467. }