entry64.S 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. brasl %r14,trace_hardirqs_on
  59. .endm
  60. .macro TRACE_IRQS_OFF
  61. brasl %r14,trace_hardirqs_off
  62. .endm
  63. .macro TRACE_IRQS_CHECK
  64. tm SP_PSW(%r15),0x03 # irqs enabled?
  65. jz 0f
  66. brasl %r14,trace_hardirqs_on
  67. j 1f
  68. 0: brasl %r14,trace_hardirqs_off
  69. 1:
  70. .endm
  71. #else
  72. #define TRACE_IRQS_ON
  73. #define TRACE_IRQS_OFF
  74. #define TRACE_IRQS_CHECK
  75. #endif
  76. #ifdef CONFIG_LOCKDEP
  77. .macro LOCKDEP_SYS_EXIT
  78. tm SP_PSW+1(%r15),0x01 # returning to user ?
  79. jz 0f
  80. brasl %r14,lockdep_sys_exit
  81. 0:
  82. .endm
  83. #else
  84. #define LOCKDEP_SYS_EXIT
  85. #endif
  86. .macro STORE_TIMER lc_offset
  87. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  88. stpt \lc_offset
  89. #endif
  90. .endm
  91. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  92. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  93. lg %r10,\lc_from
  94. slg %r10,\lc_to
  95. alg %r10,\lc_sum
  96. stg %r10,\lc_sum
  97. .endm
  98. #endif
  99. /*
  100. * Register usage in interrupt handlers:
  101. * R9 - pointer to current task structure
  102. * R13 - pointer to literal pool
  103. * R14 - return register for function calls
  104. * R15 - kernel stack pointer
  105. */
  106. .macro SAVE_ALL_BASE savearea
  107. stmg %r12,%r15,\savearea
  108. larl %r13,system_call
  109. .endm
  110. .macro SAVE_ALL_SVC psworg,savearea
  111. la %r12,\psworg
  112. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  113. .endm
  114. .macro SAVE_ALL_SYNC psworg,savearea
  115. la %r12,\psworg
  116. tm \psworg+1,0x01 # test problem state bit
  117. jz 2f # skip stack setup save
  118. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  119. #ifdef CONFIG_CHECK_STACK
  120. j 3f
  121. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  122. jz stack_overflow
  123. 3:
  124. #endif
  125. 2:
  126. .endm
  127. .macro SAVE_ALL_ASYNC psworg,savearea
  128. la %r12,\psworg
  129. tm \psworg+1,0x01 # test problem state bit
  130. jnz 1f # from user -> load kernel stack
  131. clc \psworg+8(8),BASED(.Lcritical_end)
  132. jhe 0f
  133. clc \psworg+8(8),BASED(.Lcritical_start)
  134. jl 0f
  135. brasl %r14,cleanup_critical
  136. tm 1(%r12),0x01 # retest problem state after cleanup
  137. jnz 1f
  138. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  139. slgr %r14,%r15
  140. srag %r14,%r14,STACK_SHIFT
  141. jz 2f
  142. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  143. #ifdef CONFIG_CHECK_STACK
  144. j 3f
  145. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  146. jz stack_overflow
  147. 3:
  148. #endif
  149. 2:
  150. .endm
  151. .macro CREATE_STACK_FRAME psworg,savearea
  152. aghi %r15,-SP_SIZE # make room for registers & psw
  153. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  154. la %r12,\psworg
  155. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  156. icm %r12,12,__LC_SVC_ILC
  157. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  158. st %r12,SP_ILC(%r15)
  159. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  160. la %r12,0
  161. stg %r12,__SF_BACKCHAIN(%r15)
  162. .endm
  163. .macro RESTORE_ALL psworg,sync
  164. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  165. .if !\sync
  166. ni \psworg+1,0xfd # clear wait state bit
  167. .endif
  168. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  169. STORE_TIMER __LC_EXIT_TIMER
  170. lpswe \psworg # back to caller
  171. .endm
  172. /*
  173. * Scheduler resume function, called by switch_to
  174. * gpr2 = (task_struct *) prev
  175. * gpr3 = (task_struct *) next
  176. * Returns:
  177. * gpr2 = prev
  178. */
  179. .globl __switch_to
  180. __switch_to:
  181. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  182. jz __switch_to_noper # if not we're fine
  183. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  184. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  185. je __switch_to_noper # we got away without bashing TLB's
  186. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  187. __switch_to_noper:
  188. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  189. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  190. jz __switch_to_no_mcck
  191. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  192. lg %r4,__THREAD_info(%r3) # get thread_info of next
  193. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  194. __switch_to_no_mcck:
  195. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  196. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  197. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  198. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  199. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  200. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  201. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  202. stg %r3,__LC_THREAD_INFO
  203. aghi %r3,STACK_SIZE
  204. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  205. br %r14
  206. __critical_start:
  207. /*
  208. * SVC interrupt handler routine. System calls are synchronous events and
  209. * are executed with interrupts enabled.
  210. */
  211. .globl system_call
  212. system_call:
  213. STORE_TIMER __LC_SYNC_ENTER_TIMER
  214. sysc_saveall:
  215. SAVE_ALL_BASE __LC_SAVE_AREA
  216. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  217. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  218. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  219. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  220. sysc_vtime:
  221. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  222. sysc_stime:
  223. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  224. sysc_update:
  225. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  226. #endif
  227. sysc_do_svc:
  228. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  229. slag %r7,%r7,2 # *4 and test for svc 0
  230. jnz sysc_nr_ok
  231. # svc 0: system call number in %r1
  232. cl %r1,BASED(.Lnr_syscalls)
  233. jnl sysc_nr_ok
  234. lgfr %r7,%r1 # clear high word in r1
  235. slag %r7,%r7,2 # svc 0: system call number in %r1
  236. sysc_nr_ok:
  237. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  238. sysc_do_restart:
  239. larl %r10,sys_call_table
  240. #ifdef CONFIG_COMPAT
  241. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  242. jno sysc_noemu
  243. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  244. sysc_noemu:
  245. #endif
  246. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  247. lgf %r8,0(%r7,%r10) # load address of system call routine
  248. jnz sysc_tracesys
  249. basr %r14,%r8 # call sys_xxxx
  250. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  251. sysc_return:
  252. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  253. jnz sysc_work # there is work to do (signals etc.)
  254. sysc_restore:
  255. #ifdef CONFIG_TRACE_IRQFLAGS
  256. larl %r1,sysc_restore_trace_psw
  257. lpswe 0(%r1)
  258. sysc_restore_trace:
  259. TRACE_IRQS_CHECK
  260. LOCKDEP_SYS_EXIT
  261. #endif
  262. sysc_leave:
  263. RESTORE_ALL __LC_RETURN_PSW,1
  264. sysc_done:
  265. #ifdef CONFIG_TRACE_IRQFLAGS
  266. .align 8
  267. .globl sysc_restore_trace_psw
  268. sysc_restore_trace_psw:
  269. .quad 0, sysc_restore_trace
  270. #endif
  271. #
  272. # recheck if there is more work to do
  273. #
  274. sysc_work_loop:
  275. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  276. jz sysc_restore # there is no work to do
  277. #
  278. # One of the work bits is on. Find out which one.
  279. #
  280. sysc_work:
  281. tm SP_PSW+1(%r15),0x01 # returning to user ?
  282. jno sysc_restore
  283. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  284. jo sysc_mcck_pending
  285. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  286. jo sysc_reschedule
  287. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  288. jnz sysc_sigpending
  289. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  290. jo sysc_restart
  291. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  292. jo sysc_singlestep
  293. j sysc_restore
  294. sysc_work_done:
  295. #
  296. # _TIF_NEED_RESCHED is set, call schedule
  297. #
  298. sysc_reschedule:
  299. larl %r14,sysc_work_loop
  300. jg schedule # return point is sysc_return
  301. #
  302. # _TIF_MCCK_PENDING is set, call handler
  303. #
  304. sysc_mcck_pending:
  305. larl %r14,sysc_work_loop
  306. jg s390_handle_mcck # TIF bit will be cleared by handler
  307. #
  308. # _TIF_SIGPENDING is set, call do_signal
  309. #
  310. sysc_sigpending:
  311. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  312. la %r2,SP_PTREGS(%r15) # load pt_regs
  313. brasl %r14,do_signal # call do_signal
  314. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  315. jo sysc_restart
  316. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  317. jo sysc_singlestep
  318. j sysc_work_loop
  319. #
  320. # _TIF_RESTART_SVC is set, set up registers and restart svc
  321. #
  322. sysc_restart:
  323. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  324. lg %r7,SP_R2(%r15) # load new svc number
  325. slag %r7,%r7,2 # *4
  326. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  327. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  328. j sysc_do_restart # restart svc
  329. #
  330. # _TIF_SINGLE_STEP is set, call do_single_step
  331. #
  332. sysc_singlestep:
  333. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  334. lhi %r0,__LC_PGM_OLD_PSW
  335. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  336. la %r2,SP_PTREGS(%r15) # address of register-save area
  337. larl %r14,sysc_return # load adr. of system return
  338. jg do_single_step # branch to do_sigtrap
  339. #
  340. # call syscall_trace before and after system call
  341. # special linkage: %r12 contains the return address for trace_svc
  342. #
  343. sysc_tracesys:
  344. la %r2,SP_PTREGS(%r15) # load pt_regs
  345. la %r3,0
  346. srl %r7,2
  347. stg %r7,SP_R2(%r15)
  348. brasl %r14,syscall_trace
  349. lghi %r0,NR_syscalls
  350. clg %r0,SP_R2(%r15)
  351. jnh sysc_tracenogo
  352. lg %r7,SP_R2(%r15) # strace might have changed the
  353. sll %r7,2 # system call
  354. lgf %r8,0(%r7,%r10)
  355. sysc_tracego:
  356. lmg %r3,%r6,SP_R3(%r15)
  357. lg %r2,SP_ORIG_R2(%r15)
  358. basr %r14,%r8 # call sys_xxx
  359. stg %r2,SP_R2(%r15) # store return value
  360. sysc_tracenogo:
  361. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  362. jz sysc_return
  363. la %r2,SP_PTREGS(%r15) # load pt_regs
  364. la %r3,1
  365. larl %r14,sysc_return # return point is sysc_return
  366. jg syscall_trace
  367. #
  368. # a new process exits the kernel with ret_from_fork
  369. #
  370. .globl ret_from_fork
  371. ret_from_fork:
  372. lg %r13,__LC_SVC_NEW_PSW+8
  373. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  374. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  375. jo 0f
  376. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  377. 0: brasl %r14,schedule_tail
  378. TRACE_IRQS_ON
  379. stosm 24(%r15),0x03 # reenable interrupts
  380. j sysc_return
  381. #
  382. # kernel_execve function needs to deal with pt_regs that is not
  383. # at the usual place
  384. #
  385. .globl kernel_execve
  386. kernel_execve:
  387. stmg %r12,%r15,96(%r15)
  388. lgr %r14,%r15
  389. aghi %r15,-SP_SIZE
  390. stg %r14,__SF_BACKCHAIN(%r15)
  391. la %r12,SP_PTREGS(%r15)
  392. xc 0(__PT_SIZE,%r12),0(%r12)
  393. lgr %r5,%r12
  394. brasl %r14,do_execve
  395. ltgfr %r2,%r2
  396. je 0f
  397. aghi %r15,SP_SIZE
  398. lmg %r12,%r15,96(%r15)
  399. br %r14
  400. # execve succeeded.
  401. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  402. lg %r15,__LC_KERNEL_STACK # load ksp
  403. aghi %r15,-SP_SIZE # make room for registers & psw
  404. lg %r13,__LC_SVC_NEW_PSW+8
  405. lg %r9,__LC_THREAD_INFO
  406. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  407. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  408. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  409. brasl %r14,execve_tail
  410. j sysc_return
  411. /*
  412. * Program check handler routine
  413. */
  414. .globl pgm_check_handler
  415. pgm_check_handler:
  416. /*
  417. * First we need to check for a special case:
  418. * Single stepping an instruction that disables the PER event mask will
  419. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  420. * For a single stepped SVC the program check handler gets control after
  421. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  422. * then handle the PER event. Therefore we update the SVC old PSW to point
  423. * to the pgm_check_handler and branch to the SVC handler after we checked
  424. * if we have to load the kernel stack register.
  425. * For every other possible cause for PER event without the PER mask set
  426. * we just ignore the PER event (FIXME: is there anything we have to do
  427. * for LPSW?).
  428. */
  429. STORE_TIMER __LC_SYNC_ENTER_TIMER
  430. SAVE_ALL_BASE __LC_SAVE_AREA
  431. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  432. jnz pgm_per # got per exception -> special case
  433. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  434. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  435. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  436. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  437. jz pgm_no_vtime
  438. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  439. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  440. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  441. pgm_no_vtime:
  442. #endif
  443. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  444. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  445. TRACE_IRQS_OFF
  446. lgf %r3,__LC_PGM_ILC # load program interruption code
  447. lghi %r8,0x7f
  448. ngr %r8,%r3
  449. pgm_do_call:
  450. sll %r8,3
  451. larl %r1,pgm_check_table
  452. lg %r1,0(%r8,%r1) # load address of handler routine
  453. la %r2,SP_PTREGS(%r15) # address of register-save area
  454. larl %r14,sysc_return
  455. br %r1 # branch to interrupt-handler
  456. #
  457. # handle per exception
  458. #
  459. pgm_per:
  460. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  461. jnz pgm_per_std # ok, normal per event from user space
  462. # ok its one of the special cases, now we need to find out which one
  463. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  464. je pgm_svcper
  465. # no interesting special case, ignore PER event
  466. lmg %r12,%r15,__LC_SAVE_AREA
  467. lpswe __LC_PGM_OLD_PSW
  468. #
  469. # Normal per exception
  470. #
  471. pgm_per_std:
  472. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  473. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  474. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  475. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  476. jz pgm_no_vtime2
  477. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  478. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  479. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  480. pgm_no_vtime2:
  481. #endif
  482. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  483. TRACE_IRQS_OFF
  484. lg %r1,__TI_task(%r9)
  485. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  486. jz kernel_per
  487. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  488. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  489. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  490. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  491. lgf %r3,__LC_PGM_ILC # load program interruption code
  492. lghi %r8,0x7f
  493. ngr %r8,%r3 # clear per-event-bit and ilc
  494. je sysc_return
  495. j pgm_do_call
  496. #
  497. # it was a single stepped SVC that is causing all the trouble
  498. #
  499. pgm_svcper:
  500. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  501. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  502. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  503. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  504. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  505. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  506. #endif
  507. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  508. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  509. lg %r1,__TI_task(%r9)
  510. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  511. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  512. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  513. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  514. TRACE_IRQS_ON
  515. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  516. j sysc_do_svc
  517. #
  518. # per was called from kernel, must be kprobes
  519. #
  520. kernel_per:
  521. lhi %r0,__LC_PGM_OLD_PSW
  522. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  523. la %r2,SP_PTREGS(%r15) # address of register-save area
  524. larl %r14,sysc_restore # load adr. of system ret, no work
  525. jg do_single_step # branch to do_single_step
  526. /*
  527. * IO interrupt handler routine
  528. */
  529. .globl io_int_handler
  530. io_int_handler:
  531. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  532. stck __LC_INT_CLOCK
  533. SAVE_ALL_BASE __LC_SAVE_AREA+32
  534. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  535. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  536. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  537. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  538. jz io_no_vtime
  539. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  540. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  541. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  542. io_no_vtime:
  543. #endif
  544. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  545. TRACE_IRQS_OFF
  546. la %r2,SP_PTREGS(%r15) # address of register-save area
  547. brasl %r14,do_IRQ # call standard irq handler
  548. io_return:
  549. tm __TI_flags+7(%r9),_TIF_WORK_INT
  550. jnz io_work # there is work to do (signals etc.)
  551. io_restore:
  552. #ifdef CONFIG_TRACE_IRQFLAGS
  553. larl %r1,io_restore_trace_psw
  554. lpswe 0(%r1)
  555. io_restore_trace:
  556. TRACE_IRQS_CHECK
  557. LOCKDEP_SYS_EXIT
  558. #endif
  559. io_leave:
  560. RESTORE_ALL __LC_RETURN_PSW,0
  561. io_done:
  562. #ifdef CONFIG_TRACE_IRQFLAGS
  563. .align 8
  564. .globl io_restore_trace_psw
  565. io_restore_trace_psw:
  566. .quad 0, io_restore_trace
  567. #endif
  568. #
  569. # switch to kernel stack, then check TIF bits
  570. #
  571. io_work:
  572. tm SP_PSW+1(%r15),0x01 # returning to user ?
  573. #ifndef CONFIG_PREEMPT
  574. jno io_restore # no-> skip resched & signal
  575. #else
  576. jnz io_work_user # yes -> do resched & signal
  577. # check for preemptive scheduling
  578. icm %r0,15,__TI_precount(%r9)
  579. jnz io_restore # preemption is disabled
  580. # switch to kernel stack
  581. lg %r1,SP_R15(%r15)
  582. aghi %r1,-SP_SIZE
  583. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  584. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  585. lgr %r15,%r1
  586. io_resume_loop:
  587. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  588. jno io_restore
  589. larl %r14,io_resume_loop
  590. jg preempt_schedule_irq
  591. #endif
  592. io_work_user:
  593. lg %r1,__LC_KERNEL_STACK
  594. aghi %r1,-SP_SIZE
  595. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  596. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  597. lgr %r15,%r1
  598. #
  599. # One of the work bits is on. Find out which one.
  600. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  601. # and _TIF_MCCK_PENDING
  602. #
  603. io_work_loop:
  604. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  605. jo io_mcck_pending
  606. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  607. jo io_reschedule
  608. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  609. jnz io_sigpending
  610. j io_restore
  611. io_work_done:
  612. #
  613. # _TIF_MCCK_PENDING is set, call handler
  614. #
  615. io_mcck_pending:
  616. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  617. j io_work_loop
  618. #
  619. # _TIF_NEED_RESCHED is set, call schedule
  620. #
  621. io_reschedule:
  622. TRACE_IRQS_ON
  623. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  624. brasl %r14,schedule # call scheduler
  625. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  626. TRACE_IRQS_OFF
  627. tm __TI_flags+7(%r9),_TIF_WORK_INT
  628. jz io_restore # there is no work to do
  629. j io_work_loop
  630. #
  631. # _TIF_SIGPENDING or is set, call do_signal
  632. #
  633. io_sigpending:
  634. TRACE_IRQS_ON
  635. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  636. la %r2,SP_PTREGS(%r15) # load pt_regs
  637. brasl %r14,do_signal # call do_signal
  638. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  639. TRACE_IRQS_OFF
  640. j io_work_loop
  641. /*
  642. * External interrupt handler routine
  643. */
  644. .globl ext_int_handler
  645. ext_int_handler:
  646. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  647. stck __LC_INT_CLOCK
  648. SAVE_ALL_BASE __LC_SAVE_AREA+32
  649. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  650. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  651. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  652. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  653. jz ext_no_vtime
  654. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  655. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  656. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  657. ext_no_vtime:
  658. #endif
  659. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  660. TRACE_IRQS_OFF
  661. la %r2,SP_PTREGS(%r15) # address of register-save area
  662. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  663. brasl %r14,do_extint
  664. j io_return
  665. __critical_end:
  666. /*
  667. * Machine check handler routines
  668. */
  669. .globl mcck_int_handler
  670. mcck_int_handler:
  671. la %r1,4095 # revalidate r1
  672. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  673. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  674. SAVE_ALL_BASE __LC_SAVE_AREA+64
  675. la %r12,__LC_MCK_OLD_PSW
  676. tm __LC_MCCK_CODE,0x80 # system damage?
  677. jo mcck_int_main # yes -> rest of mcck code invalid
  678. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  679. la %r14,4095
  680. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  681. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  682. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  683. jo 1f
  684. la %r14,__LC_SYNC_ENTER_TIMER
  685. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  686. jl 0f
  687. la %r14,__LC_ASYNC_ENTER_TIMER
  688. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  689. jl 0f
  690. la %r14,__LC_EXIT_TIMER
  691. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  692. jl 0f
  693. la %r14,__LC_LAST_UPDATE_TIMER
  694. 0: spt 0(%r14)
  695. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  696. 1:
  697. #endif
  698. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  699. jno mcck_int_main # no -> skip cleanup critical
  700. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  701. jnz mcck_int_main # from user -> load kernel stack
  702. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  703. jhe mcck_int_main
  704. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  705. jl mcck_int_main
  706. brasl %r14,cleanup_critical
  707. mcck_int_main:
  708. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  709. slgr %r14,%r15
  710. srag %r14,%r14,PAGE_SHIFT
  711. jz 0f
  712. lg %r15,__LC_PANIC_STACK # load panic stack
  713. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  714. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  715. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  716. jno mcck_no_vtime # no -> no timer update
  717. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  718. jz mcck_no_vtime
  719. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  720. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  721. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  722. mcck_no_vtime:
  723. #endif
  724. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  725. la %r2,SP_PTREGS(%r15) # load pt_regs
  726. brasl %r14,s390_do_machine_check
  727. tm SP_PSW+1(%r15),0x01 # returning to user ?
  728. jno mcck_return
  729. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  730. aghi %r1,-SP_SIZE
  731. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  732. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  733. lgr %r15,%r1
  734. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  735. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  736. jno mcck_return
  737. TRACE_IRQS_OFF
  738. brasl %r14,s390_handle_mcck
  739. TRACE_IRQS_ON
  740. mcck_return:
  741. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  742. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  743. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  744. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  745. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  746. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  747. jno 0f
  748. stpt __LC_EXIT_TIMER
  749. 0:
  750. #endif
  751. lpswe __LC_RETURN_MCCK_PSW # back to caller
  752. /*
  753. * Restart interruption handler, kick starter for additional CPUs
  754. */
  755. #ifdef CONFIG_SMP
  756. __CPUINIT
  757. .globl restart_int_handler
  758. restart_int_handler:
  759. lg %r15,__LC_SAVE_AREA+120 # load ksp
  760. lghi %r10,__LC_CREGS_SAVE_AREA
  761. lctlg %c0,%c15,0(%r10) # get new ctl regs
  762. lghi %r10,__LC_AREGS_SAVE_AREA
  763. lam %a0,%a15,0(%r10)
  764. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  765. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  766. jg start_secondary
  767. .previous
  768. #else
  769. /*
  770. * If we do not run with SMP enabled, let the new CPU crash ...
  771. */
  772. .globl restart_int_handler
  773. restart_int_handler:
  774. basr %r1,0
  775. restart_base:
  776. lpswe restart_crash-restart_base(%r1)
  777. .align 8
  778. restart_crash:
  779. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  780. restart_go:
  781. #endif
  782. #ifdef CONFIG_CHECK_STACK
  783. /*
  784. * The synchronous or the asynchronous stack overflowed. We are dead.
  785. * No need to properly save the registers, we are going to panic anyway.
  786. * Setup a pt_regs so that show_trace can provide a good call trace.
  787. */
  788. stack_overflow:
  789. lg %r15,__LC_PANIC_STACK # change to panic stack
  790. aghi %r15,-SP_SIZE
  791. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  792. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  793. la %r1,__LC_SAVE_AREA
  794. chi %r12,__LC_SVC_OLD_PSW
  795. je 0f
  796. chi %r12,__LC_PGM_OLD_PSW
  797. je 0f
  798. la %r1,__LC_SAVE_AREA+32
  799. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  800. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  801. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  802. la %r2,SP_PTREGS(%r15) # load pt_regs
  803. jg kernel_stack_overflow
  804. #endif
  805. cleanup_table_system_call:
  806. .quad system_call, sysc_do_svc
  807. cleanup_table_sysc_return:
  808. .quad sysc_return, sysc_leave
  809. cleanup_table_sysc_leave:
  810. .quad sysc_leave, sysc_done
  811. cleanup_table_sysc_work_loop:
  812. .quad sysc_work_loop, sysc_work_done
  813. cleanup_table_io_return:
  814. .quad io_return, io_leave
  815. cleanup_table_io_leave:
  816. .quad io_leave, io_done
  817. cleanup_table_io_work_loop:
  818. .quad io_work_loop, io_work_done
  819. cleanup_critical:
  820. clc 8(8,%r12),BASED(cleanup_table_system_call)
  821. jl 0f
  822. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  823. jl cleanup_system_call
  824. 0:
  825. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  826. jl 0f
  827. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  828. jl cleanup_sysc_return
  829. 0:
  830. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  831. jl 0f
  832. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  833. jl cleanup_sysc_leave
  834. 0:
  835. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  836. jl 0f
  837. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  838. jl cleanup_sysc_return
  839. 0:
  840. clc 8(8,%r12),BASED(cleanup_table_io_return)
  841. jl 0f
  842. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  843. jl cleanup_io_return
  844. 0:
  845. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  846. jl 0f
  847. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  848. jl cleanup_io_leave
  849. 0:
  850. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  851. jl 0f
  852. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  853. jl cleanup_io_return
  854. 0:
  855. br %r14
  856. cleanup_system_call:
  857. mvc __LC_RETURN_PSW(16),0(%r12)
  858. cghi %r12,__LC_MCK_OLD_PSW
  859. je 0f
  860. la %r12,__LC_SAVE_AREA+32
  861. j 1f
  862. 0: la %r12,__LC_SAVE_AREA+64
  863. 1:
  864. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  865. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  866. jh 0f
  867. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  868. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  869. jhe cleanup_vtime
  870. #endif
  871. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  872. jh 0f
  873. mvc __LC_SAVE_AREA(32),0(%r12)
  874. 0: stg %r13,8(%r12)
  875. stg %r12,__LC_SAVE_AREA+96 # argh
  876. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  877. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  878. lg %r12,__LC_SAVE_AREA+96 # argh
  879. stg %r15,24(%r12)
  880. llgh %r7,__LC_SVC_INT_CODE
  881. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  882. cleanup_vtime:
  883. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  884. jhe cleanup_stime
  885. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  886. cleanup_stime:
  887. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  888. jh cleanup_update
  889. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  890. cleanup_update:
  891. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  892. #endif
  893. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  894. la %r12,__LC_RETURN_PSW
  895. br %r14
  896. cleanup_system_call_insn:
  897. .quad sysc_saveall
  898. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  899. .quad system_call
  900. .quad sysc_vtime
  901. .quad sysc_stime
  902. .quad sysc_update
  903. #endif
  904. cleanup_sysc_return:
  905. mvc __LC_RETURN_PSW(8),0(%r12)
  906. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  907. la %r12,__LC_RETURN_PSW
  908. br %r14
  909. cleanup_sysc_leave:
  910. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  911. je 2f
  912. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  913. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  914. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  915. je 2f
  916. #endif
  917. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  918. cghi %r12,__LC_MCK_OLD_PSW
  919. jne 0f
  920. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  921. j 1f
  922. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  923. 1: lmg %r0,%r11,SP_R0(%r15)
  924. lg %r15,SP_R15(%r15)
  925. 2: la %r12,__LC_RETURN_PSW
  926. br %r14
  927. cleanup_sysc_leave_insn:
  928. .quad sysc_done - 4
  929. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  930. .quad sysc_done - 8
  931. #endif
  932. cleanup_io_return:
  933. mvc __LC_RETURN_PSW(8),0(%r12)
  934. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  935. la %r12,__LC_RETURN_PSW
  936. br %r14
  937. cleanup_io_leave:
  938. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  939. je 2f
  940. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  941. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  942. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  943. je 2f
  944. #endif
  945. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  946. cghi %r12,__LC_MCK_OLD_PSW
  947. jne 0f
  948. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  949. j 1f
  950. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  951. 1: lmg %r0,%r11,SP_R0(%r15)
  952. lg %r15,SP_R15(%r15)
  953. 2: la %r12,__LC_RETURN_PSW
  954. br %r14
  955. cleanup_io_leave_insn:
  956. .quad io_done - 4
  957. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  958. .quad io_done - 8
  959. #endif
  960. /*
  961. * Integer constants
  962. */
  963. .align 4
  964. .Lconst:
  965. .Lnr_syscalls: .long NR_syscalls
  966. .L0x0130: .short 0x130
  967. .L0x0140: .short 0x140
  968. .L0x0150: .short 0x150
  969. .L0x0160: .short 0x160
  970. .L0x0170: .short 0x170
  971. .Lcritical_start:
  972. .quad __critical_start
  973. .Lcritical_end:
  974. .quad __critical_end
  975. .section .rodata, "a"
  976. #define SYSCALL(esa,esame,emu) .long esame
  977. sys_call_table:
  978. #include "syscalls.S"
  979. #undef SYSCALL
  980. #ifdef CONFIG_COMPAT
  981. #define SYSCALL(esa,esame,emu) .long emu
  982. sys_call_table_emu:
  983. #include "syscalls.S"
  984. #undef SYSCALL
  985. #endif