processor.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #include <linux/linkage.h>
  13. #include <linux/irqflags.h>
  14. #include <asm/cpu.h>
  15. #include <asm/page.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/setup.h>
  18. /*
  19. * Default implementation of macro that returns current
  20. * instruction pointer ("program counter").
  21. */
  22. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  23. static inline void get_cpu_id(struct cpuid *ptr)
  24. {
  25. asm volatile("stidp %0" : "=Q" (*ptr));
  26. }
  27. extern void s390_adjust_jiffies(void);
  28. extern const struct seq_operations cpuinfo_op;
  29. extern int sysctl_ieee_emulation_warnings;
  30. /*
  31. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  32. */
  33. #ifndef CONFIG_64BIT
  34. #define TASK_SIZE (1UL << 31)
  35. #define TASK_UNMAPPED_BASE (1UL << 30)
  36. #else /* CONFIG_64BIT */
  37. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  38. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  39. (1UL << 30) : (1UL << 41))
  40. #define TASK_SIZE TASK_SIZE_OF(current)
  41. #endif /* CONFIG_64BIT */
  42. #ifndef CONFIG_64BIT
  43. #define STACK_TOP (1UL << 31)
  44. #define STACK_TOP_MAX (1UL << 31)
  45. #else /* CONFIG_64BIT */
  46. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  47. #define STACK_TOP_MAX (1UL << 42)
  48. #endif /* CONFIG_64BIT */
  49. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  50. typedef struct {
  51. __u32 ar4;
  52. } mm_segment_t;
  53. /*
  54. * Thread structure
  55. */
  56. struct thread_struct {
  57. s390_fp_regs fp_regs;
  58. unsigned int acrs[NUM_ACRS];
  59. unsigned long ksp; /* kernel stack pointer */
  60. mm_segment_t mm_segment;
  61. unsigned long gmap_addr; /* address of last gmap fault. */
  62. struct per_regs per_user; /* User specified PER registers */
  63. struct per_event per_event; /* Cause of the last PER trap */
  64. /* pfault_wait is used to block the process on a pfault event */
  65. unsigned long pfault_wait;
  66. struct list_head list;
  67. };
  68. typedef struct thread_struct thread_struct;
  69. /*
  70. * Stack layout of a C stack frame.
  71. */
  72. #ifndef __PACK_STACK
  73. struct stack_frame {
  74. unsigned long back_chain;
  75. unsigned long empty1[5];
  76. unsigned long gprs[10];
  77. unsigned int empty2[8];
  78. };
  79. #else
  80. struct stack_frame {
  81. unsigned long empty1[5];
  82. unsigned int empty2[8];
  83. unsigned long gprs[10];
  84. unsigned long back_chain;
  85. };
  86. #endif
  87. #define ARCH_MIN_TASKALIGN 8
  88. #define INIT_THREAD { \
  89. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  90. }
  91. /*
  92. * Do necessary setup to start up a new thread.
  93. */
  94. #define start_thread(regs, new_psw, new_stackp) do { \
  95. regs->psw.mask = psw_user_bits | PSW_MASK_EA | PSW_MASK_BA; \
  96. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  97. regs->gprs[15] = new_stackp; \
  98. } while (0)
  99. #define start_thread31(regs, new_psw, new_stackp) do { \
  100. regs->psw.mask = psw_user_bits | PSW_MASK_BA; \
  101. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  102. regs->gprs[15] = new_stackp; \
  103. __tlb_flush_mm(current->mm); \
  104. crst_table_downgrade(current->mm, 1UL << 31); \
  105. update_mm(current->mm, current); \
  106. } while (0)
  107. /* Forward declaration, a strange C thing */
  108. struct task_struct;
  109. struct mm_struct;
  110. struct seq_file;
  111. /* Free all resources held by a thread. */
  112. extern void release_thread(struct task_struct *);
  113. extern int kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  114. /*
  115. * Return saved PC of a blocked thread.
  116. */
  117. extern unsigned long thread_saved_pc(struct task_struct *t);
  118. extern void show_code(struct pt_regs *regs);
  119. unsigned long get_wchan(struct task_struct *p);
  120. #define task_pt_regs(tsk) ((struct pt_regs *) \
  121. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  122. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  123. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  124. static inline unsigned short stap(void)
  125. {
  126. unsigned short cpu_address;
  127. asm volatile("stap %0" : "=m" (cpu_address));
  128. return cpu_address;
  129. }
  130. /*
  131. * Give up the time slice of the virtual PU.
  132. */
  133. static inline void cpu_relax(void)
  134. {
  135. if (MACHINE_HAS_DIAG44)
  136. asm volatile("diag 0,0,68");
  137. barrier();
  138. }
  139. static inline void psw_set_key(unsigned int key)
  140. {
  141. asm volatile("spka 0(%0)" : : "d" (key));
  142. }
  143. /*
  144. * Set PSW to specified value.
  145. */
  146. static inline void __load_psw(psw_t psw)
  147. {
  148. #ifndef CONFIG_64BIT
  149. asm volatile("lpsw %0" : : "Q" (psw) : "cc");
  150. #else
  151. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  152. #endif
  153. }
  154. /*
  155. * Set PSW mask to specified value, while leaving the
  156. * PSW addr pointing to the next instruction.
  157. */
  158. static inline void __load_psw_mask (unsigned long mask)
  159. {
  160. unsigned long addr;
  161. psw_t psw;
  162. psw.mask = mask;
  163. #ifndef CONFIG_64BIT
  164. asm volatile(
  165. " basr %0,0\n"
  166. "0: ahi %0,1f-0b\n"
  167. " st %0,%O1+4(%R1)\n"
  168. " lpsw %1\n"
  169. "1:"
  170. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  171. #else /* CONFIG_64BIT */
  172. asm volatile(
  173. " larl %0,1f\n"
  174. " stg %0,%O1+8(%R1)\n"
  175. " lpswe %1\n"
  176. "1:"
  177. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  178. #endif /* CONFIG_64BIT */
  179. }
  180. /*
  181. * Rewind PSW instruction address by specified number of bytes.
  182. */
  183. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  184. {
  185. #ifndef CONFIG_64BIT
  186. if (psw.addr & PSW_ADDR_AMODE)
  187. /* 31 bit mode */
  188. return (psw.addr - ilc) | PSW_ADDR_AMODE;
  189. /* 24 bit mode */
  190. return (psw.addr - ilc) & ((1UL << 24) - 1);
  191. #else
  192. unsigned long mask;
  193. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  194. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  195. (1UL << 24) - 1;
  196. return (psw.addr - ilc) & mask;
  197. #endif
  198. }
  199. /*
  200. * Function to drop a processor into disabled wait state
  201. */
  202. static inline void __noreturn disabled_wait(unsigned long code)
  203. {
  204. unsigned long ctl_buf;
  205. psw_t dw_psw;
  206. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  207. dw_psw.addr = code;
  208. /*
  209. * Store status and then load disabled wait psw,
  210. * the processor is dead afterwards
  211. */
  212. #ifndef CONFIG_64BIT
  213. asm volatile(
  214. " stctl 0,0,0(%2)\n"
  215. " ni 0(%2),0xef\n" /* switch off protection */
  216. " lctl 0,0,0(%2)\n"
  217. " stpt 0xd8\n" /* store timer */
  218. " stckc 0xe0\n" /* store clock comparator */
  219. " stpx 0x108\n" /* store prefix register */
  220. " stam 0,15,0x120\n" /* store access registers */
  221. " std 0,0x160\n" /* store f0 */
  222. " std 2,0x168\n" /* store f2 */
  223. " std 4,0x170\n" /* store f4 */
  224. " std 6,0x178\n" /* store f6 */
  225. " stm 0,15,0x180\n" /* store general registers */
  226. " stctl 0,15,0x1c0\n" /* store control registers */
  227. " oi 0x1c0,0x10\n" /* fake protection bit */
  228. " lpsw 0(%1)"
  229. : "=m" (ctl_buf)
  230. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
  231. #else /* CONFIG_64BIT */
  232. asm volatile(
  233. " stctg 0,0,0(%2)\n"
  234. " ni 4(%2),0xef\n" /* switch off protection */
  235. " lctlg 0,0,0(%2)\n"
  236. " lghi 1,0x1000\n"
  237. " stpt 0x328(1)\n" /* store timer */
  238. " stckc 0x330(1)\n" /* store clock comparator */
  239. " stpx 0x318(1)\n" /* store prefix register */
  240. " stam 0,15,0x340(1)\n"/* store access registers */
  241. " stfpc 0x31c(1)\n" /* store fpu control */
  242. " std 0,0x200(1)\n" /* store f0 */
  243. " std 1,0x208(1)\n" /* store f1 */
  244. " std 2,0x210(1)\n" /* store f2 */
  245. " std 3,0x218(1)\n" /* store f3 */
  246. " std 4,0x220(1)\n" /* store f4 */
  247. " std 5,0x228(1)\n" /* store f5 */
  248. " std 6,0x230(1)\n" /* store f6 */
  249. " std 7,0x238(1)\n" /* store f7 */
  250. " std 8,0x240(1)\n" /* store f8 */
  251. " std 9,0x248(1)\n" /* store f9 */
  252. " std 10,0x250(1)\n" /* store f10 */
  253. " std 11,0x258(1)\n" /* store f11 */
  254. " std 12,0x260(1)\n" /* store f12 */
  255. " std 13,0x268(1)\n" /* store f13 */
  256. " std 14,0x270(1)\n" /* store f14 */
  257. " std 15,0x278(1)\n" /* store f15 */
  258. " stmg 0,15,0x280(1)\n"/* store general registers */
  259. " stctg 0,15,0x380(1)\n"/* store control registers */
  260. " oi 0x384(1),0x10\n"/* fake protection bit */
  261. " lpswe 0(%1)"
  262. : "=m" (ctl_buf)
  263. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  264. #endif /* CONFIG_64BIT */
  265. while (1);
  266. }
  267. /*
  268. * Use to set psw mask except for the first byte which
  269. * won't be changed by this function.
  270. */
  271. static inline void
  272. __set_psw_mask(unsigned long mask)
  273. {
  274. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  275. }
  276. #define local_mcck_enable() \
  277. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT | PSW_MASK_MCHECK)
  278. #define local_mcck_disable() \
  279. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT)
  280. /*
  281. * Basic Machine Check/Program Check Handler.
  282. */
  283. extern void s390_base_mcck_handler(void);
  284. extern void s390_base_pgm_handler(void);
  285. extern void s390_base_ext_handler(void);
  286. extern void (*s390_base_mcck_handler_fn)(void);
  287. extern void (*s390_base_pgm_handler_fn)(void);
  288. extern void (*s390_base_ext_handler_fn)(void);
  289. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  290. /*
  291. * Helper macro for exception table entries
  292. */
  293. #ifndef CONFIG_64BIT
  294. #define EX_TABLE(_fault,_target) \
  295. ".section __ex_table,\"a\"\n" \
  296. " .align 4\n" \
  297. " .long " #_fault "," #_target "\n" \
  298. ".previous\n"
  299. #else
  300. #define EX_TABLE(_fault,_target) \
  301. ".section __ex_table,\"a\"\n" \
  302. " .align 8\n" \
  303. " .quad " #_fault "," #_target "\n" \
  304. ".previous\n"
  305. #endif
  306. extern int memcpy_real(void *, void *, size_t);
  307. extern void memcpy_absolute(void *, void *, size_t);
  308. #define mem_assign_absolute(dest, val) { \
  309. __typeof__(dest) __tmp = (val); \
  310. \
  311. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  312. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  313. }
  314. #endif /* __ASM_S390_PROCESSOR_H */