gpio-omap.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * OMAP GPIO handling defines and functions
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. *
  6. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #ifndef __ASM_ARCH_OMAP_GPIO_H
  24. #define __ASM_ARCH_OMAP_GPIO_H
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #define OMAP1_MPUIO_BASE 0xfffb5000
  28. /*
  29. * These are the omap15xx/16xx offsets. The omap7xx offset are
  30. * OMAP_MPUIO_ / 2 offsets below.
  31. */
  32. #define OMAP_MPUIO_INPUT_LATCH 0x00
  33. #define OMAP_MPUIO_OUTPUT 0x04
  34. #define OMAP_MPUIO_IO_CNTL 0x08
  35. #define OMAP_MPUIO_KBR_LATCH 0x10
  36. #define OMAP_MPUIO_KBC 0x14
  37. #define OMAP_MPUIO_GPIO_EVENT_MODE 0x18
  38. #define OMAP_MPUIO_GPIO_INT_EDGE 0x1c
  39. #define OMAP_MPUIO_KBD_INT 0x20
  40. #define OMAP_MPUIO_GPIO_INT 0x24
  41. #define OMAP_MPUIO_KBD_MASKIT 0x28
  42. #define OMAP_MPUIO_GPIO_MASKIT 0x2c
  43. #define OMAP_MPUIO_GPIO_DEBOUNCING 0x30
  44. #define OMAP_MPUIO_LATCH 0x34
  45. #define OMAP34XX_NR_GPIOS 6
  46. /*
  47. * OMAP1510 GPIO registers
  48. */
  49. #define OMAP1510_GPIO_DATA_INPUT 0x00
  50. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  51. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  52. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  53. #define OMAP1510_GPIO_INT_MASK 0x10
  54. #define OMAP1510_GPIO_INT_STATUS 0x14
  55. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  56. #define OMAP1510_IH_GPIO_BASE 64
  57. /*
  58. * OMAP1610 specific GPIO registers
  59. */
  60. #define OMAP1610_GPIO_REVISION 0x0000
  61. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  62. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  63. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  64. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  65. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  66. #define OMAP1610_GPIO_DATAIN 0x002c
  67. #define OMAP1610_GPIO_DATAOUT 0x0030
  68. #define OMAP1610_GPIO_DIRECTION 0x0034
  69. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  70. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  71. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  72. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  73. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  74. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  75. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  76. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  77. /*
  78. * OMAP7XX specific GPIO registers
  79. */
  80. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  81. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  82. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  83. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  84. #define OMAP7XX_GPIO_INT_MASK 0x10
  85. #define OMAP7XX_GPIO_INT_STATUS 0x14
  86. /*
  87. * omap2+ specific GPIO registers
  88. */
  89. #define OMAP24XX_GPIO_REVISION 0x0000
  90. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  91. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  92. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  93. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  94. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. #define OMAP4_GPIO_REVISION 0x0000
  112. #define OMAP4_GPIO_EOI 0x0020
  113. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  114. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  115. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  116. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  117. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  118. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  119. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  120. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  121. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  122. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  123. #define OMAP4_GPIO_IRQENABLE1 0x011c
  124. #define OMAP4_GPIO_WAKE_EN 0x0120
  125. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  126. #define OMAP4_GPIO_IRQENABLE2 0x012c
  127. #define OMAP4_GPIO_CTRL 0x0130
  128. #define OMAP4_GPIO_OE 0x0134
  129. #define OMAP4_GPIO_DATAIN 0x0138
  130. #define OMAP4_GPIO_DATAOUT 0x013c
  131. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  132. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  133. #define OMAP4_GPIO_RISINGDETECT 0x0148
  134. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  135. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  136. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  137. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  138. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  139. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  140. #define OMAP4_GPIO_SETWKUENA 0x0184
  141. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  142. #define OMAP4_GPIO_SETDATAOUT 0x0194
  143. #define OMAP_MAX_GPIO_LINES 192
  144. #define OMAP_MPUIO(nr) (OMAP_MAX_GPIO_LINES + (nr))
  145. #define OMAP_GPIO_IS_MPUIO(nr) ((nr) >= OMAP_MAX_GPIO_LINES)
  146. struct omap_gpio_dev_attr {
  147. int bank_width; /* GPIO bank width */
  148. bool dbck_flag; /* dbck required or not - True for OMAP3&4 */
  149. };
  150. struct omap_gpio_reg_offs {
  151. u16 revision;
  152. u16 direction;
  153. u16 datain;
  154. u16 dataout;
  155. u16 set_dataout;
  156. u16 clr_dataout;
  157. u16 irqstatus;
  158. u16 irqstatus2;
  159. u16 irqstatus_raw0;
  160. u16 irqstatus_raw1;
  161. u16 irqenable;
  162. u16 irqenable2;
  163. u16 set_irqenable;
  164. u16 clr_irqenable;
  165. u16 debounce;
  166. u16 debounce_en;
  167. u16 ctrl;
  168. u16 wkup_en;
  169. u16 leveldetect0;
  170. u16 leveldetect1;
  171. u16 risingdetect;
  172. u16 fallingdetect;
  173. u16 irqctrl;
  174. u16 edgectrl1;
  175. u16 edgectrl2;
  176. u16 pinctrl;
  177. bool irqenable_inv;
  178. };
  179. struct omap_gpio_platform_data {
  180. int bank_type;
  181. int bank_width; /* GPIO bank width */
  182. int bank_stride; /* Only needed for omap1 MPUIO */
  183. bool dbck_flag; /* dbck required or not - True for OMAP3&4 */
  184. bool loses_context; /* whether the bank would ever lose context */
  185. bool is_mpuio; /* whether the bank is of type MPUIO */
  186. u32 non_wakeup_gpios;
  187. struct omap_gpio_reg_offs *regs;
  188. /* Return context loss count due to PM states changing */
  189. int (*get_context_loss_count)(struct device *dev);
  190. };
  191. extern void omap2_gpio_prepare_for_idle(int off_mode);
  192. extern void omap2_gpio_resume_after_idle(void);
  193. extern void omap_set_gpio_debounce(int gpio, int enable);
  194. extern void omap_set_gpio_debounce_time(int gpio, int enable);
  195. #endif