be_cmds.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  229. event_type);
  230. break;
  231. }
  232. }
  233. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  234. u32 trailer, struct be_mcc_compl *cmp)
  235. {
  236. u8 event_type = 0;
  237. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  238. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  239. ASYNC_TRAILER_EVENT_TYPE_MASK;
  240. switch (event_type) {
  241. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  242. if (evt->valid)
  243. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  244. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  245. break;
  246. default:
  247. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  248. event_type);
  249. break;
  250. }
  251. }
  252. static inline bool is_link_state_evt(u32 trailer)
  253. {
  254. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  255. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  256. ASYNC_EVENT_CODE_LINK_STATE;
  257. }
  258. static inline bool is_grp5_evt(u32 trailer)
  259. {
  260. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  261. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  262. ASYNC_EVENT_CODE_GRP_5);
  263. }
  264. static inline bool is_dbg_evt(u32 trailer)
  265. {
  266. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  267. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  268. ASYNC_EVENT_CODE_QNQ);
  269. }
  270. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  271. {
  272. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  273. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  274. if (be_mcc_compl_is_new(compl)) {
  275. queue_tail_inc(mcc_cq);
  276. return compl;
  277. }
  278. return NULL;
  279. }
  280. void be_async_mcc_enable(struct be_adapter *adapter)
  281. {
  282. spin_lock_bh(&adapter->mcc_cq_lock);
  283. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  284. adapter->mcc_obj.rearm_cq = true;
  285. spin_unlock_bh(&adapter->mcc_cq_lock);
  286. }
  287. void be_async_mcc_disable(struct be_adapter *adapter)
  288. {
  289. spin_lock_bh(&adapter->mcc_cq_lock);
  290. adapter->mcc_obj.rearm_cq = false;
  291. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  292. spin_unlock_bh(&adapter->mcc_cq_lock);
  293. }
  294. int be_process_mcc(struct be_adapter *adapter)
  295. {
  296. struct be_mcc_compl *compl;
  297. int num = 0, status = 0;
  298. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  299. spin_lock(&adapter->mcc_cq_lock);
  300. while ((compl = be_mcc_compl_get(adapter))) {
  301. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  302. /* Interpret flags as an async trailer */
  303. if (is_link_state_evt(compl->flags))
  304. be_async_link_state_process(adapter,
  305. (struct be_async_event_link_state *) compl);
  306. else if (is_grp5_evt(compl->flags))
  307. be_async_grp5_evt_process(adapter,
  308. compl->flags, compl);
  309. else if (is_dbg_evt(compl->flags))
  310. be_async_dbg_evt_process(adapter,
  311. compl->flags, compl);
  312. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  313. status = be_mcc_compl_process(adapter, compl);
  314. atomic_dec(&mcc_obj->q.used);
  315. }
  316. be_mcc_compl_use(compl);
  317. num++;
  318. }
  319. if (num)
  320. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  321. spin_unlock(&adapter->mcc_cq_lock);
  322. return status;
  323. }
  324. /* Wait till no more pending mcc requests are present */
  325. static int be_mcc_wait_compl(struct be_adapter *adapter)
  326. {
  327. #define mcc_timeout 120000 /* 12s timeout */
  328. int i, status = 0;
  329. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  330. for (i = 0; i < mcc_timeout; i++) {
  331. if (be_error(adapter))
  332. return -EIO;
  333. local_bh_disable();
  334. status = be_process_mcc(adapter);
  335. local_bh_enable();
  336. if (atomic_read(&mcc_obj->q.used) == 0)
  337. break;
  338. udelay(100);
  339. }
  340. if (i == mcc_timeout) {
  341. dev_err(&adapter->pdev->dev, "FW not responding\n");
  342. adapter->fw_timeout = true;
  343. return -EIO;
  344. }
  345. return status;
  346. }
  347. /* Notify MCC requests and wait for completion */
  348. static int be_mcc_notify_wait(struct be_adapter *adapter)
  349. {
  350. int status;
  351. struct be_mcc_wrb *wrb;
  352. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  353. u16 index = mcc_obj->q.head;
  354. struct be_cmd_resp_hdr *resp;
  355. index_dec(&index, mcc_obj->q.len);
  356. wrb = queue_index_node(&mcc_obj->q, index);
  357. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  358. be_mcc_notify(adapter);
  359. status = be_mcc_wait_compl(adapter);
  360. if (status == -EIO)
  361. goto out;
  362. status = resp->status;
  363. out:
  364. return status;
  365. }
  366. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  367. {
  368. int msecs = 0;
  369. u32 ready;
  370. do {
  371. if (be_error(adapter))
  372. return -EIO;
  373. ready = ioread32(db);
  374. if (ready == 0xffffffff)
  375. return -1;
  376. ready &= MPU_MAILBOX_DB_RDY_MASK;
  377. if (ready)
  378. break;
  379. if (msecs > 4000) {
  380. dev_err(&adapter->pdev->dev, "FW not responding\n");
  381. adapter->fw_timeout = true;
  382. be_detect_error(adapter);
  383. return -1;
  384. }
  385. msleep(1);
  386. msecs++;
  387. } while (true);
  388. return 0;
  389. }
  390. /*
  391. * Insert the mailbox address into the doorbell in two steps
  392. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  393. */
  394. static int be_mbox_notify_wait(struct be_adapter *adapter)
  395. {
  396. int status;
  397. u32 val = 0;
  398. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  399. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  400. struct be_mcc_mailbox *mbox = mbox_mem->va;
  401. struct be_mcc_compl *compl = &mbox->compl;
  402. /* wait for ready to be set */
  403. status = be_mbox_db_ready_wait(adapter, db);
  404. if (status != 0)
  405. return status;
  406. val |= MPU_MAILBOX_DB_HI_MASK;
  407. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  408. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  409. iowrite32(val, db);
  410. /* wait for ready to be set */
  411. status = be_mbox_db_ready_wait(adapter, db);
  412. if (status != 0)
  413. return status;
  414. val = 0;
  415. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  416. val |= (u32)(mbox_mem->dma >> 4) << 2;
  417. iowrite32(val, db);
  418. status = be_mbox_db_ready_wait(adapter, db);
  419. if (status != 0)
  420. return status;
  421. /* A cq entry has been made now */
  422. if (be_mcc_compl_is_new(compl)) {
  423. status = be_mcc_compl_process(adapter, &mbox->compl);
  424. be_mcc_compl_use(compl);
  425. if (status)
  426. return status;
  427. } else {
  428. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  429. return -1;
  430. }
  431. return 0;
  432. }
  433. static u16 be_POST_stage_get(struct be_adapter *adapter)
  434. {
  435. u32 sem;
  436. if (BEx_chip(adapter))
  437. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  438. else
  439. pci_read_config_dword(adapter->pdev,
  440. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  441. return sem & POST_STAGE_MASK;
  442. }
  443. int lancer_wait_ready(struct be_adapter *adapter)
  444. {
  445. #define SLIPORT_READY_TIMEOUT 30
  446. u32 sliport_status;
  447. int status = 0, i;
  448. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  449. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  450. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  451. break;
  452. msleep(1000);
  453. }
  454. if (i == SLIPORT_READY_TIMEOUT)
  455. status = -1;
  456. return status;
  457. }
  458. static bool lancer_provisioning_error(struct be_adapter *adapter)
  459. {
  460. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  461. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  462. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  463. sliport_err1 = ioread32(adapter->db +
  464. SLIPORT_ERROR1_OFFSET);
  465. sliport_err2 = ioread32(adapter->db +
  466. SLIPORT_ERROR2_OFFSET);
  467. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  468. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  469. return true;
  470. }
  471. return false;
  472. }
  473. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  474. {
  475. int status;
  476. u32 sliport_status, err, reset_needed;
  477. bool resource_error;
  478. resource_error = lancer_provisioning_error(adapter);
  479. if (resource_error)
  480. return -EAGAIN;
  481. status = lancer_wait_ready(adapter);
  482. if (!status) {
  483. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  484. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  485. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  486. if (err && reset_needed) {
  487. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  488. adapter->db + SLIPORT_CONTROL_OFFSET);
  489. /* check adapter has corrected the error */
  490. status = lancer_wait_ready(adapter);
  491. sliport_status = ioread32(adapter->db +
  492. SLIPORT_STATUS_OFFSET);
  493. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  494. SLIPORT_STATUS_RN_MASK);
  495. if (status || sliport_status)
  496. status = -1;
  497. } else if (err || reset_needed) {
  498. status = -1;
  499. }
  500. }
  501. /* Stop error recovery if error is not recoverable.
  502. * No resource error is temporary errors and will go away
  503. * when PF provisions resources.
  504. */
  505. resource_error = lancer_provisioning_error(adapter);
  506. if (resource_error)
  507. status = -EAGAIN;
  508. return status;
  509. }
  510. int be_fw_wait_ready(struct be_adapter *adapter)
  511. {
  512. u16 stage;
  513. int status, timeout = 0;
  514. struct device *dev = &adapter->pdev->dev;
  515. if (lancer_chip(adapter)) {
  516. status = lancer_wait_ready(adapter);
  517. return status;
  518. }
  519. do {
  520. stage = be_POST_stage_get(adapter);
  521. if (stage == POST_STAGE_ARMFW_RDY)
  522. return 0;
  523. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  524. timeout);
  525. if (msleep_interruptible(2000)) {
  526. dev_err(dev, "Waiting for POST aborted\n");
  527. return -EINTR;
  528. }
  529. timeout += 2;
  530. } while (timeout < 60);
  531. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  532. return -1;
  533. }
  534. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  535. {
  536. return &wrb->payload.sgl[0];
  537. }
  538. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  539. unsigned long addr)
  540. {
  541. wrb->tag0 = addr & 0xFFFFFFFF;
  542. wrb->tag1 = upper_32_bits(addr);
  543. }
  544. /* Don't touch the hdr after it's prepared */
  545. /* mem will be NULL for embedded commands */
  546. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  547. u8 subsystem, u8 opcode, int cmd_len,
  548. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  549. {
  550. struct be_sge *sge;
  551. req_hdr->opcode = opcode;
  552. req_hdr->subsystem = subsystem;
  553. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  554. req_hdr->version = 0;
  555. fill_wrb_tags(wrb, (ulong) req_hdr);
  556. wrb->payload_length = cmd_len;
  557. if (mem) {
  558. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  559. MCC_WRB_SGE_CNT_SHIFT;
  560. sge = nonembedded_sgl(wrb);
  561. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  562. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  563. sge->len = cpu_to_le32(mem->size);
  564. } else
  565. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  566. be_dws_cpu_to_le(wrb, 8);
  567. }
  568. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  569. struct be_dma_mem *mem)
  570. {
  571. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  572. u64 dma = (u64)mem->dma;
  573. for (i = 0; i < buf_pages; i++) {
  574. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  575. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  576. dma += PAGE_SIZE_4K;
  577. }
  578. }
  579. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  580. {
  581. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  582. struct be_mcc_wrb *wrb
  583. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  584. memset(wrb, 0, sizeof(*wrb));
  585. return wrb;
  586. }
  587. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  588. {
  589. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  590. struct be_mcc_wrb *wrb;
  591. if (!mccq->created)
  592. return NULL;
  593. if (atomic_read(&mccq->used) >= mccq->len)
  594. return NULL;
  595. wrb = queue_head_node(mccq);
  596. queue_head_inc(mccq);
  597. atomic_inc(&mccq->used);
  598. memset(wrb, 0, sizeof(*wrb));
  599. return wrb;
  600. }
  601. static bool use_mcc(struct be_adapter *adapter)
  602. {
  603. return adapter->mcc_obj.q.created;
  604. }
  605. /* Must be used only in process context */
  606. static int be_cmd_lock(struct be_adapter *adapter)
  607. {
  608. if (use_mcc(adapter)) {
  609. spin_lock_bh(&adapter->mcc_lock);
  610. return 0;
  611. } else {
  612. return mutex_lock_interruptible(&adapter->mbox_lock);
  613. }
  614. }
  615. /* Must be used only in process context */
  616. static void be_cmd_unlock(struct be_adapter *adapter)
  617. {
  618. if (use_mcc(adapter))
  619. spin_unlock_bh(&adapter->mcc_lock);
  620. else
  621. return mutex_unlock(&adapter->mbox_lock);
  622. }
  623. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  624. struct be_mcc_wrb *wrb)
  625. {
  626. struct be_mcc_wrb *dest_wrb;
  627. if (use_mcc(adapter)) {
  628. dest_wrb = wrb_from_mccq(adapter);
  629. if (!dest_wrb)
  630. return NULL;
  631. } else {
  632. dest_wrb = wrb_from_mbox(adapter);
  633. }
  634. memcpy(dest_wrb, wrb, sizeof(*wrb));
  635. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  636. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  637. return dest_wrb;
  638. }
  639. /* Must be used only in process context */
  640. static int be_cmd_notify_wait(struct be_adapter *adapter,
  641. struct be_mcc_wrb *wrb)
  642. {
  643. struct be_mcc_wrb *dest_wrb;
  644. int status;
  645. status = be_cmd_lock(adapter);
  646. if (status)
  647. return status;
  648. dest_wrb = be_cmd_copy(adapter, wrb);
  649. if (!dest_wrb)
  650. return -EBUSY;
  651. if (use_mcc(adapter))
  652. status = be_mcc_notify_wait(adapter);
  653. else
  654. status = be_mbox_notify_wait(adapter);
  655. if (!status)
  656. memcpy(wrb, dest_wrb, sizeof(*wrb));
  657. be_cmd_unlock(adapter);
  658. return status;
  659. }
  660. /* Tell fw we're about to start firing cmds by writing a
  661. * special pattern across the wrb hdr; uses mbox
  662. */
  663. int be_cmd_fw_init(struct be_adapter *adapter)
  664. {
  665. u8 *wrb;
  666. int status;
  667. if (lancer_chip(adapter))
  668. return 0;
  669. if (mutex_lock_interruptible(&adapter->mbox_lock))
  670. return -1;
  671. wrb = (u8 *)wrb_from_mbox(adapter);
  672. *wrb++ = 0xFF;
  673. *wrb++ = 0x12;
  674. *wrb++ = 0x34;
  675. *wrb++ = 0xFF;
  676. *wrb++ = 0xFF;
  677. *wrb++ = 0x56;
  678. *wrb++ = 0x78;
  679. *wrb = 0xFF;
  680. status = be_mbox_notify_wait(adapter);
  681. mutex_unlock(&adapter->mbox_lock);
  682. return status;
  683. }
  684. /* Tell fw we're done with firing cmds by writing a
  685. * special pattern across the wrb hdr; uses mbox
  686. */
  687. int be_cmd_fw_clean(struct be_adapter *adapter)
  688. {
  689. u8 *wrb;
  690. int status;
  691. if (lancer_chip(adapter))
  692. return 0;
  693. if (mutex_lock_interruptible(&adapter->mbox_lock))
  694. return -1;
  695. wrb = (u8 *)wrb_from_mbox(adapter);
  696. *wrb++ = 0xFF;
  697. *wrb++ = 0xAA;
  698. *wrb++ = 0xBB;
  699. *wrb++ = 0xFF;
  700. *wrb++ = 0xFF;
  701. *wrb++ = 0xCC;
  702. *wrb++ = 0xDD;
  703. *wrb = 0xFF;
  704. status = be_mbox_notify_wait(adapter);
  705. mutex_unlock(&adapter->mbox_lock);
  706. return status;
  707. }
  708. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  709. {
  710. struct be_mcc_wrb *wrb;
  711. struct be_cmd_req_eq_create *req;
  712. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  713. int status, ver = 0;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = wrb_from_mbox(adapter);
  717. req = embedded_payload(wrb);
  718. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  719. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  720. /* Support for EQ_CREATEv2 available only SH-R onwards */
  721. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  722. ver = 2;
  723. req->hdr.version = ver;
  724. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  725. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  726. /* 4byte eqe*/
  727. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  728. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  729. __ilog2_u32(eqo->q.len / 256));
  730. be_dws_cpu_to_le(req->context, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  735. eqo->q.id = le16_to_cpu(resp->eq_id);
  736. eqo->msix_idx =
  737. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  738. eqo->q.created = true;
  739. }
  740. mutex_unlock(&adapter->mbox_lock);
  741. return status;
  742. }
  743. /* Use MCC */
  744. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  745. bool permanent, u32 if_handle, u32 pmac_id)
  746. {
  747. struct be_mcc_wrb *wrb;
  748. struct be_cmd_req_mac_query *req;
  749. int status;
  750. spin_lock_bh(&adapter->mcc_lock);
  751. wrb = wrb_from_mccq(adapter);
  752. if (!wrb) {
  753. status = -EBUSY;
  754. goto err;
  755. }
  756. req = embedded_payload(wrb);
  757. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  758. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  759. req->type = MAC_ADDRESS_TYPE_NETWORK;
  760. if (permanent) {
  761. req->permanent = 1;
  762. } else {
  763. req->if_id = cpu_to_le16((u16) if_handle);
  764. req->pmac_id = cpu_to_le32(pmac_id);
  765. req->permanent = 0;
  766. }
  767. status = be_mcc_notify_wait(adapter);
  768. if (!status) {
  769. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  770. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  771. }
  772. err:
  773. spin_unlock_bh(&adapter->mcc_lock);
  774. return status;
  775. }
  776. /* Uses synchronous MCCQ */
  777. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  778. u32 if_id, u32 *pmac_id, u32 domain)
  779. {
  780. struct be_mcc_wrb *wrb;
  781. struct be_cmd_req_pmac_add *req;
  782. int status;
  783. spin_lock_bh(&adapter->mcc_lock);
  784. wrb = wrb_from_mccq(adapter);
  785. if (!wrb) {
  786. status = -EBUSY;
  787. goto err;
  788. }
  789. req = embedded_payload(wrb);
  790. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  791. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  792. req->hdr.domain = domain;
  793. req->if_id = cpu_to_le32(if_id);
  794. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  795. status = be_mcc_notify_wait(adapter);
  796. if (!status) {
  797. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  798. *pmac_id = le32_to_cpu(resp->pmac_id);
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  803. status = -EPERM;
  804. return status;
  805. }
  806. /* Uses synchronous MCCQ */
  807. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_pmac_del *req;
  811. int status;
  812. if (pmac_id == -1)
  813. return 0;
  814. spin_lock_bh(&adapter->mcc_lock);
  815. wrb = wrb_from_mccq(adapter);
  816. if (!wrb) {
  817. status = -EBUSY;
  818. goto err;
  819. }
  820. req = embedded_payload(wrb);
  821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  822. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  823. req->hdr.domain = dom;
  824. req->if_id = cpu_to_le32(if_id);
  825. req->pmac_id = cpu_to_le32(pmac_id);
  826. status = be_mcc_notify_wait(adapter);
  827. err:
  828. spin_unlock_bh(&adapter->mcc_lock);
  829. return status;
  830. }
  831. /* Uses Mbox */
  832. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  833. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_cq_create *req;
  837. struct be_dma_mem *q_mem = &cq->dma_mem;
  838. void *ctxt;
  839. int status;
  840. if (mutex_lock_interruptible(&adapter->mbox_lock))
  841. return -1;
  842. wrb = wrb_from_mbox(adapter);
  843. req = embedded_payload(wrb);
  844. ctxt = &req->context;
  845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  846. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  847. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  848. if (BEx_chip(adapter)) {
  849. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  850. coalesce_wm);
  851. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  852. ctxt, no_delay);
  853. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  854. __ilog2_u32(cq->len/256));
  855. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  856. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  857. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  858. } else {
  859. req->hdr.version = 2;
  860. req->page_size = 1; /* 1 for 4K */
  861. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  862. no_delay);
  863. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  864. __ilog2_u32(cq->len/256));
  865. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  866. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  867. ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  869. ctxt, eq->id);
  870. }
  871. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  872. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  873. status = be_mbox_notify_wait(adapter);
  874. if (!status) {
  875. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  876. cq->id = le16_to_cpu(resp->cq_id);
  877. cq->created = true;
  878. }
  879. mutex_unlock(&adapter->mbox_lock);
  880. return status;
  881. }
  882. static u32 be_encoded_q_len(int q_len)
  883. {
  884. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  885. if (len_encoded == 16)
  886. len_encoded = 0;
  887. return len_encoded;
  888. }
  889. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  890. struct be_queue_info *mccq,
  891. struct be_queue_info *cq)
  892. {
  893. struct be_mcc_wrb *wrb;
  894. struct be_cmd_req_mcc_ext_create *req;
  895. struct be_dma_mem *q_mem = &mccq->dma_mem;
  896. void *ctxt;
  897. int status;
  898. if (mutex_lock_interruptible(&adapter->mbox_lock))
  899. return -1;
  900. wrb = wrb_from_mbox(adapter);
  901. req = embedded_payload(wrb);
  902. ctxt = &req->context;
  903. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  904. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  905. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  906. if (lancer_chip(adapter)) {
  907. req->hdr.version = 1;
  908. req->cq_id = cpu_to_le16(cq->id);
  909. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  910. be_encoded_q_len(mccq->len));
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  912. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  913. ctxt, cq->id);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  915. ctxt, 1);
  916. } else {
  917. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  918. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  919. be_encoded_q_len(mccq->len));
  920. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  921. }
  922. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  923. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  924. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  925. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  926. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  927. status = be_mbox_notify_wait(adapter);
  928. if (!status) {
  929. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  930. mccq->id = le16_to_cpu(resp->id);
  931. mccq->created = true;
  932. }
  933. mutex_unlock(&adapter->mbox_lock);
  934. return status;
  935. }
  936. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  937. struct be_queue_info *mccq,
  938. struct be_queue_info *cq)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_mcc_create *req;
  942. struct be_dma_mem *q_mem = &mccq->dma_mem;
  943. void *ctxt;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. ctxt = &req->context;
  950. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  952. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  953. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  954. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  955. be_encoded_q_len(mccq->len));
  956. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  957. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  958. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  959. status = be_mbox_notify_wait(adapter);
  960. if (!status) {
  961. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  962. mccq->id = le16_to_cpu(resp->id);
  963. mccq->created = true;
  964. }
  965. mutex_unlock(&adapter->mbox_lock);
  966. return status;
  967. }
  968. int be_cmd_mccq_create(struct be_adapter *adapter,
  969. struct be_queue_info *mccq,
  970. struct be_queue_info *cq)
  971. {
  972. int status;
  973. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  974. if (status && !lancer_chip(adapter)) {
  975. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  976. "or newer to avoid conflicting priorities between NIC "
  977. "and FCoE traffic");
  978. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  979. }
  980. return status;
  981. }
  982. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  983. {
  984. struct be_mcc_wrb wrb = {0};
  985. struct be_cmd_req_eth_tx_create *req;
  986. struct be_queue_info *txq = &txo->q;
  987. struct be_queue_info *cq = &txo->cq;
  988. struct be_dma_mem *q_mem = &txq->dma_mem;
  989. int status, ver = 0;
  990. req = embedded_payload(&wrb);
  991. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  992. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  993. if (lancer_chip(adapter)) {
  994. req->hdr.version = 1;
  995. } else if (BEx_chip(adapter)) {
  996. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  997. req->hdr.version = 2;
  998. } else { /* For SH */
  999. req->hdr.version = 2;
  1000. }
  1001. if (req->hdr.version > 0)
  1002. req->if_id = cpu_to_le16(adapter->if_handle);
  1003. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1004. req->ulp_num = BE_ULP1_NUM;
  1005. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1006. req->cq_id = cpu_to_le16(cq->id);
  1007. req->queue_size = be_encoded_q_len(txq->len);
  1008. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1009. ver = req->hdr.version;
  1010. status = be_cmd_notify_wait(adapter, &wrb);
  1011. if (!status) {
  1012. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1013. txq->id = le16_to_cpu(resp->cid);
  1014. if (ver == 2)
  1015. txo->db_offset = le32_to_cpu(resp->db_offset);
  1016. else
  1017. txo->db_offset = DB_TXULP1_OFFSET;
  1018. txq->created = true;
  1019. }
  1020. return status;
  1021. }
  1022. /* Uses MCC */
  1023. int be_cmd_rxq_create(struct be_adapter *adapter,
  1024. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1025. u32 if_id, u32 rss, u8 *rss_id)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_eth_rx_create *req;
  1029. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1030. int status;
  1031. spin_lock_bh(&adapter->mcc_lock);
  1032. wrb = wrb_from_mccq(adapter);
  1033. if (!wrb) {
  1034. status = -EBUSY;
  1035. goto err;
  1036. }
  1037. req = embedded_payload(wrb);
  1038. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1039. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1040. req->cq_id = cpu_to_le16(cq_id);
  1041. req->frag_size = fls(frag_size) - 1;
  1042. req->num_pages = 2;
  1043. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1044. req->interface_id = cpu_to_le32(if_id);
  1045. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1046. req->rss_queue = cpu_to_le32(rss);
  1047. status = be_mcc_notify_wait(adapter);
  1048. if (!status) {
  1049. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1050. rxq->id = le16_to_cpu(resp->id);
  1051. rxq->created = true;
  1052. *rss_id = resp->rss_id;
  1053. }
  1054. err:
  1055. spin_unlock_bh(&adapter->mcc_lock);
  1056. return status;
  1057. }
  1058. /* Generic destroyer function for all types of queues
  1059. * Uses Mbox
  1060. */
  1061. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1062. int queue_type)
  1063. {
  1064. struct be_mcc_wrb *wrb;
  1065. struct be_cmd_req_q_destroy *req;
  1066. u8 subsys = 0, opcode = 0;
  1067. int status;
  1068. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1069. return -1;
  1070. wrb = wrb_from_mbox(adapter);
  1071. req = embedded_payload(wrb);
  1072. switch (queue_type) {
  1073. case QTYPE_EQ:
  1074. subsys = CMD_SUBSYSTEM_COMMON;
  1075. opcode = OPCODE_COMMON_EQ_DESTROY;
  1076. break;
  1077. case QTYPE_CQ:
  1078. subsys = CMD_SUBSYSTEM_COMMON;
  1079. opcode = OPCODE_COMMON_CQ_DESTROY;
  1080. break;
  1081. case QTYPE_TXQ:
  1082. subsys = CMD_SUBSYSTEM_ETH;
  1083. opcode = OPCODE_ETH_TX_DESTROY;
  1084. break;
  1085. case QTYPE_RXQ:
  1086. subsys = CMD_SUBSYSTEM_ETH;
  1087. opcode = OPCODE_ETH_RX_DESTROY;
  1088. break;
  1089. case QTYPE_MCCQ:
  1090. subsys = CMD_SUBSYSTEM_COMMON;
  1091. opcode = OPCODE_COMMON_MCC_DESTROY;
  1092. break;
  1093. default:
  1094. BUG();
  1095. }
  1096. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1097. NULL);
  1098. req->id = cpu_to_le16(q->id);
  1099. status = be_mbox_notify_wait(adapter);
  1100. q->created = false;
  1101. mutex_unlock(&adapter->mbox_lock);
  1102. return status;
  1103. }
  1104. /* Uses MCC */
  1105. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1106. {
  1107. struct be_mcc_wrb *wrb;
  1108. struct be_cmd_req_q_destroy *req;
  1109. int status;
  1110. spin_lock_bh(&adapter->mcc_lock);
  1111. wrb = wrb_from_mccq(adapter);
  1112. if (!wrb) {
  1113. status = -EBUSY;
  1114. goto err;
  1115. }
  1116. req = embedded_payload(wrb);
  1117. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1118. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1119. req->id = cpu_to_le16(q->id);
  1120. status = be_mcc_notify_wait(adapter);
  1121. q->created = false;
  1122. err:
  1123. spin_unlock_bh(&adapter->mcc_lock);
  1124. return status;
  1125. }
  1126. /* Create an rx filtering policy configuration on an i/f
  1127. * Will use MBOX only if MCCQ has not been created.
  1128. */
  1129. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1130. u32 *if_handle, u32 domain)
  1131. {
  1132. struct be_mcc_wrb wrb = {0};
  1133. struct be_cmd_req_if_create *req;
  1134. int status;
  1135. req = embedded_payload(&wrb);
  1136. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1137. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1138. req->hdr.domain = domain;
  1139. req->capability_flags = cpu_to_le32(cap_flags);
  1140. req->enable_flags = cpu_to_le32(en_flags);
  1141. req->pmac_invalid = true;
  1142. status = be_cmd_notify_wait(adapter, &wrb);
  1143. if (!status) {
  1144. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1145. *if_handle = le32_to_cpu(resp->interface_id);
  1146. /* Hack to retrieve VF's pmac-id on BE3 */
  1147. if (BE3_chip(adapter) && !be_physfn(adapter))
  1148. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1149. }
  1150. return status;
  1151. }
  1152. /* Uses MCCQ */
  1153. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_if_destroy *req;
  1157. int status;
  1158. if (interface_id == -1)
  1159. return 0;
  1160. spin_lock_bh(&adapter->mcc_lock);
  1161. wrb = wrb_from_mccq(adapter);
  1162. if (!wrb) {
  1163. status = -EBUSY;
  1164. goto err;
  1165. }
  1166. req = embedded_payload(wrb);
  1167. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1168. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1169. req->hdr.domain = domain;
  1170. req->interface_id = cpu_to_le32(interface_id);
  1171. status = be_mcc_notify_wait(adapter);
  1172. err:
  1173. spin_unlock_bh(&adapter->mcc_lock);
  1174. return status;
  1175. }
  1176. /* Get stats is a non embedded command: the request is not embedded inside
  1177. * WRB but is a separate dma memory block
  1178. * Uses asynchronous MCC
  1179. */
  1180. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1181. {
  1182. struct be_mcc_wrb *wrb;
  1183. struct be_cmd_req_hdr *hdr;
  1184. int status = 0;
  1185. spin_lock_bh(&adapter->mcc_lock);
  1186. wrb = wrb_from_mccq(adapter);
  1187. if (!wrb) {
  1188. status = -EBUSY;
  1189. goto err;
  1190. }
  1191. hdr = nonemb_cmd->va;
  1192. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1193. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1194. /* version 1 of the cmd is not supported only by BE2 */
  1195. if (!BE2_chip(adapter))
  1196. hdr->version = 1;
  1197. be_mcc_notify(adapter);
  1198. adapter->stats_cmd_sent = true;
  1199. err:
  1200. spin_unlock_bh(&adapter->mcc_lock);
  1201. return status;
  1202. }
  1203. /* Lancer Stats */
  1204. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1205. struct be_dma_mem *nonemb_cmd)
  1206. {
  1207. struct be_mcc_wrb *wrb;
  1208. struct lancer_cmd_req_pport_stats *req;
  1209. int status = 0;
  1210. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1211. CMD_SUBSYSTEM_ETH))
  1212. return -EPERM;
  1213. spin_lock_bh(&adapter->mcc_lock);
  1214. wrb = wrb_from_mccq(adapter);
  1215. if (!wrb) {
  1216. status = -EBUSY;
  1217. goto err;
  1218. }
  1219. req = nonemb_cmd->va;
  1220. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1221. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1222. nonemb_cmd);
  1223. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1224. req->cmd_params.params.reset_stats = 0;
  1225. be_mcc_notify(adapter);
  1226. adapter->stats_cmd_sent = true;
  1227. err:
  1228. spin_unlock_bh(&adapter->mcc_lock);
  1229. return status;
  1230. }
  1231. static int be_mac_to_link_speed(int mac_speed)
  1232. {
  1233. switch (mac_speed) {
  1234. case PHY_LINK_SPEED_ZERO:
  1235. return 0;
  1236. case PHY_LINK_SPEED_10MBPS:
  1237. return 10;
  1238. case PHY_LINK_SPEED_100MBPS:
  1239. return 100;
  1240. case PHY_LINK_SPEED_1GBPS:
  1241. return 1000;
  1242. case PHY_LINK_SPEED_10GBPS:
  1243. return 10000;
  1244. case PHY_LINK_SPEED_20GBPS:
  1245. return 20000;
  1246. case PHY_LINK_SPEED_25GBPS:
  1247. return 25000;
  1248. case PHY_LINK_SPEED_40GBPS:
  1249. return 40000;
  1250. }
  1251. return 0;
  1252. }
  1253. /* Uses synchronous mcc
  1254. * Returns link_speed in Mbps
  1255. */
  1256. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1257. u8 *link_status, u32 dom)
  1258. {
  1259. struct be_mcc_wrb *wrb;
  1260. struct be_cmd_req_link_status *req;
  1261. int status;
  1262. spin_lock_bh(&adapter->mcc_lock);
  1263. if (link_status)
  1264. *link_status = LINK_DOWN;
  1265. wrb = wrb_from_mccq(adapter);
  1266. if (!wrb) {
  1267. status = -EBUSY;
  1268. goto err;
  1269. }
  1270. req = embedded_payload(wrb);
  1271. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1272. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1273. /* version 1 of the cmd is not supported only by BE2 */
  1274. if (!BE2_chip(adapter))
  1275. req->hdr.version = 1;
  1276. req->hdr.domain = dom;
  1277. status = be_mcc_notify_wait(adapter);
  1278. if (!status) {
  1279. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1280. if (link_speed) {
  1281. *link_speed = resp->link_speed ?
  1282. le16_to_cpu(resp->link_speed) * 10 :
  1283. be_mac_to_link_speed(resp->mac_speed);
  1284. if (!resp->logical_link_status)
  1285. *link_speed = 0;
  1286. }
  1287. if (link_status)
  1288. *link_status = resp->logical_link_status;
  1289. }
  1290. err:
  1291. spin_unlock_bh(&adapter->mcc_lock);
  1292. return status;
  1293. }
  1294. /* Uses synchronous mcc */
  1295. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1296. {
  1297. struct be_mcc_wrb *wrb;
  1298. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1299. int status = 0;
  1300. spin_lock_bh(&adapter->mcc_lock);
  1301. wrb = wrb_from_mccq(adapter);
  1302. if (!wrb) {
  1303. status = -EBUSY;
  1304. goto err;
  1305. }
  1306. req = embedded_payload(wrb);
  1307. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1308. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1309. wrb, NULL);
  1310. be_mcc_notify(adapter);
  1311. err:
  1312. spin_unlock_bh(&adapter->mcc_lock);
  1313. return status;
  1314. }
  1315. /* Uses synchronous mcc */
  1316. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1317. {
  1318. struct be_mcc_wrb *wrb;
  1319. struct be_cmd_req_get_fat *req;
  1320. int status;
  1321. spin_lock_bh(&adapter->mcc_lock);
  1322. wrb = wrb_from_mccq(adapter);
  1323. if (!wrb) {
  1324. status = -EBUSY;
  1325. goto err;
  1326. }
  1327. req = embedded_payload(wrb);
  1328. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1329. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1330. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1331. status = be_mcc_notify_wait(adapter);
  1332. if (!status) {
  1333. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1334. if (log_size && resp->log_size)
  1335. *log_size = le32_to_cpu(resp->log_size) -
  1336. sizeof(u32);
  1337. }
  1338. err:
  1339. spin_unlock_bh(&adapter->mcc_lock);
  1340. return status;
  1341. }
  1342. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1343. {
  1344. struct be_dma_mem get_fat_cmd;
  1345. struct be_mcc_wrb *wrb;
  1346. struct be_cmd_req_get_fat *req;
  1347. u32 offset = 0, total_size, buf_size,
  1348. log_offset = sizeof(u32), payload_len;
  1349. int status;
  1350. if (buf_len == 0)
  1351. return;
  1352. total_size = buf_len;
  1353. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1354. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1355. get_fat_cmd.size,
  1356. &get_fat_cmd.dma);
  1357. if (!get_fat_cmd.va) {
  1358. status = -ENOMEM;
  1359. dev_err(&adapter->pdev->dev,
  1360. "Memory allocation failure while retrieving FAT data\n");
  1361. return;
  1362. }
  1363. spin_lock_bh(&adapter->mcc_lock);
  1364. while (total_size) {
  1365. buf_size = min(total_size, (u32)60*1024);
  1366. total_size -= buf_size;
  1367. wrb = wrb_from_mccq(adapter);
  1368. if (!wrb) {
  1369. status = -EBUSY;
  1370. goto err;
  1371. }
  1372. req = get_fat_cmd.va;
  1373. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1374. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1375. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1376. &get_fat_cmd);
  1377. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1378. req->read_log_offset = cpu_to_le32(log_offset);
  1379. req->read_log_length = cpu_to_le32(buf_size);
  1380. req->data_buffer_size = cpu_to_le32(buf_size);
  1381. status = be_mcc_notify_wait(adapter);
  1382. if (!status) {
  1383. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1384. memcpy(buf + offset,
  1385. resp->data_buffer,
  1386. le32_to_cpu(resp->read_log_length));
  1387. } else {
  1388. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1389. goto err;
  1390. }
  1391. offset += buf_size;
  1392. log_offset += buf_size;
  1393. }
  1394. err:
  1395. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1396. get_fat_cmd.va,
  1397. get_fat_cmd.dma);
  1398. spin_unlock_bh(&adapter->mcc_lock);
  1399. }
  1400. /* Uses synchronous mcc */
  1401. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1402. char *fw_on_flash)
  1403. {
  1404. struct be_mcc_wrb *wrb;
  1405. struct be_cmd_req_get_fw_version *req;
  1406. int status;
  1407. spin_lock_bh(&adapter->mcc_lock);
  1408. wrb = wrb_from_mccq(adapter);
  1409. if (!wrb) {
  1410. status = -EBUSY;
  1411. goto err;
  1412. }
  1413. req = embedded_payload(wrb);
  1414. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1415. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1416. status = be_mcc_notify_wait(adapter);
  1417. if (!status) {
  1418. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1419. strcpy(fw_ver, resp->firmware_version_string);
  1420. if (fw_on_flash)
  1421. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1422. }
  1423. err:
  1424. spin_unlock_bh(&adapter->mcc_lock);
  1425. return status;
  1426. }
  1427. /* set the EQ delay interval of an EQ to specified value
  1428. * Uses async mcc
  1429. */
  1430. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1431. int num)
  1432. {
  1433. struct be_mcc_wrb *wrb;
  1434. struct be_cmd_req_modify_eq_delay *req;
  1435. int status = 0, i;
  1436. spin_lock_bh(&adapter->mcc_lock);
  1437. wrb = wrb_from_mccq(adapter);
  1438. if (!wrb) {
  1439. status = -EBUSY;
  1440. goto err;
  1441. }
  1442. req = embedded_payload(wrb);
  1443. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1444. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1445. req->num_eq = cpu_to_le32(num);
  1446. for (i = 0; i < num; i++) {
  1447. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1448. req->set_eqd[i].phase = 0;
  1449. req->set_eqd[i].delay_multiplier =
  1450. cpu_to_le32(set_eqd[i].delay_multiplier);
  1451. }
  1452. be_mcc_notify(adapter);
  1453. err:
  1454. spin_unlock_bh(&adapter->mcc_lock);
  1455. return status;
  1456. }
  1457. /* Uses sycnhronous mcc */
  1458. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1459. u32 num, bool untagged, bool promiscuous)
  1460. {
  1461. struct be_mcc_wrb *wrb;
  1462. struct be_cmd_req_vlan_config *req;
  1463. int status;
  1464. spin_lock_bh(&adapter->mcc_lock);
  1465. wrb = wrb_from_mccq(adapter);
  1466. if (!wrb) {
  1467. status = -EBUSY;
  1468. goto err;
  1469. }
  1470. req = embedded_payload(wrb);
  1471. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1472. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1473. req->interface_id = if_id;
  1474. req->promiscuous = promiscuous;
  1475. req->untagged = untagged;
  1476. req->num_vlan = num;
  1477. if (!promiscuous) {
  1478. memcpy(req->normal_vlan, vtag_array,
  1479. req->num_vlan * sizeof(vtag_array[0]));
  1480. }
  1481. status = be_mcc_notify_wait(adapter);
  1482. err:
  1483. spin_unlock_bh(&adapter->mcc_lock);
  1484. return status;
  1485. }
  1486. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1487. {
  1488. struct be_mcc_wrb *wrb;
  1489. struct be_dma_mem *mem = &adapter->rx_filter;
  1490. struct be_cmd_req_rx_filter *req = mem->va;
  1491. int status;
  1492. spin_lock_bh(&adapter->mcc_lock);
  1493. wrb = wrb_from_mccq(adapter);
  1494. if (!wrb) {
  1495. status = -EBUSY;
  1496. goto err;
  1497. }
  1498. memset(req, 0, sizeof(*req));
  1499. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1500. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1501. wrb, mem);
  1502. req->if_id = cpu_to_le32(adapter->if_handle);
  1503. if (flags & IFF_PROMISC) {
  1504. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1505. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1506. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1507. if (value == ON)
  1508. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1509. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1510. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1511. } else if (flags & IFF_ALLMULTI) {
  1512. req->if_flags_mask = req->if_flags =
  1513. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1514. } else {
  1515. struct netdev_hw_addr *ha;
  1516. int i = 0;
  1517. req->if_flags_mask = req->if_flags =
  1518. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1519. /* Reset mcast promisc mode if already set by setting mask
  1520. * and not setting flags field
  1521. */
  1522. req->if_flags_mask |=
  1523. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1524. be_if_cap_flags(adapter));
  1525. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1526. netdev_for_each_mc_addr(ha, adapter->netdev)
  1527. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1528. }
  1529. status = be_mcc_notify_wait(adapter);
  1530. err:
  1531. spin_unlock_bh(&adapter->mcc_lock);
  1532. return status;
  1533. }
  1534. /* Uses synchrounous mcc */
  1535. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1536. {
  1537. struct be_mcc_wrb *wrb;
  1538. struct be_cmd_req_set_flow_control *req;
  1539. int status;
  1540. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1541. CMD_SUBSYSTEM_COMMON))
  1542. return -EPERM;
  1543. spin_lock_bh(&adapter->mcc_lock);
  1544. wrb = wrb_from_mccq(adapter);
  1545. if (!wrb) {
  1546. status = -EBUSY;
  1547. goto err;
  1548. }
  1549. req = embedded_payload(wrb);
  1550. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1551. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1552. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1553. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1554. status = be_mcc_notify_wait(adapter);
  1555. err:
  1556. spin_unlock_bh(&adapter->mcc_lock);
  1557. return status;
  1558. }
  1559. /* Uses sycn mcc */
  1560. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1561. {
  1562. struct be_mcc_wrb *wrb;
  1563. struct be_cmd_req_get_flow_control *req;
  1564. int status;
  1565. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1566. CMD_SUBSYSTEM_COMMON))
  1567. return -EPERM;
  1568. spin_lock_bh(&adapter->mcc_lock);
  1569. wrb = wrb_from_mccq(adapter);
  1570. if (!wrb) {
  1571. status = -EBUSY;
  1572. goto err;
  1573. }
  1574. req = embedded_payload(wrb);
  1575. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1576. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1577. status = be_mcc_notify_wait(adapter);
  1578. if (!status) {
  1579. struct be_cmd_resp_get_flow_control *resp =
  1580. embedded_payload(wrb);
  1581. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1582. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1583. }
  1584. err:
  1585. spin_unlock_bh(&adapter->mcc_lock);
  1586. return status;
  1587. }
  1588. /* Uses mbox */
  1589. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1590. u32 *mode, u32 *caps, u16 *asic_rev)
  1591. {
  1592. struct be_mcc_wrb *wrb;
  1593. struct be_cmd_req_query_fw_cfg *req;
  1594. int status;
  1595. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1596. return -1;
  1597. wrb = wrb_from_mbox(adapter);
  1598. req = embedded_payload(wrb);
  1599. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1600. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1601. status = be_mbox_notify_wait(adapter);
  1602. if (!status) {
  1603. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1604. *port_num = le32_to_cpu(resp->phys_port);
  1605. *mode = le32_to_cpu(resp->function_mode);
  1606. *caps = le32_to_cpu(resp->function_caps);
  1607. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1608. }
  1609. mutex_unlock(&adapter->mbox_lock);
  1610. return status;
  1611. }
  1612. /* Uses mbox */
  1613. int be_cmd_reset_function(struct be_adapter *adapter)
  1614. {
  1615. struct be_mcc_wrb *wrb;
  1616. struct be_cmd_req_hdr *req;
  1617. int status;
  1618. if (lancer_chip(adapter)) {
  1619. status = lancer_wait_ready(adapter);
  1620. if (!status) {
  1621. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1622. adapter->db + SLIPORT_CONTROL_OFFSET);
  1623. status = lancer_test_and_set_rdy_state(adapter);
  1624. }
  1625. if (status) {
  1626. dev_err(&adapter->pdev->dev,
  1627. "Adapter in non recoverable error\n");
  1628. }
  1629. return status;
  1630. }
  1631. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1632. return -1;
  1633. wrb = wrb_from_mbox(adapter);
  1634. req = embedded_payload(wrb);
  1635. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1636. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1637. status = be_mbox_notify_wait(adapter);
  1638. mutex_unlock(&adapter->mbox_lock);
  1639. return status;
  1640. }
  1641. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1642. u32 rss_hash_opts, u16 table_size)
  1643. {
  1644. struct be_mcc_wrb *wrb;
  1645. struct be_cmd_req_rss_config *req;
  1646. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1647. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1648. 0x3ea83c02, 0x4a110304};
  1649. int status;
  1650. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1651. return -1;
  1652. wrb = wrb_from_mbox(adapter);
  1653. req = embedded_payload(wrb);
  1654. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1655. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1656. req->if_id = cpu_to_le32(adapter->if_handle);
  1657. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1658. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1659. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1660. req->hdr.version = 1;
  1661. memcpy(req->cpu_table, rsstable, table_size);
  1662. memcpy(req->hash, myhash, sizeof(myhash));
  1663. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1664. status = be_mbox_notify_wait(adapter);
  1665. mutex_unlock(&adapter->mbox_lock);
  1666. return status;
  1667. }
  1668. /* Uses sync mcc */
  1669. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1670. u8 bcn, u8 sts, u8 state)
  1671. {
  1672. struct be_mcc_wrb *wrb;
  1673. struct be_cmd_req_enable_disable_beacon *req;
  1674. int status;
  1675. spin_lock_bh(&adapter->mcc_lock);
  1676. wrb = wrb_from_mccq(adapter);
  1677. if (!wrb) {
  1678. status = -EBUSY;
  1679. goto err;
  1680. }
  1681. req = embedded_payload(wrb);
  1682. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1683. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1684. req->port_num = port_num;
  1685. req->beacon_state = state;
  1686. req->beacon_duration = bcn;
  1687. req->status_duration = sts;
  1688. status = be_mcc_notify_wait(adapter);
  1689. err:
  1690. spin_unlock_bh(&adapter->mcc_lock);
  1691. return status;
  1692. }
  1693. /* Uses sync mcc */
  1694. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1695. {
  1696. struct be_mcc_wrb *wrb;
  1697. struct be_cmd_req_get_beacon_state *req;
  1698. int status;
  1699. spin_lock_bh(&adapter->mcc_lock);
  1700. wrb = wrb_from_mccq(adapter);
  1701. if (!wrb) {
  1702. status = -EBUSY;
  1703. goto err;
  1704. }
  1705. req = embedded_payload(wrb);
  1706. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1707. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1708. req->port_num = port_num;
  1709. status = be_mcc_notify_wait(adapter);
  1710. if (!status) {
  1711. struct be_cmd_resp_get_beacon_state *resp =
  1712. embedded_payload(wrb);
  1713. *state = resp->beacon_state;
  1714. }
  1715. err:
  1716. spin_unlock_bh(&adapter->mcc_lock);
  1717. return status;
  1718. }
  1719. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1720. u32 data_size, u32 data_offset,
  1721. const char *obj_name, u32 *data_written,
  1722. u8 *change_status, u8 *addn_status)
  1723. {
  1724. struct be_mcc_wrb *wrb;
  1725. struct lancer_cmd_req_write_object *req;
  1726. struct lancer_cmd_resp_write_object *resp;
  1727. void *ctxt = NULL;
  1728. int status;
  1729. spin_lock_bh(&adapter->mcc_lock);
  1730. adapter->flash_status = 0;
  1731. wrb = wrb_from_mccq(adapter);
  1732. if (!wrb) {
  1733. status = -EBUSY;
  1734. goto err_unlock;
  1735. }
  1736. req = embedded_payload(wrb);
  1737. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1738. OPCODE_COMMON_WRITE_OBJECT,
  1739. sizeof(struct lancer_cmd_req_write_object), wrb,
  1740. NULL);
  1741. ctxt = &req->context;
  1742. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1743. write_length, ctxt, data_size);
  1744. if (data_size == 0)
  1745. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1746. eof, ctxt, 1);
  1747. else
  1748. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1749. eof, ctxt, 0);
  1750. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1751. req->write_offset = cpu_to_le32(data_offset);
  1752. strcpy(req->object_name, obj_name);
  1753. req->descriptor_count = cpu_to_le32(1);
  1754. req->buf_len = cpu_to_le32(data_size);
  1755. req->addr_low = cpu_to_le32((cmd->dma +
  1756. sizeof(struct lancer_cmd_req_write_object))
  1757. & 0xFFFFFFFF);
  1758. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1759. sizeof(struct lancer_cmd_req_write_object)));
  1760. be_mcc_notify(adapter);
  1761. spin_unlock_bh(&adapter->mcc_lock);
  1762. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1763. msecs_to_jiffies(60000)))
  1764. status = -1;
  1765. else
  1766. status = adapter->flash_status;
  1767. resp = embedded_payload(wrb);
  1768. if (!status) {
  1769. *data_written = le32_to_cpu(resp->actual_write_len);
  1770. *change_status = resp->change_status;
  1771. } else {
  1772. *addn_status = resp->additional_status;
  1773. }
  1774. return status;
  1775. err_unlock:
  1776. spin_unlock_bh(&adapter->mcc_lock);
  1777. return status;
  1778. }
  1779. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1780. u32 data_size, u32 data_offset, const char *obj_name,
  1781. u32 *data_read, u32 *eof, u8 *addn_status)
  1782. {
  1783. struct be_mcc_wrb *wrb;
  1784. struct lancer_cmd_req_read_object *req;
  1785. struct lancer_cmd_resp_read_object *resp;
  1786. int status;
  1787. spin_lock_bh(&adapter->mcc_lock);
  1788. wrb = wrb_from_mccq(adapter);
  1789. if (!wrb) {
  1790. status = -EBUSY;
  1791. goto err_unlock;
  1792. }
  1793. req = embedded_payload(wrb);
  1794. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1795. OPCODE_COMMON_READ_OBJECT,
  1796. sizeof(struct lancer_cmd_req_read_object), wrb,
  1797. NULL);
  1798. req->desired_read_len = cpu_to_le32(data_size);
  1799. req->read_offset = cpu_to_le32(data_offset);
  1800. strcpy(req->object_name, obj_name);
  1801. req->descriptor_count = cpu_to_le32(1);
  1802. req->buf_len = cpu_to_le32(data_size);
  1803. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1804. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1805. status = be_mcc_notify_wait(adapter);
  1806. resp = embedded_payload(wrb);
  1807. if (!status) {
  1808. *data_read = le32_to_cpu(resp->actual_read_len);
  1809. *eof = le32_to_cpu(resp->eof);
  1810. } else {
  1811. *addn_status = resp->additional_status;
  1812. }
  1813. err_unlock:
  1814. spin_unlock_bh(&adapter->mcc_lock);
  1815. return status;
  1816. }
  1817. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1818. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1819. {
  1820. struct be_mcc_wrb *wrb;
  1821. struct be_cmd_write_flashrom *req;
  1822. int status;
  1823. spin_lock_bh(&adapter->mcc_lock);
  1824. adapter->flash_status = 0;
  1825. wrb = wrb_from_mccq(adapter);
  1826. if (!wrb) {
  1827. status = -EBUSY;
  1828. goto err_unlock;
  1829. }
  1830. req = cmd->va;
  1831. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1832. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1833. req->params.op_type = cpu_to_le32(flash_type);
  1834. req->params.op_code = cpu_to_le32(flash_opcode);
  1835. req->params.data_buf_size = cpu_to_le32(buf_size);
  1836. be_mcc_notify(adapter);
  1837. spin_unlock_bh(&adapter->mcc_lock);
  1838. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1839. msecs_to_jiffies(40000)))
  1840. status = -1;
  1841. else
  1842. status = adapter->flash_status;
  1843. return status;
  1844. err_unlock:
  1845. spin_unlock_bh(&adapter->mcc_lock);
  1846. return status;
  1847. }
  1848. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1849. int offset)
  1850. {
  1851. struct be_mcc_wrb *wrb;
  1852. struct be_cmd_read_flash_crc *req;
  1853. int status;
  1854. spin_lock_bh(&adapter->mcc_lock);
  1855. wrb = wrb_from_mccq(adapter);
  1856. if (!wrb) {
  1857. status = -EBUSY;
  1858. goto err;
  1859. }
  1860. req = embedded_payload(wrb);
  1861. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1862. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1863. wrb, NULL);
  1864. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1865. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1866. req->params.offset = cpu_to_le32(offset);
  1867. req->params.data_buf_size = cpu_to_le32(0x4);
  1868. status = be_mcc_notify_wait(adapter);
  1869. if (!status)
  1870. memcpy(flashed_crc, req->crc, 4);
  1871. err:
  1872. spin_unlock_bh(&adapter->mcc_lock);
  1873. return status;
  1874. }
  1875. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1876. struct be_dma_mem *nonemb_cmd)
  1877. {
  1878. struct be_mcc_wrb *wrb;
  1879. struct be_cmd_req_acpi_wol_magic_config *req;
  1880. int status;
  1881. spin_lock_bh(&adapter->mcc_lock);
  1882. wrb = wrb_from_mccq(adapter);
  1883. if (!wrb) {
  1884. status = -EBUSY;
  1885. goto err;
  1886. }
  1887. req = nonemb_cmd->va;
  1888. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1889. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1890. nonemb_cmd);
  1891. memcpy(req->magic_mac, mac, ETH_ALEN);
  1892. status = be_mcc_notify_wait(adapter);
  1893. err:
  1894. spin_unlock_bh(&adapter->mcc_lock);
  1895. return status;
  1896. }
  1897. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1898. u8 loopback_type, u8 enable)
  1899. {
  1900. struct be_mcc_wrb *wrb;
  1901. struct be_cmd_req_set_lmode *req;
  1902. int status;
  1903. spin_lock_bh(&adapter->mcc_lock);
  1904. wrb = wrb_from_mccq(adapter);
  1905. if (!wrb) {
  1906. status = -EBUSY;
  1907. goto err;
  1908. }
  1909. req = embedded_payload(wrb);
  1910. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1911. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1912. NULL);
  1913. req->src_port = port_num;
  1914. req->dest_port = port_num;
  1915. req->loopback_type = loopback_type;
  1916. req->loopback_state = enable;
  1917. status = be_mcc_notify_wait(adapter);
  1918. err:
  1919. spin_unlock_bh(&adapter->mcc_lock);
  1920. return status;
  1921. }
  1922. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1923. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1924. {
  1925. struct be_mcc_wrb *wrb;
  1926. struct be_cmd_req_loopback_test *req;
  1927. int status;
  1928. spin_lock_bh(&adapter->mcc_lock);
  1929. wrb = wrb_from_mccq(adapter);
  1930. if (!wrb) {
  1931. status = -EBUSY;
  1932. goto err;
  1933. }
  1934. req = embedded_payload(wrb);
  1935. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1936. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1937. req->hdr.timeout = cpu_to_le32(4);
  1938. req->pattern = cpu_to_le64(pattern);
  1939. req->src_port = cpu_to_le32(port_num);
  1940. req->dest_port = cpu_to_le32(port_num);
  1941. req->pkt_size = cpu_to_le32(pkt_size);
  1942. req->num_pkts = cpu_to_le32(num_pkts);
  1943. req->loopback_type = cpu_to_le32(loopback_type);
  1944. status = be_mcc_notify_wait(adapter);
  1945. if (!status) {
  1946. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1947. status = le32_to_cpu(resp->status);
  1948. }
  1949. err:
  1950. spin_unlock_bh(&adapter->mcc_lock);
  1951. return status;
  1952. }
  1953. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1954. u32 byte_cnt, struct be_dma_mem *cmd)
  1955. {
  1956. struct be_mcc_wrb *wrb;
  1957. struct be_cmd_req_ddrdma_test *req;
  1958. int status;
  1959. int i, j = 0;
  1960. spin_lock_bh(&adapter->mcc_lock);
  1961. wrb = wrb_from_mccq(adapter);
  1962. if (!wrb) {
  1963. status = -EBUSY;
  1964. goto err;
  1965. }
  1966. req = cmd->va;
  1967. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1968. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1969. req->pattern = cpu_to_le64(pattern);
  1970. req->byte_count = cpu_to_le32(byte_cnt);
  1971. for (i = 0; i < byte_cnt; i++) {
  1972. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1973. j++;
  1974. if (j > 7)
  1975. j = 0;
  1976. }
  1977. status = be_mcc_notify_wait(adapter);
  1978. if (!status) {
  1979. struct be_cmd_resp_ddrdma_test *resp;
  1980. resp = cmd->va;
  1981. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1982. resp->snd_err) {
  1983. status = -1;
  1984. }
  1985. }
  1986. err:
  1987. spin_unlock_bh(&adapter->mcc_lock);
  1988. return status;
  1989. }
  1990. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1991. struct be_dma_mem *nonemb_cmd)
  1992. {
  1993. struct be_mcc_wrb *wrb;
  1994. struct be_cmd_req_seeprom_read *req;
  1995. int status;
  1996. spin_lock_bh(&adapter->mcc_lock);
  1997. wrb = wrb_from_mccq(adapter);
  1998. if (!wrb) {
  1999. status = -EBUSY;
  2000. goto err;
  2001. }
  2002. req = nonemb_cmd->va;
  2003. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2004. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2005. nonemb_cmd);
  2006. status = be_mcc_notify_wait(adapter);
  2007. err:
  2008. spin_unlock_bh(&adapter->mcc_lock);
  2009. return status;
  2010. }
  2011. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2012. {
  2013. struct be_mcc_wrb *wrb;
  2014. struct be_cmd_req_get_phy_info *req;
  2015. struct be_dma_mem cmd;
  2016. int status;
  2017. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2018. CMD_SUBSYSTEM_COMMON))
  2019. return -EPERM;
  2020. spin_lock_bh(&adapter->mcc_lock);
  2021. wrb = wrb_from_mccq(adapter);
  2022. if (!wrb) {
  2023. status = -EBUSY;
  2024. goto err;
  2025. }
  2026. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2027. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2028. &cmd.dma);
  2029. if (!cmd.va) {
  2030. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2031. status = -ENOMEM;
  2032. goto err;
  2033. }
  2034. req = cmd.va;
  2035. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2036. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2037. wrb, &cmd);
  2038. status = be_mcc_notify_wait(adapter);
  2039. if (!status) {
  2040. struct be_phy_info *resp_phy_info =
  2041. cmd.va + sizeof(struct be_cmd_req_hdr);
  2042. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2043. adapter->phy.interface_type =
  2044. le16_to_cpu(resp_phy_info->interface_type);
  2045. adapter->phy.auto_speeds_supported =
  2046. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2047. adapter->phy.fixed_speeds_supported =
  2048. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2049. adapter->phy.misc_params =
  2050. le32_to_cpu(resp_phy_info->misc_params);
  2051. if (BE2_chip(adapter)) {
  2052. adapter->phy.fixed_speeds_supported =
  2053. BE_SUPPORTED_SPEED_10GBPS |
  2054. BE_SUPPORTED_SPEED_1GBPS;
  2055. }
  2056. }
  2057. pci_free_consistent(adapter->pdev, cmd.size,
  2058. cmd.va, cmd.dma);
  2059. err:
  2060. spin_unlock_bh(&adapter->mcc_lock);
  2061. return status;
  2062. }
  2063. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2064. {
  2065. struct be_mcc_wrb *wrb;
  2066. struct be_cmd_req_set_qos *req;
  2067. int status;
  2068. spin_lock_bh(&adapter->mcc_lock);
  2069. wrb = wrb_from_mccq(adapter);
  2070. if (!wrb) {
  2071. status = -EBUSY;
  2072. goto err;
  2073. }
  2074. req = embedded_payload(wrb);
  2075. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2076. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2077. req->hdr.domain = domain;
  2078. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2079. req->max_bps_nic = cpu_to_le32(bps);
  2080. status = be_mcc_notify_wait(adapter);
  2081. err:
  2082. spin_unlock_bh(&adapter->mcc_lock);
  2083. return status;
  2084. }
  2085. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2086. {
  2087. struct be_mcc_wrb *wrb;
  2088. struct be_cmd_req_cntl_attribs *req;
  2089. struct be_cmd_resp_cntl_attribs *resp;
  2090. int status;
  2091. int payload_len = max(sizeof(*req), sizeof(*resp));
  2092. struct mgmt_controller_attrib *attribs;
  2093. struct be_dma_mem attribs_cmd;
  2094. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2095. return -1;
  2096. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2097. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2098. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2099. &attribs_cmd.dma);
  2100. if (!attribs_cmd.va) {
  2101. dev_err(&adapter->pdev->dev,
  2102. "Memory allocation failure\n");
  2103. status = -ENOMEM;
  2104. goto err;
  2105. }
  2106. wrb = wrb_from_mbox(adapter);
  2107. if (!wrb) {
  2108. status = -EBUSY;
  2109. goto err;
  2110. }
  2111. req = attribs_cmd.va;
  2112. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2113. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2114. &attribs_cmd);
  2115. status = be_mbox_notify_wait(adapter);
  2116. if (!status) {
  2117. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2118. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2119. }
  2120. err:
  2121. mutex_unlock(&adapter->mbox_lock);
  2122. if (attribs_cmd.va)
  2123. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2124. attribs_cmd.va, attribs_cmd.dma);
  2125. return status;
  2126. }
  2127. /* Uses mbox */
  2128. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2129. {
  2130. struct be_mcc_wrb *wrb;
  2131. struct be_cmd_req_set_func_cap *req;
  2132. int status;
  2133. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2134. return -1;
  2135. wrb = wrb_from_mbox(adapter);
  2136. if (!wrb) {
  2137. status = -EBUSY;
  2138. goto err;
  2139. }
  2140. req = embedded_payload(wrb);
  2141. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2142. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2143. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2144. CAPABILITY_BE3_NATIVE_ERX_API);
  2145. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2146. status = be_mbox_notify_wait(adapter);
  2147. if (!status) {
  2148. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2149. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2150. CAPABILITY_BE3_NATIVE_ERX_API;
  2151. if (!adapter->be3_native)
  2152. dev_warn(&adapter->pdev->dev,
  2153. "adapter not in advanced mode\n");
  2154. }
  2155. err:
  2156. mutex_unlock(&adapter->mbox_lock);
  2157. return status;
  2158. }
  2159. /* Get privilege(s) for a function */
  2160. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2161. u32 domain)
  2162. {
  2163. struct be_mcc_wrb *wrb;
  2164. struct be_cmd_req_get_fn_privileges *req;
  2165. int status;
  2166. spin_lock_bh(&adapter->mcc_lock);
  2167. wrb = wrb_from_mccq(adapter);
  2168. if (!wrb) {
  2169. status = -EBUSY;
  2170. goto err;
  2171. }
  2172. req = embedded_payload(wrb);
  2173. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2174. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2175. wrb, NULL);
  2176. req->hdr.domain = domain;
  2177. status = be_mcc_notify_wait(adapter);
  2178. if (!status) {
  2179. struct be_cmd_resp_get_fn_privileges *resp =
  2180. embedded_payload(wrb);
  2181. *privilege = le32_to_cpu(resp->privilege_mask);
  2182. }
  2183. err:
  2184. spin_unlock_bh(&adapter->mcc_lock);
  2185. return status;
  2186. }
  2187. /* Set privilege(s) for a function */
  2188. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2189. u32 domain)
  2190. {
  2191. struct be_mcc_wrb *wrb;
  2192. struct be_cmd_req_set_fn_privileges *req;
  2193. int status;
  2194. spin_lock_bh(&adapter->mcc_lock);
  2195. wrb = wrb_from_mccq(adapter);
  2196. if (!wrb) {
  2197. status = -EBUSY;
  2198. goto err;
  2199. }
  2200. req = embedded_payload(wrb);
  2201. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2202. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2203. wrb, NULL);
  2204. req->hdr.domain = domain;
  2205. if (lancer_chip(adapter))
  2206. req->privileges_lancer = cpu_to_le32(privileges);
  2207. else
  2208. req->privileges = cpu_to_le32(privileges);
  2209. status = be_mcc_notify_wait(adapter);
  2210. err:
  2211. spin_unlock_bh(&adapter->mcc_lock);
  2212. return status;
  2213. }
  2214. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2215. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2216. * If pmac_id is returned, pmac_id_valid is returned as true
  2217. */
  2218. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2219. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2220. {
  2221. struct be_mcc_wrb *wrb;
  2222. struct be_cmd_req_get_mac_list *req;
  2223. int status;
  2224. int mac_count;
  2225. struct be_dma_mem get_mac_list_cmd;
  2226. int i;
  2227. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2228. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2229. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2230. get_mac_list_cmd.size,
  2231. &get_mac_list_cmd.dma);
  2232. if (!get_mac_list_cmd.va) {
  2233. dev_err(&adapter->pdev->dev,
  2234. "Memory allocation failure during GET_MAC_LIST\n");
  2235. return -ENOMEM;
  2236. }
  2237. spin_lock_bh(&adapter->mcc_lock);
  2238. wrb = wrb_from_mccq(adapter);
  2239. if (!wrb) {
  2240. status = -EBUSY;
  2241. goto out;
  2242. }
  2243. req = get_mac_list_cmd.va;
  2244. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2245. OPCODE_COMMON_GET_MAC_LIST,
  2246. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2247. req->hdr.domain = domain;
  2248. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2249. if (*pmac_id_valid) {
  2250. req->mac_id = cpu_to_le32(*pmac_id);
  2251. req->iface_id = cpu_to_le16(adapter->if_handle);
  2252. req->perm_override = 0;
  2253. } else {
  2254. req->perm_override = 1;
  2255. }
  2256. status = be_mcc_notify_wait(adapter);
  2257. if (!status) {
  2258. struct be_cmd_resp_get_mac_list *resp =
  2259. get_mac_list_cmd.va;
  2260. if (*pmac_id_valid) {
  2261. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2262. ETH_ALEN);
  2263. goto out;
  2264. }
  2265. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2266. /* Mac list returned could contain one or more active mac_ids
  2267. * or one or more true or pseudo permanant mac addresses.
  2268. * If an active mac_id is present, return first active mac_id
  2269. * found.
  2270. */
  2271. for (i = 0; i < mac_count; i++) {
  2272. struct get_list_macaddr *mac_entry;
  2273. u16 mac_addr_size;
  2274. u32 mac_id;
  2275. mac_entry = &resp->macaddr_list[i];
  2276. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2277. /* mac_id is a 32 bit value and mac_addr size
  2278. * is 6 bytes
  2279. */
  2280. if (mac_addr_size == sizeof(u32)) {
  2281. *pmac_id_valid = true;
  2282. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2283. *pmac_id = le32_to_cpu(mac_id);
  2284. goto out;
  2285. }
  2286. }
  2287. /* If no active mac_id found, return first mac addr */
  2288. *pmac_id_valid = false;
  2289. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2290. ETH_ALEN);
  2291. }
  2292. out:
  2293. spin_unlock_bh(&adapter->mcc_lock);
  2294. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2295. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2296. return status;
  2297. }
  2298. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2299. {
  2300. bool active = true;
  2301. if (BEx_chip(adapter))
  2302. return be_cmd_mac_addr_query(adapter, mac, false,
  2303. adapter->if_handle, curr_pmac_id);
  2304. else
  2305. /* Fetch the MAC address using pmac_id */
  2306. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2307. &curr_pmac_id, 0);
  2308. }
  2309. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2310. {
  2311. int status;
  2312. bool pmac_valid = false;
  2313. memset(mac, 0, ETH_ALEN);
  2314. if (BEx_chip(adapter)) {
  2315. if (be_physfn(adapter))
  2316. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2317. 0);
  2318. else
  2319. status = be_cmd_mac_addr_query(adapter, mac, false,
  2320. adapter->if_handle, 0);
  2321. } else {
  2322. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2323. NULL, 0);
  2324. }
  2325. return status;
  2326. }
  2327. /* Uses synchronous MCCQ */
  2328. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2329. u8 mac_count, u32 domain)
  2330. {
  2331. struct be_mcc_wrb *wrb;
  2332. struct be_cmd_req_set_mac_list *req;
  2333. int status;
  2334. struct be_dma_mem cmd;
  2335. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2336. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2337. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2338. &cmd.dma, GFP_KERNEL);
  2339. if (!cmd.va)
  2340. return -ENOMEM;
  2341. spin_lock_bh(&adapter->mcc_lock);
  2342. wrb = wrb_from_mccq(adapter);
  2343. if (!wrb) {
  2344. status = -EBUSY;
  2345. goto err;
  2346. }
  2347. req = cmd.va;
  2348. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2349. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2350. wrb, &cmd);
  2351. req->hdr.domain = domain;
  2352. req->mac_count = mac_count;
  2353. if (mac_count)
  2354. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2355. status = be_mcc_notify_wait(adapter);
  2356. err:
  2357. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2358. cmd.va, cmd.dma);
  2359. spin_unlock_bh(&adapter->mcc_lock);
  2360. return status;
  2361. }
  2362. /* Wrapper to delete any active MACs and provision the new mac.
  2363. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2364. * current list are active.
  2365. */
  2366. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2367. {
  2368. bool active_mac = false;
  2369. u8 old_mac[ETH_ALEN];
  2370. u32 pmac_id;
  2371. int status;
  2372. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2373. &pmac_id, dom);
  2374. if (!status && active_mac)
  2375. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2376. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2377. }
  2378. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2379. u32 domain, u16 intf_id, u16 hsw_mode)
  2380. {
  2381. struct be_mcc_wrb *wrb;
  2382. struct be_cmd_req_set_hsw_config *req;
  2383. void *ctxt;
  2384. int status;
  2385. spin_lock_bh(&adapter->mcc_lock);
  2386. wrb = wrb_from_mccq(adapter);
  2387. if (!wrb) {
  2388. status = -EBUSY;
  2389. goto err;
  2390. }
  2391. req = embedded_payload(wrb);
  2392. ctxt = &req->context;
  2393. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2394. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2395. req->hdr.domain = domain;
  2396. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2397. if (pvid) {
  2398. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2399. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2400. }
  2401. if (!BEx_chip(adapter) && hsw_mode) {
  2402. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2403. ctxt, adapter->hba_port_num);
  2404. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2405. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2406. ctxt, hsw_mode);
  2407. }
  2408. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2409. status = be_mcc_notify_wait(adapter);
  2410. err:
  2411. spin_unlock_bh(&adapter->mcc_lock);
  2412. return status;
  2413. }
  2414. /* Get Hyper switch config */
  2415. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2416. u32 domain, u16 intf_id, u8 *mode)
  2417. {
  2418. struct be_mcc_wrb *wrb;
  2419. struct be_cmd_req_get_hsw_config *req;
  2420. void *ctxt;
  2421. int status;
  2422. u16 vid;
  2423. spin_lock_bh(&adapter->mcc_lock);
  2424. wrb = wrb_from_mccq(adapter);
  2425. if (!wrb) {
  2426. status = -EBUSY;
  2427. goto err;
  2428. }
  2429. req = embedded_payload(wrb);
  2430. ctxt = &req->context;
  2431. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2432. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2433. req->hdr.domain = domain;
  2434. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2435. ctxt, intf_id);
  2436. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2437. if (!BEx_chip(adapter)) {
  2438. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2439. ctxt, adapter->hba_port_num);
  2440. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2441. }
  2442. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2443. status = be_mcc_notify_wait(adapter);
  2444. if (!status) {
  2445. struct be_cmd_resp_get_hsw_config *resp =
  2446. embedded_payload(wrb);
  2447. be_dws_le_to_cpu(&resp->context,
  2448. sizeof(resp->context));
  2449. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2450. pvid, &resp->context);
  2451. if (pvid)
  2452. *pvid = le16_to_cpu(vid);
  2453. if (mode)
  2454. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2455. port_fwd_type, &resp->context);
  2456. }
  2457. err:
  2458. spin_unlock_bh(&adapter->mcc_lock);
  2459. return status;
  2460. }
  2461. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2462. {
  2463. struct be_mcc_wrb *wrb;
  2464. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2465. int status;
  2466. int payload_len = sizeof(*req);
  2467. struct be_dma_mem cmd;
  2468. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2469. CMD_SUBSYSTEM_ETH))
  2470. return -EPERM;
  2471. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2472. return -1;
  2473. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2474. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2475. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2476. &cmd.dma);
  2477. if (!cmd.va) {
  2478. dev_err(&adapter->pdev->dev,
  2479. "Memory allocation failure\n");
  2480. status = -ENOMEM;
  2481. goto err;
  2482. }
  2483. wrb = wrb_from_mbox(adapter);
  2484. if (!wrb) {
  2485. status = -EBUSY;
  2486. goto err;
  2487. }
  2488. req = cmd.va;
  2489. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2490. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2491. payload_len, wrb, &cmd);
  2492. req->hdr.version = 1;
  2493. req->query_options = BE_GET_WOL_CAP;
  2494. status = be_mbox_notify_wait(adapter);
  2495. if (!status) {
  2496. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2497. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2498. /* the command could succeed misleadingly on old f/w
  2499. * which is not aware of the V1 version. fake an error. */
  2500. if (resp->hdr.response_length < payload_len) {
  2501. status = -1;
  2502. goto err;
  2503. }
  2504. adapter->wol_cap = resp->wol_settings;
  2505. }
  2506. err:
  2507. mutex_unlock(&adapter->mbox_lock);
  2508. if (cmd.va)
  2509. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2510. return status;
  2511. }
  2512. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2513. struct be_dma_mem *cmd)
  2514. {
  2515. struct be_mcc_wrb *wrb;
  2516. struct be_cmd_req_get_ext_fat_caps *req;
  2517. int status;
  2518. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2519. return -1;
  2520. wrb = wrb_from_mbox(adapter);
  2521. if (!wrb) {
  2522. status = -EBUSY;
  2523. goto err;
  2524. }
  2525. req = cmd->va;
  2526. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2527. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2528. cmd->size, wrb, cmd);
  2529. req->parameter_type = cpu_to_le32(1);
  2530. status = be_mbox_notify_wait(adapter);
  2531. err:
  2532. mutex_unlock(&adapter->mbox_lock);
  2533. return status;
  2534. }
  2535. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2536. struct be_dma_mem *cmd,
  2537. struct be_fat_conf_params *configs)
  2538. {
  2539. struct be_mcc_wrb *wrb;
  2540. struct be_cmd_req_set_ext_fat_caps *req;
  2541. int status;
  2542. spin_lock_bh(&adapter->mcc_lock);
  2543. wrb = wrb_from_mccq(adapter);
  2544. if (!wrb) {
  2545. status = -EBUSY;
  2546. goto err;
  2547. }
  2548. req = cmd->va;
  2549. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2550. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2551. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2552. cmd->size, wrb, cmd);
  2553. status = be_mcc_notify_wait(adapter);
  2554. err:
  2555. spin_unlock_bh(&adapter->mcc_lock);
  2556. return status;
  2557. }
  2558. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2559. {
  2560. struct be_mcc_wrb *wrb;
  2561. struct be_cmd_req_get_port_name *req;
  2562. int status;
  2563. if (!lancer_chip(adapter)) {
  2564. *port_name = adapter->hba_port_num + '0';
  2565. return 0;
  2566. }
  2567. spin_lock_bh(&adapter->mcc_lock);
  2568. wrb = wrb_from_mccq(adapter);
  2569. if (!wrb) {
  2570. status = -EBUSY;
  2571. goto err;
  2572. }
  2573. req = embedded_payload(wrb);
  2574. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2575. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2576. NULL);
  2577. req->hdr.version = 1;
  2578. status = be_mcc_notify_wait(adapter);
  2579. if (!status) {
  2580. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2581. *port_name = resp->port_name[adapter->hba_port_num];
  2582. } else {
  2583. *port_name = adapter->hba_port_num + '0';
  2584. }
  2585. err:
  2586. spin_unlock_bh(&adapter->mcc_lock);
  2587. return status;
  2588. }
  2589. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2590. {
  2591. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2592. int i;
  2593. for (i = 0; i < desc_count; i++) {
  2594. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2595. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2596. return (struct be_nic_res_desc *)hdr;
  2597. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2598. hdr = (void *)hdr + hdr->desc_len;
  2599. }
  2600. return NULL;
  2601. }
  2602. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2603. u32 desc_count)
  2604. {
  2605. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2606. struct be_pcie_res_desc *pcie;
  2607. int i;
  2608. for (i = 0; i < desc_count; i++) {
  2609. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2610. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2611. pcie = (struct be_pcie_res_desc *)hdr;
  2612. if (pcie->pf_num == devfn)
  2613. return pcie;
  2614. }
  2615. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2616. hdr = (void *)hdr + hdr->desc_len;
  2617. }
  2618. return NULL;
  2619. }
  2620. static void be_copy_nic_desc(struct be_resources *res,
  2621. struct be_nic_res_desc *desc)
  2622. {
  2623. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2624. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2625. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2626. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2627. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2628. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2629. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2630. /* Clear flags that driver is not interested in */
  2631. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2632. BE_IF_CAP_FLAGS_WANT;
  2633. /* Need 1 RXQ as the default RXQ */
  2634. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2635. res->max_rss_qs -= 1;
  2636. }
  2637. /* Uses Mbox */
  2638. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2639. {
  2640. struct be_mcc_wrb *wrb;
  2641. struct be_cmd_req_get_func_config *req;
  2642. int status;
  2643. struct be_dma_mem cmd;
  2644. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2645. return -1;
  2646. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2647. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2648. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2649. &cmd.dma);
  2650. if (!cmd.va) {
  2651. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2652. status = -ENOMEM;
  2653. goto err;
  2654. }
  2655. wrb = wrb_from_mbox(adapter);
  2656. if (!wrb) {
  2657. status = -EBUSY;
  2658. goto err;
  2659. }
  2660. req = cmd.va;
  2661. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2662. OPCODE_COMMON_GET_FUNC_CONFIG,
  2663. cmd.size, wrb, &cmd);
  2664. if (skyhawk_chip(adapter))
  2665. req->hdr.version = 1;
  2666. status = be_mbox_notify_wait(adapter);
  2667. if (!status) {
  2668. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2669. u32 desc_count = le32_to_cpu(resp->desc_count);
  2670. struct be_nic_res_desc *desc;
  2671. desc = be_get_nic_desc(resp->func_param, desc_count);
  2672. if (!desc) {
  2673. status = -EINVAL;
  2674. goto err;
  2675. }
  2676. adapter->pf_number = desc->pf_num;
  2677. be_copy_nic_desc(res, desc);
  2678. }
  2679. err:
  2680. mutex_unlock(&adapter->mbox_lock);
  2681. if (cmd.va)
  2682. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2683. return status;
  2684. }
  2685. /* Uses mbox */
  2686. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2687. u8 domain, struct be_dma_mem *cmd)
  2688. {
  2689. struct be_mcc_wrb *wrb;
  2690. struct be_cmd_req_get_profile_config *req;
  2691. int status;
  2692. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2693. return -1;
  2694. wrb = wrb_from_mbox(adapter);
  2695. req = cmd->va;
  2696. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2697. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2698. cmd->size, wrb, cmd);
  2699. req->type = ACTIVE_PROFILE_TYPE;
  2700. req->hdr.domain = domain;
  2701. if (!lancer_chip(adapter))
  2702. req->hdr.version = 1;
  2703. status = be_mbox_notify_wait(adapter);
  2704. mutex_unlock(&adapter->mbox_lock);
  2705. return status;
  2706. }
  2707. /* Uses sync mcc */
  2708. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2709. u8 domain, struct be_dma_mem *cmd)
  2710. {
  2711. struct be_mcc_wrb *wrb;
  2712. struct be_cmd_req_get_profile_config *req;
  2713. int status;
  2714. spin_lock_bh(&adapter->mcc_lock);
  2715. wrb = wrb_from_mccq(adapter);
  2716. if (!wrb) {
  2717. status = -EBUSY;
  2718. goto err;
  2719. }
  2720. req = cmd->va;
  2721. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2722. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2723. cmd->size, wrb, cmd);
  2724. req->type = ACTIVE_PROFILE_TYPE;
  2725. req->hdr.domain = domain;
  2726. if (!lancer_chip(adapter))
  2727. req->hdr.version = 1;
  2728. status = be_mcc_notify_wait(adapter);
  2729. err:
  2730. spin_unlock_bh(&adapter->mcc_lock);
  2731. return status;
  2732. }
  2733. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2734. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2735. struct be_resources *res, u8 domain)
  2736. {
  2737. struct be_cmd_resp_get_profile_config *resp;
  2738. struct be_pcie_res_desc *pcie;
  2739. struct be_nic_res_desc *nic;
  2740. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2741. struct be_dma_mem cmd;
  2742. u32 desc_count;
  2743. int status;
  2744. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2745. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2746. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2747. if (!cmd.va)
  2748. return -ENOMEM;
  2749. if (!mccq->created)
  2750. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2751. else
  2752. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2753. if (status)
  2754. goto err;
  2755. resp = cmd.va;
  2756. desc_count = le32_to_cpu(resp->desc_count);
  2757. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2758. desc_count);
  2759. if (pcie)
  2760. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2761. nic = be_get_nic_desc(resp->func_param, desc_count);
  2762. if (nic)
  2763. be_copy_nic_desc(res, nic);
  2764. err:
  2765. if (cmd.va)
  2766. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2767. return status;
  2768. }
  2769. /* Currently only Lancer uses this command and it supports version 0 only
  2770. * Uses sync mcc
  2771. */
  2772. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2773. u8 domain)
  2774. {
  2775. struct be_mcc_wrb *wrb;
  2776. struct be_cmd_req_set_profile_config *req;
  2777. int status;
  2778. spin_lock_bh(&adapter->mcc_lock);
  2779. wrb = wrb_from_mccq(adapter);
  2780. if (!wrb) {
  2781. status = -EBUSY;
  2782. goto err;
  2783. }
  2784. req = embedded_payload(wrb);
  2785. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2786. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2787. wrb, NULL);
  2788. req->hdr.domain = domain;
  2789. req->desc_count = cpu_to_le32(1);
  2790. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2791. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2792. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2793. req->nic_desc.pf_num = adapter->pf_number;
  2794. req->nic_desc.vf_num = domain;
  2795. /* Mark fields invalid */
  2796. req->nic_desc.unicast_mac_count = 0xFFFF;
  2797. req->nic_desc.mcc_count = 0xFFFF;
  2798. req->nic_desc.vlan_count = 0xFFFF;
  2799. req->nic_desc.mcast_mac_count = 0xFFFF;
  2800. req->nic_desc.txq_count = 0xFFFF;
  2801. req->nic_desc.rq_count = 0xFFFF;
  2802. req->nic_desc.rssq_count = 0xFFFF;
  2803. req->nic_desc.lro_count = 0xFFFF;
  2804. req->nic_desc.cq_count = 0xFFFF;
  2805. req->nic_desc.toe_conn_count = 0xFFFF;
  2806. req->nic_desc.eq_count = 0xFFFF;
  2807. req->nic_desc.link_param = 0xFF;
  2808. req->nic_desc.bw_min = 0xFFFFFFFF;
  2809. req->nic_desc.acpi_params = 0xFF;
  2810. req->nic_desc.wol_param = 0x0F;
  2811. /* Change BW */
  2812. req->nic_desc.bw_min = cpu_to_le32(bps);
  2813. req->nic_desc.bw_max = cpu_to_le32(bps);
  2814. status = be_mcc_notify_wait(adapter);
  2815. err:
  2816. spin_unlock_bh(&adapter->mcc_lock);
  2817. return status;
  2818. }
  2819. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2820. int vf_num)
  2821. {
  2822. struct be_mcc_wrb *wrb;
  2823. struct be_cmd_req_get_iface_list *req;
  2824. struct be_cmd_resp_get_iface_list *resp;
  2825. int status;
  2826. spin_lock_bh(&adapter->mcc_lock);
  2827. wrb = wrb_from_mccq(adapter);
  2828. if (!wrb) {
  2829. status = -EBUSY;
  2830. goto err;
  2831. }
  2832. req = embedded_payload(wrb);
  2833. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2834. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2835. wrb, NULL);
  2836. req->hdr.domain = vf_num + 1;
  2837. status = be_mcc_notify_wait(adapter);
  2838. if (!status) {
  2839. resp = (struct be_cmd_resp_get_iface_list *)req;
  2840. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2841. }
  2842. err:
  2843. spin_unlock_bh(&adapter->mcc_lock);
  2844. return status;
  2845. }
  2846. static int lancer_wait_idle(struct be_adapter *adapter)
  2847. {
  2848. #define SLIPORT_IDLE_TIMEOUT 30
  2849. u32 reg_val;
  2850. int status = 0, i;
  2851. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2852. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2853. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2854. break;
  2855. ssleep(1);
  2856. }
  2857. if (i == SLIPORT_IDLE_TIMEOUT)
  2858. status = -1;
  2859. return status;
  2860. }
  2861. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2862. {
  2863. int status = 0;
  2864. status = lancer_wait_idle(adapter);
  2865. if (status)
  2866. return status;
  2867. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2868. return status;
  2869. }
  2870. /* Routine to check whether dump image is present or not */
  2871. bool dump_present(struct be_adapter *adapter)
  2872. {
  2873. u32 sliport_status = 0;
  2874. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2875. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2876. }
  2877. int lancer_initiate_dump(struct be_adapter *adapter)
  2878. {
  2879. int status;
  2880. /* give firmware reset and diagnostic dump */
  2881. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2882. PHYSDEV_CONTROL_DD_MASK);
  2883. if (status < 0) {
  2884. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2885. return status;
  2886. }
  2887. status = lancer_wait_idle(adapter);
  2888. if (status)
  2889. return status;
  2890. if (!dump_present(adapter)) {
  2891. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2892. return -1;
  2893. }
  2894. return 0;
  2895. }
  2896. /* Uses sync mcc */
  2897. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2898. {
  2899. struct be_mcc_wrb *wrb;
  2900. struct be_cmd_enable_disable_vf *req;
  2901. int status;
  2902. if (BEx_chip(adapter))
  2903. return 0;
  2904. spin_lock_bh(&adapter->mcc_lock);
  2905. wrb = wrb_from_mccq(adapter);
  2906. if (!wrb) {
  2907. status = -EBUSY;
  2908. goto err;
  2909. }
  2910. req = embedded_payload(wrb);
  2911. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2912. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2913. wrb, NULL);
  2914. req->hdr.domain = domain;
  2915. req->enable = 1;
  2916. status = be_mcc_notify_wait(adapter);
  2917. err:
  2918. spin_unlock_bh(&adapter->mcc_lock);
  2919. return status;
  2920. }
  2921. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2922. {
  2923. struct be_mcc_wrb *wrb;
  2924. struct be_cmd_req_intr_set *req;
  2925. int status;
  2926. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2927. return -1;
  2928. wrb = wrb_from_mbox(adapter);
  2929. req = embedded_payload(wrb);
  2930. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2931. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2932. wrb, NULL);
  2933. req->intr_enabled = intr_enable;
  2934. status = be_mbox_notify_wait(adapter);
  2935. mutex_unlock(&adapter->mbox_lock);
  2936. return status;
  2937. }
  2938. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2939. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2940. {
  2941. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2942. struct be_mcc_wrb *wrb;
  2943. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2944. struct be_cmd_req_hdr *req;
  2945. struct be_cmd_resp_hdr *resp;
  2946. int status;
  2947. spin_lock_bh(&adapter->mcc_lock);
  2948. wrb = wrb_from_mccq(adapter);
  2949. if (!wrb) {
  2950. status = -EBUSY;
  2951. goto err;
  2952. }
  2953. req = embedded_payload(wrb);
  2954. resp = embedded_payload(wrb);
  2955. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2956. hdr->opcode, wrb_payload_size, wrb, NULL);
  2957. memcpy(req, wrb_payload, wrb_payload_size);
  2958. be_dws_cpu_to_le(req, wrb_payload_size);
  2959. status = be_mcc_notify_wait(adapter);
  2960. if (cmd_status)
  2961. *cmd_status = (status & 0xffff);
  2962. if (ext_status)
  2963. *ext_status = 0;
  2964. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2965. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2966. err:
  2967. spin_unlock_bh(&adapter->mcc_lock);
  2968. return status;
  2969. }
  2970. EXPORT_SYMBOL(be_roce_mcc_cmd);