dib3000mb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/slab.h>
  31. #include "dib3000-common.h"
  32. #include "dib3000mb_priv.h"
  33. #include "dib3000.h"
  34. /* Version information */
  35. #define DRIVER_VERSION "0.1"
  36. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  37. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  38. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  39. static int debug;
  40. module_param(debug, int, 0644);
  41. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  42. #endif
  43. #define deb_info(args...) dprintk(0x01,args)
  44. #define deb_xfer(args...) dprintk(0x02,args)
  45. #define deb_setf(args...) dprintk(0x04,args)
  46. #define deb_getf(args...) dprintk(0x08,args)
  47. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  48. struct dvb_frontend_parameters *fep);
  49. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  50. struct dvb_frontend_parameters *fep, int tuner)
  51. {
  52. struct dib3000_state* state = fe->demodulator_priv;
  53. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  54. fe_code_rate_t fe_cr = FEC_NONE;
  55. int search_state, seq;
  56. if (tuner && fe->ops->tuner_ops.set_params) {
  57. fe->ops->tuner_ops.set_params(fe, fep);
  58. if (fe->ops->i2c_gate_ctrl) fe->ops->i2c_gate_ctrl(fe, 0);
  59. deb_setf("bandwidth: ");
  60. switch (ofdm->bandwidth) {
  61. case BANDWIDTH_8_MHZ:
  62. deb_setf("8 MHz\n");
  63. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  64. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  65. break;
  66. case BANDWIDTH_7_MHZ:
  67. deb_setf("7 MHz\n");
  68. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  69. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  70. break;
  71. case BANDWIDTH_6_MHZ:
  72. deb_setf("6 MHz\n");
  73. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  74. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  75. break;
  76. case BANDWIDTH_AUTO:
  77. return -EOPNOTSUPP;
  78. default:
  79. err("unkown bandwidth value.");
  80. return -EINVAL;
  81. }
  82. }
  83. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  84. deb_setf("transmission mode: ");
  85. switch (ofdm->transmission_mode) {
  86. case TRANSMISSION_MODE_2K:
  87. deb_setf("2k\n");
  88. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  89. break;
  90. case TRANSMISSION_MODE_8K:
  91. deb_setf("8k\n");
  92. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  93. break;
  94. case TRANSMISSION_MODE_AUTO:
  95. deb_setf("auto\n");
  96. break;
  97. default:
  98. return -EINVAL;
  99. }
  100. deb_setf("guard: ");
  101. switch (ofdm->guard_interval) {
  102. case GUARD_INTERVAL_1_32:
  103. deb_setf("1_32\n");
  104. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  105. break;
  106. case GUARD_INTERVAL_1_16:
  107. deb_setf("1_16\n");
  108. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  109. break;
  110. case GUARD_INTERVAL_1_8:
  111. deb_setf("1_8\n");
  112. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  113. break;
  114. case GUARD_INTERVAL_1_4:
  115. deb_setf("1_4\n");
  116. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  117. break;
  118. case GUARD_INTERVAL_AUTO:
  119. deb_setf("auto\n");
  120. break;
  121. default:
  122. return -EINVAL;
  123. }
  124. deb_setf("inversion: ");
  125. switch (fep->inversion) {
  126. case INVERSION_OFF:
  127. deb_setf("off\n");
  128. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  129. break;
  130. case INVERSION_AUTO:
  131. deb_setf("auto ");
  132. break;
  133. case INVERSION_ON:
  134. deb_setf("on\n");
  135. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  136. break;
  137. default:
  138. return -EINVAL;
  139. }
  140. deb_setf("constellation: ");
  141. switch (ofdm->constellation) {
  142. case QPSK:
  143. deb_setf("qpsk\n");
  144. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  145. break;
  146. case QAM_16:
  147. deb_setf("qam16\n");
  148. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  149. break;
  150. case QAM_64:
  151. deb_setf("qam64\n");
  152. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  153. break;
  154. case QAM_AUTO:
  155. break;
  156. default:
  157. return -EINVAL;
  158. }
  159. deb_setf("hierachy: ");
  160. switch (ofdm->hierarchy_information) {
  161. case HIERARCHY_NONE:
  162. deb_setf("none ");
  163. /* fall through */
  164. case HIERARCHY_1:
  165. deb_setf("alpha=1\n");
  166. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  167. break;
  168. case HIERARCHY_2:
  169. deb_setf("alpha=2\n");
  170. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  171. break;
  172. case HIERARCHY_4:
  173. deb_setf("alpha=4\n");
  174. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  175. break;
  176. case HIERARCHY_AUTO:
  177. deb_setf("alpha=auto\n");
  178. break;
  179. default:
  180. return -EINVAL;
  181. }
  182. deb_setf("hierarchy: ");
  183. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  184. deb_setf("none\n");
  185. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  186. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  187. fe_cr = ofdm->code_rate_HP;
  188. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  189. deb_setf("on\n");
  190. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  191. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  192. fe_cr = ofdm->code_rate_LP;
  193. }
  194. deb_setf("fec: ");
  195. switch (fe_cr) {
  196. case FEC_1_2:
  197. deb_setf("1_2\n");
  198. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  199. break;
  200. case FEC_2_3:
  201. deb_setf("2_3\n");
  202. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  203. break;
  204. case FEC_3_4:
  205. deb_setf("3_4\n");
  206. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  207. break;
  208. case FEC_5_6:
  209. deb_setf("5_6\n");
  210. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  211. break;
  212. case FEC_7_8:
  213. deb_setf("7_8\n");
  214. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  215. break;
  216. case FEC_NONE:
  217. deb_setf("none ");
  218. break;
  219. case FEC_AUTO:
  220. deb_setf("auto\n");
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. seq = dib3000_seq
  226. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  227. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  228. [fep->inversion == INVERSION_AUTO];
  229. deb_setf("seq? %d\n", seq);
  230. wr(DIB3000MB_REG_SEQ, seq);
  231. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  232. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  233. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  234. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  235. } else {
  236. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  237. }
  238. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  239. } else {
  240. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  241. }
  242. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  243. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  244. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  245. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  246. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  247. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  248. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  249. /* wait for AGC lock */
  250. msleep(70);
  251. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  252. /* something has to be auto searched */
  253. if (ofdm->constellation == QAM_AUTO ||
  254. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  255. fe_cr == FEC_AUTO ||
  256. fep->inversion == INVERSION_AUTO) {
  257. int as_count=0;
  258. deb_setf("autosearch enabled.\n");
  259. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  260. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  261. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  262. while ((search_state =
  263. dib3000_search_status(
  264. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  265. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  266. msleep(1);
  267. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  268. if (search_state == 1) {
  269. struct dvb_frontend_parameters feps;
  270. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  271. deb_setf("reading tuning data from frontend succeeded.\n");
  272. return dib3000mb_set_frontend(fe, &feps, 0);
  273. }
  274. }
  275. } else {
  276. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  277. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  278. }
  279. return 0;
  280. }
  281. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  282. {
  283. struct dib3000_state* state = fe->demodulator_priv;
  284. deb_info("dib3000mb is getting up.\n");
  285. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  286. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  287. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  288. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  289. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  290. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  291. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  292. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  293. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  294. wr_foreach(dib3000mb_reg_impulse_noise,
  295. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  296. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  297. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  298. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  299. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  300. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  301. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  302. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  303. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  304. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  305. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  306. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  307. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  308. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  309. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  310. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  311. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  312. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  313. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  314. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  315. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  316. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  317. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  318. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  319. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  320. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  321. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  322. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  323. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  324. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  325. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  326. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  327. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  328. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  329. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  330. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  331. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  332. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  333. return 0;
  334. }
  335. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  336. struct dvb_frontend_parameters *fep)
  337. {
  338. struct dib3000_state* state = fe->demodulator_priv;
  339. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  340. fe_code_rate_t *cr;
  341. u16 tps_val;
  342. int inv_test1,inv_test2;
  343. u32 dds_val, threshold = 0x800000;
  344. if (!rd(DIB3000MB_REG_TPS_LOCK))
  345. return 0;
  346. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  347. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  348. if (dds_val < threshold)
  349. inv_test1 = 0;
  350. else if (dds_val == threshold)
  351. inv_test1 = 1;
  352. else
  353. inv_test1 = 2;
  354. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  355. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  356. if (dds_val < threshold)
  357. inv_test2 = 0;
  358. else if (dds_val == threshold)
  359. inv_test2 = 1;
  360. else
  361. inv_test2 = 2;
  362. fep->inversion =
  363. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  364. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  365. INVERSION_ON : INVERSION_OFF;
  366. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  367. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  368. case DIB3000_CONSTELLATION_QPSK:
  369. deb_getf("QPSK ");
  370. ofdm->constellation = QPSK;
  371. break;
  372. case DIB3000_CONSTELLATION_16QAM:
  373. deb_getf("QAM16 ");
  374. ofdm->constellation = QAM_16;
  375. break;
  376. case DIB3000_CONSTELLATION_64QAM:
  377. deb_getf("QAM64 ");
  378. ofdm->constellation = QAM_64;
  379. break;
  380. default:
  381. err("Unexpected constellation returned by TPS (%d)", tps_val);
  382. break;
  383. }
  384. deb_getf("TPS: %d\n", tps_val);
  385. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  386. deb_getf("HRCH ON\n");
  387. cr = &ofdm->code_rate_LP;
  388. ofdm->code_rate_HP = FEC_NONE;
  389. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  390. case DIB3000_ALPHA_0:
  391. deb_getf("HIERARCHY_NONE ");
  392. ofdm->hierarchy_information = HIERARCHY_NONE;
  393. break;
  394. case DIB3000_ALPHA_1:
  395. deb_getf("HIERARCHY_1 ");
  396. ofdm->hierarchy_information = HIERARCHY_1;
  397. break;
  398. case DIB3000_ALPHA_2:
  399. deb_getf("HIERARCHY_2 ");
  400. ofdm->hierarchy_information = HIERARCHY_2;
  401. break;
  402. case DIB3000_ALPHA_4:
  403. deb_getf("HIERARCHY_4 ");
  404. ofdm->hierarchy_information = HIERARCHY_4;
  405. break;
  406. default:
  407. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  408. break;
  409. }
  410. deb_getf("TPS: %d\n", tps_val);
  411. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  412. } else {
  413. deb_getf("HRCH OFF\n");
  414. cr = &ofdm->code_rate_HP;
  415. ofdm->code_rate_LP = FEC_NONE;
  416. ofdm->hierarchy_information = HIERARCHY_NONE;
  417. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  418. }
  419. switch (tps_val) {
  420. case DIB3000_FEC_1_2:
  421. deb_getf("FEC_1_2 ");
  422. *cr = FEC_1_2;
  423. break;
  424. case DIB3000_FEC_2_3:
  425. deb_getf("FEC_2_3 ");
  426. *cr = FEC_2_3;
  427. break;
  428. case DIB3000_FEC_3_4:
  429. deb_getf("FEC_3_4 ");
  430. *cr = FEC_3_4;
  431. break;
  432. case DIB3000_FEC_5_6:
  433. deb_getf("FEC_5_6 ");
  434. *cr = FEC_4_5;
  435. break;
  436. case DIB3000_FEC_7_8:
  437. deb_getf("FEC_7_8 ");
  438. *cr = FEC_7_8;
  439. break;
  440. default:
  441. err("Unexpected FEC returned by TPS (%d)", tps_val);
  442. break;
  443. }
  444. deb_getf("TPS: %d\n",tps_val);
  445. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  446. case DIB3000_GUARD_TIME_1_32:
  447. deb_getf("GUARD_INTERVAL_1_32 ");
  448. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  449. break;
  450. case DIB3000_GUARD_TIME_1_16:
  451. deb_getf("GUARD_INTERVAL_1_16 ");
  452. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  453. break;
  454. case DIB3000_GUARD_TIME_1_8:
  455. deb_getf("GUARD_INTERVAL_1_8 ");
  456. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  457. break;
  458. case DIB3000_GUARD_TIME_1_4:
  459. deb_getf("GUARD_INTERVAL_1_4 ");
  460. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  461. break;
  462. default:
  463. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  464. break;
  465. }
  466. deb_getf("TPS: %d\n", tps_val);
  467. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  468. case DIB3000_TRANSMISSION_MODE_2K:
  469. deb_getf("TRANSMISSION_MODE_2K ");
  470. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  471. break;
  472. case DIB3000_TRANSMISSION_MODE_8K:
  473. deb_getf("TRANSMISSION_MODE_8K ");
  474. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  475. break;
  476. default:
  477. err("unexpected transmission mode return by TPS (%d)", tps_val);
  478. break;
  479. }
  480. deb_getf("TPS: %d\n", tps_val);
  481. return 0;
  482. }
  483. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  484. {
  485. struct dib3000_state* state = fe->demodulator_priv;
  486. *stat = 0;
  487. if (rd(DIB3000MB_REG_AGC_LOCK))
  488. *stat |= FE_HAS_SIGNAL;
  489. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  490. *stat |= FE_HAS_CARRIER;
  491. if (rd(DIB3000MB_REG_VIT_LCK))
  492. *stat |= FE_HAS_VITERBI;
  493. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  494. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  495. deb_getf("actual status is %2x\n",*stat);
  496. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  497. rd(DIB3000MB_REG_TPS_LOCK),
  498. rd(DIB3000MB_REG_TPS_QAM),
  499. rd(DIB3000MB_REG_TPS_HRCH),
  500. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  501. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  502. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  503. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  504. rd(DIB3000MB_REG_TPS_FFT),
  505. rd(DIB3000MB_REG_TPS_CELL_ID));
  506. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  507. return 0;
  508. }
  509. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  510. {
  511. struct dib3000_state* state = fe->demodulator_priv;
  512. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  513. return 0;
  514. }
  515. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  516. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  517. {
  518. struct dib3000_state* state = fe->demodulator_priv;
  519. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  520. return 0;
  521. }
  522. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  523. {
  524. struct dib3000_state* state = fe->demodulator_priv;
  525. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  526. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  527. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  528. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  529. return 0;
  530. }
  531. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  532. {
  533. struct dib3000_state* state = fe->demodulator_priv;
  534. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  535. return 0;
  536. }
  537. static int dib3000mb_sleep(struct dvb_frontend* fe)
  538. {
  539. struct dib3000_state* state = fe->demodulator_priv;
  540. deb_info("dib3000mb is going to bed.\n");
  541. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  542. return 0;
  543. }
  544. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  545. {
  546. tune->min_delay_ms = 800;
  547. return 0;
  548. }
  549. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  550. {
  551. return dib3000mb_fe_init(fe, 0);
  552. }
  553. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  554. {
  555. return dib3000mb_set_frontend(fe, fep, 1);
  556. }
  557. static void dib3000mb_release(struct dvb_frontend* fe)
  558. {
  559. struct dib3000_state *state = fe->demodulator_priv;
  560. kfree(state);
  561. }
  562. /* pid filter and transfer stuff */
  563. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  564. {
  565. struct dib3000_state *state = fe->demodulator_priv;
  566. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  567. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  568. return 0;
  569. }
  570. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  571. {
  572. struct dib3000_state *state = fe->demodulator_priv;
  573. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  574. if (onoff) {
  575. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  576. } else {
  577. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  578. }
  579. return 0;
  580. }
  581. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  582. {
  583. struct dib3000_state *state = fe->demodulator_priv;
  584. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  585. wr(DIB3000MB_REG_PID_PARSE,onoff);
  586. return 0;
  587. }
  588. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  589. {
  590. struct dib3000_state *state = fe->demodulator_priv;
  591. if (onoff) {
  592. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  593. } else {
  594. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  595. }
  596. return 0;
  597. }
  598. static struct dvb_frontend_ops dib3000mb_ops;
  599. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  600. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  601. {
  602. struct dib3000_state* state = NULL;
  603. /* allocate memory for the internal state */
  604. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  605. if (state == NULL)
  606. goto error;
  607. /* setup the state */
  608. state->i2c = i2c;
  609. memcpy(&state->config,config,sizeof(struct dib3000_config));
  610. memcpy(&state->ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  611. /* check for the correct demod */
  612. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  613. goto error;
  614. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  615. goto error;
  616. /* create dvb_frontend */
  617. state->frontend.ops = &state->ops;
  618. state->frontend.demodulator_priv = state;
  619. /* set the xfer operations */
  620. xfer_ops->pid_parse = dib3000mb_pid_parse;
  621. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  622. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  623. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  624. return &state->frontend;
  625. error:
  626. kfree(state);
  627. return NULL;
  628. }
  629. static struct dvb_frontend_ops dib3000mb_ops = {
  630. .info = {
  631. .name = "DiBcom 3000M-B DVB-T",
  632. .type = FE_OFDM,
  633. .frequency_min = 44250000,
  634. .frequency_max = 867250000,
  635. .frequency_stepsize = 62500,
  636. .caps = FE_CAN_INVERSION_AUTO |
  637. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  638. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  639. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  640. FE_CAN_TRANSMISSION_MODE_AUTO |
  641. FE_CAN_GUARD_INTERVAL_AUTO |
  642. FE_CAN_RECOVER |
  643. FE_CAN_HIERARCHY_AUTO,
  644. },
  645. .release = dib3000mb_release,
  646. .init = dib3000mb_fe_init_nonmobile,
  647. .sleep = dib3000mb_sleep,
  648. .set_frontend = dib3000mb_set_frontend_and_tuner,
  649. .get_frontend = dib3000mb_get_frontend,
  650. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  651. .read_status = dib3000mb_read_status,
  652. .read_ber = dib3000mb_read_ber,
  653. .read_signal_strength = dib3000mb_read_signal_strength,
  654. .read_snr = dib3000mb_read_snr,
  655. .read_ucblocks = dib3000mb_read_unc_blocks,
  656. };
  657. MODULE_AUTHOR(DRIVER_AUTHOR);
  658. MODULE_DESCRIPTION(DRIVER_DESC);
  659. MODULE_LICENSE("GPL");
  660. EXPORT_SYMBOL(dib3000mb_attach);