smpboot.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <mach_apic.h>
  66. #include <mach_wakecpu.h>
  67. #include <smpboot_hooks.h>
  68. #ifdef CONFIG_X86_32
  69. u8 apicid_2_node[MAX_APICID];
  70. static int low_mappings;
  71. #endif
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. /* Store all idle threads, this can be reused instead of creating
  75. * a new thread. Also avoids complicated thread destroy functionality
  76. * for idle threads.
  77. */
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  81. * removed after init for !CONFIG_HOTPLUG_CPU.
  82. */
  83. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  84. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  85. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  86. #else
  87. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  88. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  89. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  90. #endif
  91. /* Number of siblings per CPU package */
  92. int smp_num_siblings = 1;
  93. EXPORT_SYMBOL(smp_num_siblings);
  94. /* Last level cache ID of each logical CPU */
  95. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  96. /* representing HT siblings of each logical CPU */
  97. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  98. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  99. /* representing HT and core siblings of each logical CPU */
  100. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  101. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  102. /* Per CPU bogomips and other parameters */
  103. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  104. EXPORT_PER_CPU_SYMBOL(cpu_info);
  105. static atomic_t init_deasserted;
  106. /* Set if we find a B stepping CPU */
  107. static int __cpuinitdata smp_b_stepping;
  108. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  109. /* which logical CPUs are on which nodes */
  110. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  111. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  112. EXPORT_SYMBOL(node_to_cpumask_map);
  113. /* which node each logical CPU is on */
  114. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  115. EXPORT_SYMBOL(cpu_to_node_map);
  116. /* set up a mapping between cpu and node. */
  117. static void map_cpu_to_node(int cpu, int node)
  118. {
  119. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  120. cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
  121. cpu_to_node_map[cpu] = node;
  122. }
  123. /* undo a mapping between cpu and node. */
  124. static void unmap_cpu_to_node(int cpu)
  125. {
  126. int node;
  127. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  128. for (node = 0; node < MAX_NUMNODES; node++)
  129. cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
  130. cpu_to_node_map[cpu] = 0;
  131. }
  132. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  133. #define map_cpu_to_node(cpu, node) ({})
  134. #define unmap_cpu_to_node(cpu) ({})
  135. #endif
  136. #ifdef CONFIG_X86_32
  137. static int boot_cpu_logical_apicid;
  138. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  139. { [0 ... NR_CPUS-1] = BAD_APICID };
  140. static void map_cpu_to_logical_apicid(void)
  141. {
  142. int cpu = smp_processor_id();
  143. int apicid = logical_smp_processor_id();
  144. int node = apic->apicid_to_node(apicid);
  145. if (!node_online(node))
  146. node = first_online_node;
  147. cpu_2_logical_apicid[cpu] = apicid;
  148. map_cpu_to_node(cpu, node);
  149. }
  150. void numa_remove_cpu(int cpu)
  151. {
  152. cpu_2_logical_apicid[cpu] = BAD_APICID;
  153. unmap_cpu_to_node(cpu);
  154. }
  155. #else
  156. #define map_cpu_to_logical_apicid() do {} while (0)
  157. #endif
  158. /*
  159. * Report back to the Boot Processor.
  160. * Running on AP.
  161. */
  162. static void __cpuinit smp_callin(void)
  163. {
  164. int cpuid, phys_id;
  165. unsigned long timeout;
  166. /*
  167. * If waken up by an INIT in an 82489DX configuration
  168. * we may get here before an INIT-deassert IPI reaches
  169. * our local APIC. We have to wait for the IPI or we'll
  170. * lock up on an APIC access.
  171. */
  172. if (apic->wait_for_init_deassert)
  173. apic->wait_for_init_deassert(&init_deasserted);
  174. /*
  175. * (This works even if the APIC is not enabled.)
  176. */
  177. phys_id = read_apic_id();
  178. cpuid = smp_processor_id();
  179. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  180. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  181. phys_id, cpuid);
  182. }
  183. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  184. /*
  185. * STARTUP IPIs are fragile beasts as they might sometimes
  186. * trigger some glue motherboard logic. Complete APIC bus
  187. * silence for 1 second, this overestimates the time the
  188. * boot CPU is spending to send the up to 2 STARTUP IPIs
  189. * by a factor of two. This should be enough.
  190. */
  191. /*
  192. * Waiting 2s total for startup (udelay is not yet working)
  193. */
  194. timeout = jiffies + 2*HZ;
  195. while (time_before(jiffies, timeout)) {
  196. /*
  197. * Has the boot CPU finished it's STARTUP sequence?
  198. */
  199. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  200. break;
  201. cpu_relax();
  202. }
  203. if (!time_before(jiffies, timeout)) {
  204. panic("%s: CPU%d started up but did not get a callout!\n",
  205. __func__, cpuid);
  206. }
  207. /*
  208. * the boot CPU has finished the init stage and is spinning
  209. * on callin_map until we finish. We are free to set up this
  210. * CPU, first the APIC. (this is probably redundant on most
  211. * boards)
  212. */
  213. pr_debug("CALLIN, before setup_local_APIC().\n");
  214. if (apic->smp_callin_clear_local_apic)
  215. apic->smp_callin_clear_local_apic();
  216. setup_local_APIC();
  217. end_local_APIC_setup();
  218. map_cpu_to_logical_apicid();
  219. notify_cpu_starting(cpuid);
  220. /*
  221. * Get our bogomips.
  222. *
  223. * Need to enable IRQs because it can take longer and then
  224. * the NMI watchdog might kill us.
  225. */
  226. local_irq_enable();
  227. calibrate_delay();
  228. local_irq_disable();
  229. pr_debug("Stack at about %p\n", &cpuid);
  230. /*
  231. * Save our processor parameters
  232. */
  233. smp_store_cpu_info(cpuid);
  234. /*
  235. * Allow the master to continue.
  236. */
  237. cpumask_set_cpu(cpuid, cpu_callin_mask);
  238. }
  239. static int __cpuinitdata unsafe_smp;
  240. /*
  241. * Activate a secondary processor.
  242. */
  243. notrace static void __cpuinit start_secondary(void *unused)
  244. {
  245. /*
  246. * Don't put *anything* before cpu_init(), SMP booting is too
  247. * fragile that we want to limit the things done here to the
  248. * most necessary things.
  249. */
  250. vmi_bringup();
  251. cpu_init();
  252. preempt_disable();
  253. smp_callin();
  254. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  255. barrier();
  256. /*
  257. * Check TSC synchronization with the BP:
  258. */
  259. check_tsc_sync_target();
  260. if (nmi_watchdog == NMI_IO_APIC) {
  261. disable_8259A_irq(0);
  262. enable_NMI_through_LVT0();
  263. enable_8259A_irq(0);
  264. }
  265. #ifdef CONFIG_X86_32
  266. while (low_mappings)
  267. cpu_relax();
  268. __flush_tlb_all();
  269. #endif
  270. /* This must be done before setting cpu_online_map */
  271. set_cpu_sibling_map(raw_smp_processor_id());
  272. wmb();
  273. /*
  274. * We need to hold call_lock, so there is no inconsistency
  275. * between the time smp_call_function() determines number of
  276. * IPI recipients, and the time when the determination is made
  277. * for which cpus receive the IPI. Holding this
  278. * lock helps us to not include this cpu in a currently in progress
  279. * smp_call_function().
  280. *
  281. * We need to hold vector_lock so there the set of online cpus
  282. * does not change while we are assigning vectors to cpus. Holding
  283. * this lock ensures we don't half assign or remove an irq from a cpu.
  284. */
  285. ipi_call_lock();
  286. lock_vector_lock();
  287. __setup_vector_irq(smp_processor_id());
  288. set_cpu_online(smp_processor_id(), true);
  289. unlock_vector_lock();
  290. ipi_call_unlock();
  291. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  292. /* enable local interrupts */
  293. local_irq_enable();
  294. setup_secondary_clock();
  295. wmb();
  296. cpu_idle();
  297. }
  298. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  299. {
  300. /*
  301. * Mask B, Pentium, but not Pentium MMX
  302. */
  303. if (c->x86_vendor == X86_VENDOR_INTEL &&
  304. c->x86 == 5 &&
  305. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  306. c->x86_model <= 3)
  307. /*
  308. * Remember we have B step Pentia with bugs
  309. */
  310. smp_b_stepping = 1;
  311. /*
  312. * Certain Athlons might work (for various values of 'work') in SMP
  313. * but they are not certified as MP capable.
  314. */
  315. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  316. if (num_possible_cpus() == 1)
  317. goto valid_k7;
  318. /* Athlon 660/661 is valid. */
  319. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  320. (c->x86_mask == 1)))
  321. goto valid_k7;
  322. /* Duron 670 is valid */
  323. if ((c->x86_model == 7) && (c->x86_mask == 0))
  324. goto valid_k7;
  325. /*
  326. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  327. * bit. It's worth noting that the A5 stepping (662) of some
  328. * Athlon XP's have the MP bit set.
  329. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  330. * more.
  331. */
  332. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  333. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  334. (c->x86_model > 7))
  335. if (cpu_has_mp)
  336. goto valid_k7;
  337. /* If we get here, not a certified SMP capable AMD system. */
  338. unsafe_smp = 1;
  339. }
  340. valid_k7:
  341. ;
  342. }
  343. static void __cpuinit smp_checks(void)
  344. {
  345. if (smp_b_stepping)
  346. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  347. "with B stepping processors.\n");
  348. /*
  349. * Don't taint if we are running SMP kernel on a single non-MP
  350. * approved Athlon
  351. */
  352. if (unsafe_smp && num_online_cpus() > 1) {
  353. printk(KERN_INFO "WARNING: This combination of AMD"
  354. "processors is not suitable for SMP.\n");
  355. add_taint(TAINT_UNSAFE_SMP);
  356. }
  357. }
  358. /*
  359. * The bootstrap kernel entry code has set these up. Save them for
  360. * a given CPU
  361. */
  362. void __cpuinit smp_store_cpu_info(int id)
  363. {
  364. struct cpuinfo_x86 *c = &cpu_data(id);
  365. *c = boot_cpu_data;
  366. c->cpu_index = id;
  367. if (id != 0)
  368. identify_secondary_cpu(c);
  369. smp_apply_quirks(c);
  370. }
  371. void __cpuinit set_cpu_sibling_map(int cpu)
  372. {
  373. int i;
  374. struct cpuinfo_x86 *c = &cpu_data(cpu);
  375. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  376. if (smp_num_siblings > 1) {
  377. for_each_cpu(i, cpu_sibling_setup_mask) {
  378. struct cpuinfo_x86 *o = &cpu_data(i);
  379. if (c->phys_proc_id == o->phys_proc_id &&
  380. c->cpu_core_id == o->cpu_core_id) {
  381. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  382. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  383. cpumask_set_cpu(i, cpu_core_mask(cpu));
  384. cpumask_set_cpu(cpu, cpu_core_mask(i));
  385. cpumask_set_cpu(i, &c->llc_shared_map);
  386. cpumask_set_cpu(cpu, &o->llc_shared_map);
  387. }
  388. }
  389. } else {
  390. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  391. }
  392. cpumask_set_cpu(cpu, &c->llc_shared_map);
  393. if (current_cpu_data.x86_max_cores == 1) {
  394. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  395. c->booted_cores = 1;
  396. return;
  397. }
  398. for_each_cpu(i, cpu_sibling_setup_mask) {
  399. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  400. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  401. cpumask_set_cpu(i, &c->llc_shared_map);
  402. cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
  403. }
  404. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  405. cpumask_set_cpu(i, cpu_core_mask(cpu));
  406. cpumask_set_cpu(cpu, cpu_core_mask(i));
  407. /*
  408. * Does this new cpu bringup a new core?
  409. */
  410. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  411. /*
  412. * for each core in package, increment
  413. * the booted_cores for this new cpu
  414. */
  415. if (cpumask_first(cpu_sibling_mask(i)) == i)
  416. c->booted_cores++;
  417. /*
  418. * increment the core count for all
  419. * the other cpus in this package
  420. */
  421. if (i != cpu)
  422. cpu_data(i).booted_cores++;
  423. } else if (i != cpu && !c->booted_cores)
  424. c->booted_cores = cpu_data(i).booted_cores;
  425. }
  426. }
  427. }
  428. /* maps the cpu to the sched domain representing multi-core */
  429. const struct cpumask *cpu_coregroup_mask(int cpu)
  430. {
  431. struct cpuinfo_x86 *c = &cpu_data(cpu);
  432. /*
  433. * For perf, we return last level cache shared map.
  434. * And for power savings, we return cpu_core_map
  435. */
  436. if (sched_mc_power_savings || sched_smt_power_savings)
  437. return cpu_core_mask(cpu);
  438. else
  439. return &c->llc_shared_map;
  440. }
  441. cpumask_t cpu_coregroup_map(int cpu)
  442. {
  443. return *cpu_coregroup_mask(cpu);
  444. }
  445. static void impress_friends(void)
  446. {
  447. int cpu;
  448. unsigned long bogosum = 0;
  449. /*
  450. * Allow the user to impress friends.
  451. */
  452. pr_debug("Before bogomips.\n");
  453. for_each_possible_cpu(cpu)
  454. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  455. bogosum += cpu_data(cpu).loops_per_jiffy;
  456. printk(KERN_INFO
  457. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  458. num_online_cpus(),
  459. bogosum/(500000/HZ),
  460. (bogosum/(5000/HZ))%100);
  461. pr_debug("Before bogocount - setting activated=1.\n");
  462. }
  463. void __inquire_remote_apic(int apicid)
  464. {
  465. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  466. char *names[] = { "ID", "VERSION", "SPIV" };
  467. int timeout;
  468. u32 status;
  469. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  470. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  471. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  472. /*
  473. * Wait for idle.
  474. */
  475. status = safe_apic_wait_icr_idle();
  476. if (status)
  477. printk(KERN_CONT
  478. "a previous APIC delivery may have failed\n");
  479. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  480. timeout = 0;
  481. do {
  482. udelay(100);
  483. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  484. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  485. switch (status) {
  486. case APIC_ICR_RR_VALID:
  487. status = apic_read(APIC_RRR);
  488. printk(KERN_CONT "%08x\n", status);
  489. break;
  490. default:
  491. printk(KERN_CONT "failed\n");
  492. }
  493. }
  494. }
  495. /*
  496. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  497. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  498. * won't ... remember to clear down the APIC, etc later.
  499. */
  500. int __devinit
  501. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  502. {
  503. unsigned long send_status, accept_status = 0;
  504. int maxlvt;
  505. /* Target chip */
  506. /* Boot on the stack */
  507. /* Kick the second */
  508. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  509. pr_debug("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(200);
  515. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  516. maxlvt = lapic_get_maxlvt();
  517. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  518. apic_write(APIC_ESR, 0);
  519. accept_status = (apic_read(APIC_ESR) & 0xEF);
  520. }
  521. pr_debug("NMI sent.\n");
  522. if (send_status)
  523. printk(KERN_ERR "APIC never delivered???\n");
  524. if (accept_status)
  525. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  526. return (send_status | accept_status);
  527. }
  528. int __devinit
  529. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  530. {
  531. unsigned long send_status, accept_status = 0;
  532. int maxlvt, num_starts, j;
  533. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  534. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  535. atomic_set(&init_deasserted, 1);
  536. return send_status;
  537. }
  538. maxlvt = lapic_get_maxlvt();
  539. /*
  540. * Be paranoid about clearing APIC errors.
  541. */
  542. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  543. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  544. apic_write(APIC_ESR, 0);
  545. apic_read(APIC_ESR);
  546. }
  547. pr_debug("Asserting INIT.\n");
  548. /*
  549. * Turn INIT on target chip
  550. */
  551. /*
  552. * Send IPI
  553. */
  554. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  555. phys_apicid);
  556. pr_debug("Waiting for send to finish...\n");
  557. send_status = safe_apic_wait_icr_idle();
  558. mdelay(10);
  559. pr_debug("Deasserting INIT.\n");
  560. /* Target chip */
  561. /* Send IPI */
  562. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  563. pr_debug("Waiting for send to finish...\n");
  564. send_status = safe_apic_wait_icr_idle();
  565. mb();
  566. atomic_set(&init_deasserted, 1);
  567. /*
  568. * Should we send STARTUP IPIs ?
  569. *
  570. * Determine this based on the APIC version.
  571. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  572. */
  573. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  574. num_starts = 2;
  575. else
  576. num_starts = 0;
  577. /*
  578. * Paravirt / VMI wants a startup IPI hook here to set up the
  579. * target processor state.
  580. */
  581. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  582. (unsigned long)stack_start.sp);
  583. /*
  584. * Run STARTUP IPI loop.
  585. */
  586. pr_debug("#startup loops: %d.\n", num_starts);
  587. for (j = 1; j <= num_starts; j++) {
  588. pr_debug("Sending STARTUP #%d.\n", j);
  589. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  590. apic_write(APIC_ESR, 0);
  591. apic_read(APIC_ESR);
  592. pr_debug("After apic_write.\n");
  593. /*
  594. * STARTUP IPI
  595. */
  596. /* Target chip */
  597. /* Boot on the stack */
  598. /* Kick the second */
  599. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  600. phys_apicid);
  601. /*
  602. * Give the other CPU some time to accept the IPI.
  603. */
  604. udelay(300);
  605. pr_debug("Startup point 1.\n");
  606. pr_debug("Waiting for send to finish...\n");
  607. send_status = safe_apic_wait_icr_idle();
  608. /*
  609. * Give the other CPU some time to accept the IPI.
  610. */
  611. udelay(200);
  612. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  613. apic_write(APIC_ESR, 0);
  614. accept_status = (apic_read(APIC_ESR) & 0xEF);
  615. if (send_status || accept_status)
  616. break;
  617. }
  618. pr_debug("After Startup.\n");
  619. if (send_status)
  620. printk(KERN_ERR "APIC never delivered???\n");
  621. if (accept_status)
  622. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  623. return (send_status | accept_status);
  624. }
  625. struct create_idle {
  626. struct work_struct work;
  627. struct task_struct *idle;
  628. struct completion done;
  629. int cpu;
  630. };
  631. static void __cpuinit do_fork_idle(struct work_struct *work)
  632. {
  633. struct create_idle *c_idle =
  634. container_of(work, struct create_idle, work);
  635. c_idle->idle = fork_idle(c_idle->cpu);
  636. complete(&c_idle->done);
  637. }
  638. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  639. /*
  640. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  641. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  642. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  643. */
  644. {
  645. unsigned long boot_error = 0;
  646. int timeout;
  647. unsigned long start_ip;
  648. unsigned short nmi_high = 0, nmi_low = 0;
  649. struct create_idle c_idle = {
  650. .cpu = cpu,
  651. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  652. };
  653. INIT_WORK(&c_idle.work, do_fork_idle);
  654. alternatives_smp_switch(1);
  655. c_idle.idle = get_idle_for_cpu(cpu);
  656. /*
  657. * We can't use kernel_thread since we must avoid to
  658. * reschedule the child.
  659. */
  660. if (c_idle.idle) {
  661. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  662. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  663. init_idle(c_idle.idle, cpu);
  664. goto do_rest;
  665. }
  666. if (!keventd_up() || current_is_keventd())
  667. c_idle.work.func(&c_idle.work);
  668. else {
  669. schedule_work(&c_idle.work);
  670. wait_for_completion(&c_idle.done);
  671. }
  672. if (IS_ERR(c_idle.idle)) {
  673. printk("failed fork for CPU %d\n", cpu);
  674. return PTR_ERR(c_idle.idle);
  675. }
  676. set_idle_for_cpu(cpu, c_idle.idle);
  677. do_rest:
  678. per_cpu(current_task, cpu) = c_idle.idle;
  679. #ifdef CONFIG_X86_32
  680. /* Stack for startup_32 can be just as for start_secondary onwards */
  681. irq_ctx_init(cpu);
  682. #else
  683. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  684. initial_gs = per_cpu_offset(cpu);
  685. per_cpu(kernel_stack, cpu) =
  686. (unsigned long)task_stack_page(c_idle.idle) -
  687. KERNEL_STACK_OFFSET + THREAD_SIZE;
  688. #endif
  689. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  690. initial_code = (unsigned long)start_secondary;
  691. stack_start.sp = (void *) c_idle.idle->thread.sp;
  692. /* start_ip had better be page-aligned! */
  693. start_ip = setup_trampoline();
  694. /* So we see what's up */
  695. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  696. cpu, apicid, start_ip);
  697. /*
  698. * This grunge runs the startup process for
  699. * the targeted processor.
  700. */
  701. atomic_set(&init_deasserted, 0);
  702. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  703. pr_debug("Setting warm reset code and vector.\n");
  704. if (apic->store_NMI_vector)
  705. apic->store_NMI_vector(&nmi_high, &nmi_low);
  706. smpboot_setup_warm_reset_vector(start_ip);
  707. /*
  708. * Be paranoid about clearing APIC errors.
  709. */
  710. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  711. apic_write(APIC_ESR, 0);
  712. apic_read(APIC_ESR);
  713. }
  714. }
  715. /*
  716. * Starting actual IPI sequence...
  717. */
  718. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  719. if (!boot_error) {
  720. /*
  721. * allow APs to start initializing.
  722. */
  723. pr_debug("Before Callout %d.\n", cpu);
  724. cpumask_set_cpu(cpu, cpu_callout_mask);
  725. pr_debug("After Callout %d.\n", cpu);
  726. /*
  727. * Wait 5s total for a response
  728. */
  729. for (timeout = 0; timeout < 50000; timeout++) {
  730. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  731. break; /* It has booted */
  732. udelay(100);
  733. }
  734. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  735. /* number CPUs logically, starting from 1 (BSP is 0) */
  736. pr_debug("OK.\n");
  737. printk(KERN_INFO "CPU%d: ", cpu);
  738. print_cpu_info(&cpu_data(cpu));
  739. pr_debug("CPU has booted.\n");
  740. } else {
  741. boot_error = 1;
  742. if (*((volatile unsigned char *)trampoline_base)
  743. == 0xA5)
  744. /* trampoline started but...? */
  745. printk(KERN_ERR "Stuck ??\n");
  746. else
  747. /* trampoline code not run */
  748. printk(KERN_ERR "Not responding.\n");
  749. if (apic->inquire_remote_apic)
  750. apic->inquire_remote_apic(apicid);
  751. }
  752. }
  753. if (boot_error) {
  754. /* Try to put things back the way they were before ... */
  755. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  756. /* was set by do_boot_cpu() */
  757. cpumask_clear_cpu(cpu, cpu_callout_mask);
  758. /* was set by cpu_init() */
  759. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  760. set_cpu_present(cpu, false);
  761. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  762. }
  763. /* mark "stuck" area as not stuck */
  764. *((volatile unsigned long *)trampoline_base) = 0;
  765. /*
  766. * Cleanup possible dangling ends...
  767. */
  768. smpboot_restore_warm_reset_vector();
  769. return boot_error;
  770. }
  771. #ifdef CONFIG_X86_64
  772. int default_cpu_present_to_apicid(int mps_cpu)
  773. {
  774. return __default_cpu_present_to_apicid(mps_cpu);
  775. }
  776. int default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  777. {
  778. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  779. }
  780. #endif
  781. int __cpuinit native_cpu_up(unsigned int cpu)
  782. {
  783. int apicid = apic->cpu_present_to_apicid(cpu);
  784. unsigned long flags;
  785. int err;
  786. WARN_ON(irqs_disabled());
  787. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  788. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  789. !physid_isset(apicid, phys_cpu_present_map)) {
  790. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  791. return -EINVAL;
  792. }
  793. /*
  794. * Already booted CPU?
  795. */
  796. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  797. pr_debug("do_boot_cpu %d Already started\n", cpu);
  798. return -ENOSYS;
  799. }
  800. /*
  801. * Save current MTRR state in case it was changed since early boot
  802. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  803. */
  804. mtrr_save_state();
  805. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  806. #ifdef CONFIG_X86_32
  807. /* init low mem mapping */
  808. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  809. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  810. flush_tlb_all();
  811. low_mappings = 1;
  812. err = do_boot_cpu(apicid, cpu);
  813. zap_low_mappings();
  814. low_mappings = 0;
  815. #else
  816. err = do_boot_cpu(apicid, cpu);
  817. #endif
  818. if (err) {
  819. pr_debug("do_boot_cpu failed %d\n", err);
  820. return -EIO;
  821. }
  822. /*
  823. * Check TSC synchronization with the AP (keep irqs disabled
  824. * while doing so):
  825. */
  826. local_irq_save(flags);
  827. check_tsc_sync_source(cpu);
  828. local_irq_restore(flags);
  829. while (!cpu_online(cpu)) {
  830. cpu_relax();
  831. touch_nmi_watchdog();
  832. }
  833. return 0;
  834. }
  835. /*
  836. * Fall back to non SMP mode after errors.
  837. *
  838. * RED-PEN audit/test this more. I bet there is more state messed up here.
  839. */
  840. static __init void disable_smp(void)
  841. {
  842. /* use the read/write pointers to the present and possible maps */
  843. cpumask_copy(&cpu_present_map, cpumask_of(0));
  844. cpumask_copy(&cpu_possible_map, cpumask_of(0));
  845. smpboot_clear_io_apic_irqs();
  846. if (smp_found_config)
  847. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  848. else
  849. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  850. map_cpu_to_logical_apicid();
  851. cpumask_set_cpu(0, cpu_sibling_mask(0));
  852. cpumask_set_cpu(0, cpu_core_mask(0));
  853. }
  854. /*
  855. * Various sanity checks.
  856. */
  857. static int __init smp_sanity_check(unsigned max_cpus)
  858. {
  859. preempt_disable();
  860. #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
  861. if (def_to_bigsmp && nr_cpu_ids > 8) {
  862. unsigned int cpu;
  863. unsigned nr;
  864. printk(KERN_WARNING
  865. "More than 8 CPUs detected - skipping them.\n"
  866. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  867. nr = 0;
  868. for_each_present_cpu(cpu) {
  869. if (nr >= 8)
  870. set_cpu_present(cpu, false);
  871. nr++;
  872. }
  873. nr = 0;
  874. for_each_possible_cpu(cpu) {
  875. if (nr >= 8)
  876. set_cpu_possible(cpu, false);
  877. nr++;
  878. }
  879. nr_cpu_ids = 8;
  880. }
  881. #endif
  882. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  883. printk(KERN_WARNING
  884. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  885. hard_smp_processor_id());
  886. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  887. }
  888. /*
  889. * If we couldn't find an SMP configuration at boot time,
  890. * get out of here now!
  891. */
  892. if (!smp_found_config && !acpi_lapic) {
  893. preempt_enable();
  894. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  895. disable_smp();
  896. if (APIC_init_uniprocessor())
  897. printk(KERN_NOTICE "Local APIC not detected."
  898. " Using dummy APIC emulation.\n");
  899. return -1;
  900. }
  901. /*
  902. * Should not be necessary because the MP table should list the boot
  903. * CPU too, but we do it for the sake of robustness anyway.
  904. */
  905. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  906. printk(KERN_NOTICE
  907. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  908. boot_cpu_physical_apicid);
  909. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  910. }
  911. preempt_enable();
  912. /*
  913. * If we couldn't find a local APIC, then get out of here now!
  914. */
  915. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  916. !cpu_has_apic) {
  917. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  918. boot_cpu_physical_apicid);
  919. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  920. "(tell your hw vendor)\n");
  921. smpboot_clear_io_apic();
  922. disable_ioapic_setup();
  923. return -1;
  924. }
  925. verify_local_APIC();
  926. /*
  927. * If SMP should be disabled, then really disable it!
  928. */
  929. if (!max_cpus) {
  930. printk(KERN_INFO "SMP mode deactivated.\n");
  931. smpboot_clear_io_apic();
  932. localise_nmi_watchdog();
  933. connect_bsp_APIC();
  934. setup_local_APIC();
  935. end_local_APIC_setup();
  936. return -1;
  937. }
  938. return 0;
  939. }
  940. static void __init smp_cpu_index_default(void)
  941. {
  942. int i;
  943. struct cpuinfo_x86 *c;
  944. for_each_possible_cpu(i) {
  945. c = &cpu_data(i);
  946. /* mark all to hotplug */
  947. c->cpu_index = nr_cpu_ids;
  948. }
  949. }
  950. /*
  951. * Prepare for SMP bootup. The MP table or ACPI has been read
  952. * earlier. Just do some sanity checking here and enable APIC mode.
  953. */
  954. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  955. {
  956. preempt_disable();
  957. smp_cpu_index_default();
  958. current_cpu_data = boot_cpu_data;
  959. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  960. mb();
  961. /*
  962. * Setup boot CPU information
  963. */
  964. smp_store_cpu_info(0); /* Final full version of the data */
  965. #ifdef CONFIG_X86_32
  966. boot_cpu_logical_apicid = logical_smp_processor_id();
  967. #endif
  968. current_thread_info()->cpu = 0; /* needed? */
  969. set_cpu_sibling_map(0);
  970. #ifdef CONFIG_X86_64
  971. enable_IR_x2apic();
  972. default_setup_apic_routing();
  973. #endif
  974. if (smp_sanity_check(max_cpus) < 0) {
  975. printk(KERN_INFO "SMP disabled\n");
  976. disable_smp();
  977. goto out;
  978. }
  979. preempt_disable();
  980. if (read_apic_id() != boot_cpu_physical_apicid) {
  981. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  982. read_apic_id(), boot_cpu_physical_apicid);
  983. /* Or can we switch back to PIC here? */
  984. }
  985. preempt_enable();
  986. connect_bsp_APIC();
  987. /*
  988. * Switch from PIC to APIC mode.
  989. */
  990. setup_local_APIC();
  991. #ifdef CONFIG_X86_64
  992. /*
  993. * Enable IO APIC before setting up error vector
  994. */
  995. if (!skip_ioapic_setup && nr_ioapics)
  996. enable_IO_APIC();
  997. #endif
  998. end_local_APIC_setup();
  999. map_cpu_to_logical_apicid();
  1000. if (apic->setup_portio_remap)
  1001. apic->setup_portio_remap();
  1002. smpboot_setup_io_apic();
  1003. /*
  1004. * Set up local APIC timer on boot CPU.
  1005. */
  1006. printk(KERN_INFO "CPU%d: ", 0);
  1007. print_cpu_info(&cpu_data(0));
  1008. setup_boot_clock();
  1009. if (is_uv_system())
  1010. uv_system_init();
  1011. out:
  1012. preempt_enable();
  1013. }
  1014. /*
  1015. * Early setup to make printk work.
  1016. */
  1017. void __init native_smp_prepare_boot_cpu(void)
  1018. {
  1019. int me = smp_processor_id();
  1020. switch_to_new_gdt();
  1021. /* already set me in cpu_online_mask in boot_cpu_init() */
  1022. cpumask_set_cpu(me, cpu_callout_mask);
  1023. per_cpu(cpu_state, me) = CPU_ONLINE;
  1024. }
  1025. void __init native_smp_cpus_done(unsigned int max_cpus)
  1026. {
  1027. pr_debug("Boot done.\n");
  1028. impress_friends();
  1029. smp_checks();
  1030. #ifdef CONFIG_X86_IO_APIC
  1031. setup_ioapic_dest();
  1032. #endif
  1033. check_nmi_watchdog();
  1034. }
  1035. static int __initdata setup_possible_cpus = -1;
  1036. static int __init _setup_possible_cpus(char *str)
  1037. {
  1038. get_option(&str, &setup_possible_cpus);
  1039. return 0;
  1040. }
  1041. early_param("possible_cpus", _setup_possible_cpus);
  1042. /*
  1043. * cpu_possible_map should be static, it cannot change as cpu's
  1044. * are onlined, or offlined. The reason is per-cpu data-structures
  1045. * are allocated by some modules at init time, and dont expect to
  1046. * do this dynamically on cpu arrival/departure.
  1047. * cpu_present_map on the other hand can change dynamically.
  1048. * In case when cpu_hotplug is not compiled, then we resort to current
  1049. * behaviour, which is cpu_possible == cpu_present.
  1050. * - Ashok Raj
  1051. *
  1052. * Three ways to find out the number of additional hotplug CPUs:
  1053. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1054. * - The user can overwrite it with possible_cpus=NUM
  1055. * - Otherwise don't reserve additional CPUs.
  1056. * We do this because additional CPUs waste a lot of memory.
  1057. * -AK
  1058. */
  1059. __init void prefill_possible_map(void)
  1060. {
  1061. int i, possible;
  1062. /* no processor from mptable or madt */
  1063. if (!num_processors)
  1064. num_processors = 1;
  1065. if (setup_possible_cpus == -1)
  1066. possible = num_processors + disabled_cpus;
  1067. else
  1068. possible = setup_possible_cpus;
  1069. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1070. if (possible > CONFIG_NR_CPUS) {
  1071. printk(KERN_WARNING
  1072. "%d Processors exceeds NR_CPUS limit of %d\n",
  1073. possible, CONFIG_NR_CPUS);
  1074. possible = CONFIG_NR_CPUS;
  1075. }
  1076. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1077. possible, max_t(int, possible - num_processors, 0));
  1078. for (i = 0; i < possible; i++)
  1079. set_cpu_possible(i, true);
  1080. nr_cpu_ids = possible;
  1081. }
  1082. #ifdef CONFIG_HOTPLUG_CPU
  1083. static void remove_siblinginfo(int cpu)
  1084. {
  1085. int sibling;
  1086. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1087. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1088. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1089. /*/
  1090. * last thread sibling in this cpu core going down
  1091. */
  1092. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1093. cpu_data(sibling).booted_cores--;
  1094. }
  1095. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1096. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1097. cpumask_clear(cpu_sibling_mask(cpu));
  1098. cpumask_clear(cpu_core_mask(cpu));
  1099. c->phys_proc_id = 0;
  1100. c->cpu_core_id = 0;
  1101. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1102. }
  1103. static void __ref remove_cpu_from_maps(int cpu)
  1104. {
  1105. set_cpu_online(cpu, false);
  1106. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1107. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1108. /* was set by cpu_init() */
  1109. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1110. numa_remove_cpu(cpu);
  1111. }
  1112. void cpu_disable_common(void)
  1113. {
  1114. int cpu = smp_processor_id();
  1115. /*
  1116. * HACK:
  1117. * Allow any queued timer interrupts to get serviced
  1118. * This is only a temporary solution until we cleanup
  1119. * fixup_irqs as we do for IA64.
  1120. */
  1121. local_irq_enable();
  1122. mdelay(1);
  1123. local_irq_disable();
  1124. remove_siblinginfo(cpu);
  1125. /* It's now safe to remove this processor from the online map */
  1126. lock_vector_lock();
  1127. remove_cpu_from_maps(cpu);
  1128. unlock_vector_lock();
  1129. fixup_irqs();
  1130. }
  1131. int native_cpu_disable(void)
  1132. {
  1133. int cpu = smp_processor_id();
  1134. /*
  1135. * Perhaps use cpufreq to drop frequency, but that could go
  1136. * into generic code.
  1137. *
  1138. * We won't take down the boot processor on i386 due to some
  1139. * interrupts only being able to be serviced by the BSP.
  1140. * Especially so if we're not using an IOAPIC -zwane
  1141. */
  1142. if (cpu == 0)
  1143. return -EBUSY;
  1144. if (nmi_watchdog == NMI_LOCAL_APIC)
  1145. stop_apic_nmi_watchdog(NULL);
  1146. clear_local_APIC();
  1147. cpu_disable_common();
  1148. return 0;
  1149. }
  1150. void native_cpu_die(unsigned int cpu)
  1151. {
  1152. /* We don't do anything here: idle task is faking death itself. */
  1153. unsigned int i;
  1154. for (i = 0; i < 10; i++) {
  1155. /* They ack this in play_dead by setting CPU_DEAD */
  1156. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1157. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1158. if (1 == num_online_cpus())
  1159. alternatives_smp_switch(0);
  1160. return;
  1161. }
  1162. msleep(100);
  1163. }
  1164. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1165. }
  1166. void play_dead_common(void)
  1167. {
  1168. idle_task_exit();
  1169. reset_lazy_tlbstate();
  1170. irq_ctx_exit(raw_smp_processor_id());
  1171. c1e_remove_cpu(raw_smp_processor_id());
  1172. mb();
  1173. /* Ack it */
  1174. __get_cpu_var(cpu_state) = CPU_DEAD;
  1175. /*
  1176. * With physical CPU hotplug, we should halt the cpu
  1177. */
  1178. local_irq_disable();
  1179. }
  1180. void native_play_dead(void)
  1181. {
  1182. play_dead_common();
  1183. wbinvd_halt();
  1184. }
  1185. #else /* ... !CONFIG_HOTPLUG_CPU */
  1186. int native_cpu_disable(void)
  1187. {
  1188. return -ENOSYS;
  1189. }
  1190. void native_cpu_die(unsigned int cpu)
  1191. {
  1192. /* We said "no" in __cpu_disable */
  1193. BUG();
  1194. }
  1195. void native_play_dead(void)
  1196. {
  1197. BUG();
  1198. }
  1199. #endif