gpio-omap.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <mach/irqs.h>
  30. #include <asm/gpio.h>
  31. #include <asm/mach/irq.h>
  32. #define OFF_MODE 1
  33. static LIST_HEAD(omap_gpio_list);
  34. struct gpio_regs {
  35. u32 irqenable1;
  36. u32 irqenable2;
  37. u32 wake_en;
  38. u32 ctrl;
  39. u32 oe;
  40. u32 leveldetect0;
  41. u32 leveldetect1;
  42. u32 risingdetect;
  43. u32 fallingdetect;
  44. u32 dataout;
  45. u32 debounce;
  46. u32 debounce_en;
  47. };
  48. struct gpio_bank {
  49. struct list_head node;
  50. void __iomem *base;
  51. u16 irq;
  52. int irq_base;
  53. struct irq_domain *domain;
  54. u32 suspend_wakeup;
  55. u32 saved_wakeup;
  56. u32 non_wakeup_gpios;
  57. u32 enabled_non_wakeup_gpios;
  58. struct gpio_regs context;
  59. u32 saved_datain;
  60. u32 saved_fallingdetect;
  61. u32 saved_risingdetect;
  62. u32 level_mask;
  63. u32 toggle_mask;
  64. spinlock_t lock;
  65. struct gpio_chip chip;
  66. struct clk *dbck;
  67. u32 mod_usage;
  68. u32 dbck_enable_mask;
  69. bool dbck_enabled;
  70. struct device *dev;
  71. bool is_mpuio;
  72. bool dbck_flag;
  73. bool loses_context;
  74. int stride;
  75. u32 width;
  76. int context_loss_count;
  77. int power_mode;
  78. bool workaround_enabled;
  79. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  80. int (*get_context_loss_count)(struct device *dev);
  81. struct omap_gpio_reg_offs *regs;
  82. };
  83. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  84. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  85. #define GPIO_MOD_CTRL_BIT BIT(0)
  86. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  87. {
  88. return gpio_irq - bank->irq_base + bank->chip.base;
  89. }
  90. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l;
  94. reg += bank->regs->direction;
  95. l = __raw_readl(reg);
  96. if (is_input)
  97. l |= 1 << gpio;
  98. else
  99. l &= ~(1 << gpio);
  100. __raw_writel(l, reg);
  101. bank->context.oe = l;
  102. }
  103. /* set data out value using dedicate set/clear register */
  104. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  105. {
  106. void __iomem *reg = bank->base;
  107. u32 l = GPIO_BIT(bank, gpio);
  108. if (enable)
  109. reg += bank->regs->set_dataout;
  110. else
  111. reg += bank->regs->clr_dataout;
  112. __raw_writel(l, reg);
  113. }
  114. /* set data out value using mask register */
  115. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  116. {
  117. void __iomem *reg = bank->base + bank->regs->dataout;
  118. u32 gpio_bit = GPIO_BIT(bank, gpio);
  119. u32 l;
  120. l = __raw_readl(reg);
  121. if (enable)
  122. l |= gpio_bit;
  123. else
  124. l &= ~gpio_bit;
  125. __raw_writel(l, reg);
  126. bank->context.dataout = l;
  127. }
  128. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  129. {
  130. void __iomem *reg = bank->base + bank->regs->datain;
  131. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  132. }
  133. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  134. {
  135. void __iomem *reg = bank->base + bank->regs->dataout;
  136. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  137. }
  138. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  139. {
  140. int l = __raw_readl(base + reg);
  141. if (set)
  142. l |= mask;
  143. else
  144. l &= ~mask;
  145. __raw_writel(l, base + reg);
  146. }
  147. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  148. {
  149. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  150. clk_enable(bank->dbck);
  151. bank->dbck_enabled = true;
  152. }
  153. }
  154. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  155. {
  156. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  157. clk_disable(bank->dbck);
  158. bank->dbck_enabled = false;
  159. }
  160. }
  161. /**
  162. * _set_gpio_debounce - low level gpio debounce time
  163. * @bank: the gpio bank we're acting upon
  164. * @gpio: the gpio number on this @gpio
  165. * @debounce: debounce time to use
  166. *
  167. * OMAP's debounce time is in 31us steps so we need
  168. * to convert and round up to the closest unit.
  169. */
  170. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  171. unsigned debounce)
  172. {
  173. void __iomem *reg;
  174. u32 val;
  175. u32 l;
  176. if (!bank->dbck_flag)
  177. return;
  178. if (debounce < 32)
  179. debounce = 0x01;
  180. else if (debounce > 7936)
  181. debounce = 0xff;
  182. else
  183. debounce = (debounce / 0x1f) - 1;
  184. l = GPIO_BIT(bank, gpio);
  185. clk_enable(bank->dbck);
  186. reg = bank->base + bank->regs->debounce;
  187. __raw_writel(debounce, reg);
  188. reg = bank->base + bank->regs->debounce_en;
  189. val = __raw_readl(reg);
  190. if (debounce)
  191. val |= l;
  192. else
  193. val &= ~l;
  194. bank->dbck_enable_mask = val;
  195. __raw_writel(val, reg);
  196. clk_disable(bank->dbck);
  197. /*
  198. * Enable debounce clock per module.
  199. * This call is mandatory because in omap_gpio_request() when
  200. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  201. * runtime callbck fails to turn on dbck because dbck_enable_mask
  202. * used within _gpio_dbck_enable() is still not initialized at
  203. * that point. Therefore we have to enable dbck here.
  204. */
  205. _gpio_dbck_enable(bank);
  206. if (bank->dbck_enable_mask) {
  207. bank->context.debounce = debounce;
  208. bank->context.debounce_en = val;
  209. }
  210. }
  211. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  212. int trigger)
  213. {
  214. void __iomem *base = bank->base;
  215. u32 gpio_bit = 1 << gpio;
  216. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  217. trigger & IRQ_TYPE_LEVEL_LOW);
  218. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  219. trigger & IRQ_TYPE_LEVEL_HIGH);
  220. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  221. trigger & IRQ_TYPE_EDGE_RISING);
  222. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  223. trigger & IRQ_TYPE_EDGE_FALLING);
  224. bank->context.leveldetect0 =
  225. __raw_readl(bank->base + bank->regs->leveldetect0);
  226. bank->context.leveldetect1 =
  227. __raw_readl(bank->base + bank->regs->leveldetect1);
  228. bank->context.risingdetect =
  229. __raw_readl(bank->base + bank->regs->risingdetect);
  230. bank->context.fallingdetect =
  231. __raw_readl(bank->base + bank->regs->fallingdetect);
  232. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  233. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  234. bank->context.wake_en =
  235. __raw_readl(bank->base + bank->regs->wkup_en);
  236. }
  237. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  238. if (!bank->regs->irqctrl) {
  239. /* On omap24xx proceed only when valid GPIO bit is set */
  240. if (bank->non_wakeup_gpios) {
  241. if (!(bank->non_wakeup_gpios & gpio_bit))
  242. goto exit;
  243. }
  244. /*
  245. * Log the edge gpio and manually trigger the IRQ
  246. * after resume if the input level changes
  247. * to avoid irq lost during PER RET/OFF mode
  248. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  249. */
  250. if (trigger & IRQ_TYPE_EDGE_BOTH)
  251. bank->enabled_non_wakeup_gpios |= gpio_bit;
  252. else
  253. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  254. }
  255. exit:
  256. bank->level_mask =
  257. __raw_readl(bank->base + bank->regs->leveldetect0) |
  258. __raw_readl(bank->base + bank->regs->leveldetect1);
  259. }
  260. #ifdef CONFIG_ARCH_OMAP1
  261. /*
  262. * This only applies to chips that can't do both rising and falling edge
  263. * detection at once. For all other chips, this function is a noop.
  264. */
  265. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  266. {
  267. void __iomem *reg = bank->base;
  268. u32 l = 0;
  269. if (!bank->regs->irqctrl)
  270. return;
  271. reg += bank->regs->irqctrl;
  272. l = __raw_readl(reg);
  273. if ((l >> gpio) & 1)
  274. l &= ~(1 << gpio);
  275. else
  276. l |= 1 << gpio;
  277. __raw_writel(l, reg);
  278. }
  279. #else
  280. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  281. #endif
  282. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  283. {
  284. void __iomem *reg = bank->base;
  285. void __iomem *base = bank->base;
  286. u32 l = 0;
  287. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  288. set_gpio_trigger(bank, gpio, trigger);
  289. } else if (bank->regs->irqctrl) {
  290. reg += bank->regs->irqctrl;
  291. l = __raw_readl(reg);
  292. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  293. bank->toggle_mask |= 1 << gpio;
  294. if (trigger & IRQ_TYPE_EDGE_RISING)
  295. l |= 1 << gpio;
  296. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  297. l &= ~(1 << gpio);
  298. else
  299. return -EINVAL;
  300. __raw_writel(l, reg);
  301. } else if (bank->regs->edgectrl1) {
  302. if (gpio & 0x08)
  303. reg += bank->regs->edgectrl2;
  304. else
  305. reg += bank->regs->edgectrl1;
  306. gpio &= 0x07;
  307. l = __raw_readl(reg);
  308. l &= ~(3 << (gpio << 1));
  309. if (trigger & IRQ_TYPE_EDGE_RISING)
  310. l |= 2 << (gpio << 1);
  311. if (trigger & IRQ_TYPE_EDGE_FALLING)
  312. l |= 1 << (gpio << 1);
  313. /* Enable wake-up during idle for dynamic tick */
  314. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  315. bank->context.wake_en =
  316. __raw_readl(bank->base + bank->regs->wkup_en);
  317. __raw_writel(l, reg);
  318. }
  319. return 0;
  320. }
  321. static int gpio_irq_type(struct irq_data *d, unsigned type)
  322. {
  323. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  324. unsigned gpio;
  325. int retval;
  326. unsigned long flags;
  327. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  328. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  329. else
  330. gpio = irq_to_gpio(bank, d->irq);
  331. if (type & ~IRQ_TYPE_SENSE_MASK)
  332. return -EINVAL;
  333. if (!bank->regs->leveldetect0 &&
  334. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  335. return -EINVAL;
  336. spin_lock_irqsave(&bank->lock, flags);
  337. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  338. spin_unlock_irqrestore(&bank->lock, flags);
  339. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  340. __irq_set_handler_locked(d->irq, handle_level_irq);
  341. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  342. __irq_set_handler_locked(d->irq, handle_edge_irq);
  343. return retval;
  344. }
  345. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  346. {
  347. void __iomem *reg = bank->base;
  348. reg += bank->regs->irqstatus;
  349. __raw_writel(gpio_mask, reg);
  350. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  351. if (bank->regs->irqstatus2) {
  352. reg = bank->base + bank->regs->irqstatus2;
  353. __raw_writel(gpio_mask, reg);
  354. }
  355. /* Flush posted write for the irq status to avoid spurious interrupts */
  356. __raw_readl(reg);
  357. }
  358. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  359. {
  360. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  361. }
  362. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  363. {
  364. void __iomem *reg = bank->base;
  365. u32 l;
  366. u32 mask = (1 << bank->width) - 1;
  367. reg += bank->regs->irqenable;
  368. l = __raw_readl(reg);
  369. if (bank->regs->irqenable_inv)
  370. l = ~l;
  371. l &= mask;
  372. return l;
  373. }
  374. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  375. {
  376. void __iomem *reg = bank->base;
  377. u32 l;
  378. if (bank->regs->set_irqenable) {
  379. reg += bank->regs->set_irqenable;
  380. l = gpio_mask;
  381. } else {
  382. reg += bank->regs->irqenable;
  383. l = __raw_readl(reg);
  384. if (bank->regs->irqenable_inv)
  385. l &= ~gpio_mask;
  386. else
  387. l |= gpio_mask;
  388. }
  389. __raw_writel(l, reg);
  390. bank->context.irqenable1 = l;
  391. }
  392. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  393. {
  394. void __iomem *reg = bank->base;
  395. u32 l;
  396. if (bank->regs->clr_irqenable) {
  397. reg += bank->regs->clr_irqenable;
  398. l = gpio_mask;
  399. } else {
  400. reg += bank->regs->irqenable;
  401. l = __raw_readl(reg);
  402. if (bank->regs->irqenable_inv)
  403. l |= gpio_mask;
  404. else
  405. l &= ~gpio_mask;
  406. }
  407. __raw_writel(l, reg);
  408. bank->context.irqenable1 = l;
  409. }
  410. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  411. {
  412. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  413. }
  414. /*
  415. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  416. * 1510 does not seem to have a wake-up register. If JTAG is connected
  417. * to the target, system will wake up always on GPIO events. While
  418. * system is running all registered GPIO interrupts need to have wake-up
  419. * enabled. When system is suspended, only selected GPIO interrupts need
  420. * to have wake-up enabled.
  421. */
  422. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  423. {
  424. u32 gpio_bit = GPIO_BIT(bank, gpio);
  425. unsigned long flags;
  426. if (bank->non_wakeup_gpios & gpio_bit) {
  427. dev_err(bank->dev,
  428. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  429. return -EINVAL;
  430. }
  431. spin_lock_irqsave(&bank->lock, flags);
  432. if (enable)
  433. bank->suspend_wakeup |= gpio_bit;
  434. else
  435. bank->suspend_wakeup &= ~gpio_bit;
  436. spin_unlock_irqrestore(&bank->lock, flags);
  437. return 0;
  438. }
  439. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  440. {
  441. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  442. _set_gpio_irqenable(bank, gpio, 0);
  443. _clear_gpio_irqstatus(bank, gpio);
  444. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  445. }
  446. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  447. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  448. {
  449. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  450. unsigned int gpio = irq_to_gpio(bank, d->irq);
  451. return _set_gpio_wakeup(bank, gpio, enable);
  452. }
  453. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  454. {
  455. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  456. unsigned long flags;
  457. /*
  458. * If this is the first gpio_request for the bank,
  459. * enable the bank module.
  460. */
  461. if (!bank->mod_usage)
  462. pm_runtime_get_sync(bank->dev);
  463. spin_lock_irqsave(&bank->lock, flags);
  464. /* Set trigger to none. You need to enable the desired trigger with
  465. * request_irq() or set_irq_type().
  466. */
  467. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  468. if (bank->regs->pinctrl) {
  469. void __iomem *reg = bank->base + bank->regs->pinctrl;
  470. /* Claim the pin for MPU */
  471. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  472. }
  473. if (bank->regs->ctrl && !bank->mod_usage) {
  474. void __iomem *reg = bank->base + bank->regs->ctrl;
  475. u32 ctrl;
  476. ctrl = __raw_readl(reg);
  477. /* Module is enabled, clocks are not gated */
  478. ctrl &= ~GPIO_MOD_CTRL_BIT;
  479. __raw_writel(ctrl, reg);
  480. bank->context.ctrl = ctrl;
  481. }
  482. bank->mod_usage |= 1 << offset;
  483. spin_unlock_irqrestore(&bank->lock, flags);
  484. return 0;
  485. }
  486. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  487. {
  488. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  489. void __iomem *base = bank->base;
  490. unsigned long flags;
  491. spin_lock_irqsave(&bank->lock, flags);
  492. if (bank->regs->wkup_en) {
  493. /* Disable wake-up during idle for dynamic tick */
  494. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  495. bank->context.wake_en =
  496. __raw_readl(bank->base + bank->regs->wkup_en);
  497. }
  498. bank->mod_usage &= ~(1 << offset);
  499. if (bank->regs->ctrl && !bank->mod_usage) {
  500. void __iomem *reg = bank->base + bank->regs->ctrl;
  501. u32 ctrl;
  502. ctrl = __raw_readl(reg);
  503. /* Module is disabled, clocks are gated */
  504. ctrl |= GPIO_MOD_CTRL_BIT;
  505. __raw_writel(ctrl, reg);
  506. bank->context.ctrl = ctrl;
  507. }
  508. _reset_gpio(bank, bank->chip.base + offset);
  509. spin_unlock_irqrestore(&bank->lock, flags);
  510. /*
  511. * If this is the last gpio to be freed in the bank,
  512. * disable the bank module.
  513. */
  514. if (!bank->mod_usage)
  515. pm_runtime_put(bank->dev);
  516. }
  517. /*
  518. * We need to unmask the GPIO bank interrupt as soon as possible to
  519. * avoid missing GPIO interrupts for other lines in the bank.
  520. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  521. * in the bank to avoid missing nested interrupts for a GPIO line.
  522. * If we wait to unmask individual GPIO lines in the bank after the
  523. * line's interrupt handler has been run, we may miss some nested
  524. * interrupts.
  525. */
  526. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  527. {
  528. void __iomem *isr_reg = NULL;
  529. u32 isr;
  530. unsigned int gpio_irq, gpio_index;
  531. struct gpio_bank *bank;
  532. u32 retrigger = 0;
  533. int unmasked = 0;
  534. struct irq_chip *chip = irq_desc_get_chip(desc);
  535. chained_irq_enter(chip, desc);
  536. bank = irq_get_handler_data(irq);
  537. isr_reg = bank->base + bank->regs->irqstatus;
  538. pm_runtime_get_sync(bank->dev);
  539. if (WARN_ON(!isr_reg))
  540. goto exit;
  541. while(1) {
  542. u32 isr_saved, level_mask = 0;
  543. u32 enabled;
  544. enabled = _get_gpio_irqbank_mask(bank);
  545. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  546. if (bank->level_mask)
  547. level_mask = bank->level_mask & enabled;
  548. /* clear edge sensitive interrupts before handler(s) are
  549. called so that we don't miss any interrupt occurred while
  550. executing them */
  551. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  552. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  553. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  554. /* if there is only edge sensitive GPIO pin interrupts
  555. configured, we could unmask GPIO bank interrupt immediately */
  556. if (!level_mask && !unmasked) {
  557. unmasked = 1;
  558. chained_irq_exit(chip, desc);
  559. }
  560. isr |= retrigger;
  561. retrigger = 0;
  562. if (!isr)
  563. break;
  564. gpio_irq = bank->irq_base;
  565. for (; isr != 0; isr >>= 1, gpio_irq++) {
  566. int gpio = irq_to_gpio(bank, gpio_irq);
  567. if (!(isr & 1))
  568. continue;
  569. gpio_index = GPIO_INDEX(bank, gpio);
  570. /*
  571. * Some chips can't respond to both rising and falling
  572. * at the same time. If this irq was requested with
  573. * both flags, we need to flip the ICR data for the IRQ
  574. * to respond to the IRQ for the opposite direction.
  575. * This will be indicated in the bank toggle_mask.
  576. */
  577. if (bank->toggle_mask & (1 << gpio_index))
  578. _toggle_gpio_edge_triggering(bank, gpio_index);
  579. generic_handle_irq(gpio_irq);
  580. }
  581. }
  582. /* if bank has any level sensitive GPIO pin interrupt
  583. configured, we must unmask the bank interrupt only after
  584. handler(s) are executed in order to avoid spurious bank
  585. interrupt */
  586. exit:
  587. if (!unmasked)
  588. chained_irq_exit(chip, desc);
  589. pm_runtime_put(bank->dev);
  590. }
  591. static void gpio_irq_shutdown(struct irq_data *d)
  592. {
  593. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  594. unsigned int gpio = irq_to_gpio(bank, d->irq);
  595. unsigned long flags;
  596. spin_lock_irqsave(&bank->lock, flags);
  597. _reset_gpio(bank, gpio);
  598. spin_unlock_irqrestore(&bank->lock, flags);
  599. }
  600. static void gpio_ack_irq(struct irq_data *d)
  601. {
  602. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  603. unsigned int gpio = irq_to_gpio(bank, d->irq);
  604. _clear_gpio_irqstatus(bank, gpio);
  605. }
  606. static void gpio_mask_irq(struct irq_data *d)
  607. {
  608. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  609. unsigned int gpio = irq_to_gpio(bank, d->irq);
  610. unsigned long flags;
  611. spin_lock_irqsave(&bank->lock, flags);
  612. _set_gpio_irqenable(bank, gpio, 0);
  613. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  614. spin_unlock_irqrestore(&bank->lock, flags);
  615. }
  616. static void gpio_unmask_irq(struct irq_data *d)
  617. {
  618. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  619. unsigned int gpio = irq_to_gpio(bank, d->irq);
  620. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  621. u32 trigger = irqd_get_trigger_type(d);
  622. unsigned long flags;
  623. spin_lock_irqsave(&bank->lock, flags);
  624. if (trigger)
  625. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  626. /* For level-triggered GPIOs, the clearing must be done after
  627. * the HW source is cleared, thus after the handler has run */
  628. if (bank->level_mask & irq_mask) {
  629. _set_gpio_irqenable(bank, gpio, 0);
  630. _clear_gpio_irqstatus(bank, gpio);
  631. }
  632. _set_gpio_irqenable(bank, gpio, 1);
  633. spin_unlock_irqrestore(&bank->lock, flags);
  634. }
  635. static struct irq_chip gpio_irq_chip = {
  636. .name = "GPIO",
  637. .irq_shutdown = gpio_irq_shutdown,
  638. .irq_ack = gpio_ack_irq,
  639. .irq_mask = gpio_mask_irq,
  640. .irq_unmask = gpio_unmask_irq,
  641. .irq_set_type = gpio_irq_type,
  642. .irq_set_wake = gpio_wake_enable,
  643. };
  644. /*---------------------------------------------------------------------*/
  645. static int omap_mpuio_suspend_noirq(struct device *dev)
  646. {
  647. struct platform_device *pdev = to_platform_device(dev);
  648. struct gpio_bank *bank = platform_get_drvdata(pdev);
  649. void __iomem *mask_reg = bank->base +
  650. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  651. unsigned long flags;
  652. spin_lock_irqsave(&bank->lock, flags);
  653. bank->saved_wakeup = __raw_readl(mask_reg);
  654. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  655. spin_unlock_irqrestore(&bank->lock, flags);
  656. return 0;
  657. }
  658. static int omap_mpuio_resume_noirq(struct device *dev)
  659. {
  660. struct platform_device *pdev = to_platform_device(dev);
  661. struct gpio_bank *bank = platform_get_drvdata(pdev);
  662. void __iomem *mask_reg = bank->base +
  663. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  664. unsigned long flags;
  665. spin_lock_irqsave(&bank->lock, flags);
  666. __raw_writel(bank->saved_wakeup, mask_reg);
  667. spin_unlock_irqrestore(&bank->lock, flags);
  668. return 0;
  669. }
  670. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  671. .suspend_noirq = omap_mpuio_suspend_noirq,
  672. .resume_noirq = omap_mpuio_resume_noirq,
  673. };
  674. /* use platform_driver for this. */
  675. static struct platform_driver omap_mpuio_driver = {
  676. .driver = {
  677. .name = "mpuio",
  678. .pm = &omap_mpuio_dev_pm_ops,
  679. },
  680. };
  681. static struct platform_device omap_mpuio_device = {
  682. .name = "mpuio",
  683. .id = -1,
  684. .dev = {
  685. .driver = &omap_mpuio_driver.driver,
  686. }
  687. /* could list the /proc/iomem resources */
  688. };
  689. static inline void mpuio_init(struct gpio_bank *bank)
  690. {
  691. platform_set_drvdata(&omap_mpuio_device, bank);
  692. if (platform_driver_register(&omap_mpuio_driver) == 0)
  693. (void) platform_device_register(&omap_mpuio_device);
  694. }
  695. /*---------------------------------------------------------------------*/
  696. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  697. {
  698. struct gpio_bank *bank;
  699. unsigned long flags;
  700. bank = container_of(chip, struct gpio_bank, chip);
  701. spin_lock_irqsave(&bank->lock, flags);
  702. _set_gpio_direction(bank, offset, 1);
  703. spin_unlock_irqrestore(&bank->lock, flags);
  704. return 0;
  705. }
  706. static int gpio_is_input(struct gpio_bank *bank, int mask)
  707. {
  708. void __iomem *reg = bank->base + bank->regs->direction;
  709. return __raw_readl(reg) & mask;
  710. }
  711. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  712. {
  713. struct gpio_bank *bank;
  714. void __iomem *reg;
  715. int gpio;
  716. u32 mask;
  717. gpio = chip->base + offset;
  718. bank = container_of(chip, struct gpio_bank, chip);
  719. reg = bank->base;
  720. mask = GPIO_BIT(bank, gpio);
  721. if (gpio_is_input(bank, mask))
  722. return _get_gpio_datain(bank, gpio);
  723. else
  724. return _get_gpio_dataout(bank, gpio);
  725. }
  726. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  727. {
  728. struct gpio_bank *bank;
  729. unsigned long flags;
  730. bank = container_of(chip, struct gpio_bank, chip);
  731. spin_lock_irqsave(&bank->lock, flags);
  732. bank->set_dataout(bank, offset, value);
  733. _set_gpio_direction(bank, offset, 0);
  734. spin_unlock_irqrestore(&bank->lock, flags);
  735. return 0;
  736. }
  737. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  738. unsigned debounce)
  739. {
  740. struct gpio_bank *bank;
  741. unsigned long flags;
  742. bank = container_of(chip, struct gpio_bank, chip);
  743. if (!bank->dbck) {
  744. bank->dbck = clk_get(bank->dev, "dbclk");
  745. if (IS_ERR(bank->dbck))
  746. dev_err(bank->dev, "Could not get gpio dbck\n");
  747. }
  748. spin_lock_irqsave(&bank->lock, flags);
  749. _set_gpio_debounce(bank, offset, debounce);
  750. spin_unlock_irqrestore(&bank->lock, flags);
  751. return 0;
  752. }
  753. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  754. {
  755. struct gpio_bank *bank;
  756. unsigned long flags;
  757. bank = container_of(chip, struct gpio_bank, chip);
  758. spin_lock_irqsave(&bank->lock, flags);
  759. bank->set_dataout(bank, offset, value);
  760. spin_unlock_irqrestore(&bank->lock, flags);
  761. }
  762. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  763. {
  764. struct gpio_bank *bank;
  765. bank = container_of(chip, struct gpio_bank, chip);
  766. return bank->irq_base + offset;
  767. }
  768. /*---------------------------------------------------------------------*/
  769. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  770. {
  771. static bool called;
  772. u32 rev;
  773. if (called || bank->regs->revision == USHRT_MAX)
  774. return;
  775. rev = __raw_readw(bank->base + bank->regs->revision);
  776. pr_info("OMAP GPIO hardware version %d.%d\n",
  777. (rev >> 4) & 0x0f, rev & 0x0f);
  778. called = true;
  779. }
  780. /* This lock class tells lockdep that GPIO irqs are in a different
  781. * category than their parents, so it won't report false recursion.
  782. */
  783. static struct lock_class_key gpio_lock_class;
  784. static void omap_gpio_mod_init(struct gpio_bank *bank)
  785. {
  786. void __iomem *base = bank->base;
  787. u32 l = 0xffffffff;
  788. if (bank->width == 16)
  789. l = 0xffff;
  790. if (bank->is_mpuio) {
  791. __raw_writel(l, bank->base + bank->regs->irqenable);
  792. return;
  793. }
  794. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  795. _gpio_rmw(base, bank->regs->irqstatus, l,
  796. bank->regs->irqenable_inv == false);
  797. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  798. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  799. if (bank->regs->debounce_en)
  800. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  801. /* Save OE default value (0xffffffff) in the context */
  802. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  803. /* Initialize interface clk ungated, module enabled */
  804. if (bank->regs->ctrl)
  805. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  806. }
  807. static __init void
  808. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  809. unsigned int num)
  810. {
  811. struct irq_chip_generic *gc;
  812. struct irq_chip_type *ct;
  813. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  814. handle_simple_irq);
  815. if (!gc) {
  816. dev_err(bank->dev, "Memory alloc failed for gc\n");
  817. return;
  818. }
  819. ct = gc->chip_types;
  820. /* NOTE: No ack required, reading IRQ status clears it. */
  821. ct->chip.irq_mask = irq_gc_mask_set_bit;
  822. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  823. ct->chip.irq_set_type = gpio_irq_type;
  824. if (bank->regs->wkup_en)
  825. ct->chip.irq_set_wake = gpio_wake_enable,
  826. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  827. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  828. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  829. }
  830. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  831. {
  832. int j;
  833. static int gpio;
  834. /*
  835. * REVISIT eventually switch from OMAP-specific gpio structs
  836. * over to the generic ones
  837. */
  838. bank->chip.request = omap_gpio_request;
  839. bank->chip.free = omap_gpio_free;
  840. bank->chip.direction_input = gpio_input;
  841. bank->chip.get = gpio_get;
  842. bank->chip.direction_output = gpio_output;
  843. bank->chip.set_debounce = gpio_debounce;
  844. bank->chip.set = gpio_set;
  845. bank->chip.to_irq = gpio_2irq;
  846. if (bank->is_mpuio) {
  847. bank->chip.label = "mpuio";
  848. if (bank->regs->wkup_en)
  849. bank->chip.dev = &omap_mpuio_device.dev;
  850. bank->chip.base = OMAP_MPUIO(0);
  851. } else {
  852. bank->chip.label = "gpio";
  853. bank->chip.base = gpio;
  854. gpio += bank->width;
  855. }
  856. bank->chip.ngpio = bank->width;
  857. gpiochip_add(&bank->chip);
  858. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  859. irq_set_lockdep_class(j, &gpio_lock_class);
  860. irq_set_chip_data(j, bank);
  861. if (bank->is_mpuio) {
  862. omap_mpuio_alloc_gc(bank, j, bank->width);
  863. } else {
  864. irq_set_chip(j, &gpio_irq_chip);
  865. irq_set_handler(j, handle_simple_irq);
  866. set_irq_flags(j, IRQF_VALID);
  867. }
  868. }
  869. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  870. irq_set_handler_data(bank->irq, bank);
  871. }
  872. static const struct of_device_id omap_gpio_match[];
  873. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  874. {
  875. struct device *dev = &pdev->dev;
  876. struct device_node *node = dev->of_node;
  877. const struct of_device_id *match;
  878. struct omap_gpio_platform_data *pdata;
  879. struct resource *res;
  880. struct gpio_bank *bank;
  881. int ret = 0;
  882. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  883. pdata = match ? match->data : dev->platform_data;
  884. if (!pdata)
  885. return -EINVAL;
  886. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  887. if (!bank) {
  888. dev_err(dev, "Memory alloc failed\n");
  889. return -ENOMEM;
  890. }
  891. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  892. if (unlikely(!res)) {
  893. dev_err(dev, "Invalid IRQ resource\n");
  894. return -ENODEV;
  895. }
  896. bank->irq = res->start;
  897. bank->dev = dev;
  898. bank->dbck_flag = pdata->dbck_flag;
  899. bank->stride = pdata->bank_stride;
  900. bank->width = pdata->bank_width;
  901. bank->is_mpuio = pdata->is_mpuio;
  902. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  903. bank->loses_context = pdata->loses_context;
  904. bank->get_context_loss_count = pdata->get_context_loss_count;
  905. bank->regs = pdata->regs;
  906. #ifdef CONFIG_OF_GPIO
  907. bank->chip.of_node = of_node_get(node);
  908. #endif
  909. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  910. if (bank->irq_base < 0) {
  911. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  912. return -ENODEV;
  913. }
  914. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  915. 0, &irq_domain_simple_ops, NULL);
  916. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  917. bank->set_dataout = _set_gpio_dataout_reg;
  918. else
  919. bank->set_dataout = _set_gpio_dataout_mask;
  920. spin_lock_init(&bank->lock);
  921. /* Static mapping, never released */
  922. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  923. if (unlikely(!res)) {
  924. dev_err(dev, "Invalid mem resource\n");
  925. return -ENODEV;
  926. }
  927. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  928. pdev->name)) {
  929. dev_err(dev, "Region already claimed\n");
  930. return -EBUSY;
  931. }
  932. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  933. if (!bank->base) {
  934. dev_err(dev, "Could not ioremap\n");
  935. return -ENOMEM;
  936. }
  937. platform_set_drvdata(pdev, bank);
  938. pm_runtime_enable(bank->dev);
  939. pm_runtime_irq_safe(bank->dev);
  940. pm_runtime_get_sync(bank->dev);
  941. if (bank->is_mpuio)
  942. mpuio_init(bank);
  943. omap_gpio_mod_init(bank);
  944. omap_gpio_chip_init(bank);
  945. omap_gpio_show_rev(bank);
  946. pm_runtime_put(bank->dev);
  947. list_add_tail(&bank->node, &omap_gpio_list);
  948. return ret;
  949. }
  950. #ifdef CONFIG_ARCH_OMAP2PLUS
  951. #if defined(CONFIG_PM_SLEEP)
  952. static int omap_gpio_suspend(struct device *dev)
  953. {
  954. struct platform_device *pdev = to_platform_device(dev);
  955. struct gpio_bank *bank = platform_get_drvdata(pdev);
  956. void __iomem *base = bank->base;
  957. void __iomem *wakeup_enable;
  958. unsigned long flags;
  959. if (!bank->mod_usage || !bank->loses_context)
  960. return 0;
  961. if (!bank->regs->wkup_en || !bank->suspend_wakeup)
  962. return 0;
  963. wakeup_enable = bank->base + bank->regs->wkup_en;
  964. spin_lock_irqsave(&bank->lock, flags);
  965. bank->saved_wakeup = __raw_readl(wakeup_enable);
  966. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  967. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  968. spin_unlock_irqrestore(&bank->lock, flags);
  969. return 0;
  970. }
  971. static int omap_gpio_resume(struct device *dev)
  972. {
  973. struct platform_device *pdev = to_platform_device(dev);
  974. struct gpio_bank *bank = platform_get_drvdata(pdev);
  975. void __iomem *base = bank->base;
  976. unsigned long flags;
  977. if (!bank->mod_usage || !bank->loses_context)
  978. return 0;
  979. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  980. return 0;
  981. spin_lock_irqsave(&bank->lock, flags);
  982. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  983. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  984. spin_unlock_irqrestore(&bank->lock, flags);
  985. return 0;
  986. }
  987. #endif /* CONFIG_PM_SLEEP */
  988. #if defined(CONFIG_PM_RUNTIME)
  989. static void omap_gpio_restore_context(struct gpio_bank *bank);
  990. static int omap_gpio_runtime_suspend(struct device *dev)
  991. {
  992. struct platform_device *pdev = to_platform_device(dev);
  993. struct gpio_bank *bank = platform_get_drvdata(pdev);
  994. u32 l1 = 0, l2 = 0;
  995. unsigned long flags;
  996. spin_lock_irqsave(&bank->lock, flags);
  997. if (bank->power_mode != OFF_MODE) {
  998. bank->power_mode = 0;
  999. goto update_gpio_context_count;
  1000. }
  1001. /*
  1002. * If going to OFF, remove triggering for all
  1003. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1004. * generated. See OMAP2420 Errata item 1.101.
  1005. */
  1006. if (!(bank->enabled_non_wakeup_gpios))
  1007. goto update_gpio_context_count;
  1008. bank->saved_datain = __raw_readl(bank->base +
  1009. bank->regs->datain);
  1010. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  1011. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  1012. bank->saved_fallingdetect = l1;
  1013. bank->saved_risingdetect = l2;
  1014. l1 &= ~bank->enabled_non_wakeup_gpios;
  1015. l2 &= ~bank->enabled_non_wakeup_gpios;
  1016. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1017. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1018. bank->workaround_enabled = true;
  1019. update_gpio_context_count:
  1020. if (bank->get_context_loss_count)
  1021. bank->context_loss_count =
  1022. bank->get_context_loss_count(bank->dev);
  1023. _gpio_dbck_disable(bank);
  1024. spin_unlock_irqrestore(&bank->lock, flags);
  1025. return 0;
  1026. }
  1027. static int omap_gpio_runtime_resume(struct device *dev)
  1028. {
  1029. struct platform_device *pdev = to_platform_device(dev);
  1030. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1031. int context_lost_cnt_after;
  1032. u32 l = 0, gen, gen0, gen1;
  1033. unsigned long flags;
  1034. spin_lock_irqsave(&bank->lock, flags);
  1035. _gpio_dbck_enable(bank);
  1036. if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
  1037. spin_unlock_irqrestore(&bank->lock, flags);
  1038. return 0;
  1039. }
  1040. if (bank->get_context_loss_count) {
  1041. context_lost_cnt_after =
  1042. bank->get_context_loss_count(bank->dev);
  1043. if (context_lost_cnt_after != bank->context_loss_count ||
  1044. !context_lost_cnt_after) {
  1045. omap_gpio_restore_context(bank);
  1046. } else {
  1047. spin_unlock_irqrestore(&bank->lock, flags);
  1048. return 0;
  1049. }
  1050. }
  1051. __raw_writel(bank->saved_fallingdetect,
  1052. bank->base + bank->regs->fallingdetect);
  1053. __raw_writel(bank->saved_risingdetect,
  1054. bank->base + bank->regs->risingdetect);
  1055. l = __raw_readl(bank->base + bank->regs->datain);
  1056. /*
  1057. * Check if any of the non-wakeup interrupt GPIOs have changed
  1058. * state. If so, generate an IRQ by software. This is
  1059. * horribly racy, but it's the best we can do to work around
  1060. * this silicon bug.
  1061. */
  1062. l ^= bank->saved_datain;
  1063. l &= bank->enabled_non_wakeup_gpios;
  1064. /*
  1065. * No need to generate IRQs for the rising edge for gpio IRQs
  1066. * configured with falling edge only; and vice versa.
  1067. */
  1068. gen0 = l & bank->saved_fallingdetect;
  1069. gen0 &= bank->saved_datain;
  1070. gen1 = l & bank->saved_risingdetect;
  1071. gen1 &= ~(bank->saved_datain);
  1072. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1073. gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
  1074. /* Consider all GPIO IRQs needed to be updated */
  1075. gen |= gen0 | gen1;
  1076. if (gen) {
  1077. u32 old0, old1;
  1078. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1079. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1080. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1081. __raw_writel(old0 | gen, bank->base +
  1082. bank->regs->leveldetect0);
  1083. __raw_writel(old1 | gen, bank->base +
  1084. bank->regs->leveldetect1);
  1085. }
  1086. if (cpu_is_omap44xx()) {
  1087. __raw_writel(old0 | l, bank->base +
  1088. bank->regs->leveldetect0);
  1089. __raw_writel(old1 | l, bank->base +
  1090. bank->regs->leveldetect1);
  1091. }
  1092. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1093. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1094. }
  1095. bank->workaround_enabled = false;
  1096. spin_unlock_irqrestore(&bank->lock, flags);
  1097. return 0;
  1098. }
  1099. #endif /* CONFIG_PM_RUNTIME */
  1100. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1101. {
  1102. struct gpio_bank *bank;
  1103. list_for_each_entry(bank, &omap_gpio_list, node) {
  1104. if (!bank->mod_usage || !bank->loses_context)
  1105. continue;
  1106. bank->power_mode = pwr_mode;
  1107. pm_runtime_put_sync_suspend(bank->dev);
  1108. }
  1109. }
  1110. void omap2_gpio_resume_after_idle(void)
  1111. {
  1112. struct gpio_bank *bank;
  1113. list_for_each_entry(bank, &omap_gpio_list, node) {
  1114. if (!bank->mod_usage || !bank->loses_context)
  1115. continue;
  1116. pm_runtime_get_sync(bank->dev);
  1117. }
  1118. }
  1119. #if defined(CONFIG_PM_RUNTIME)
  1120. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1121. {
  1122. __raw_writel(bank->context.wake_en,
  1123. bank->base + bank->regs->wkup_en);
  1124. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1125. __raw_writel(bank->context.leveldetect0,
  1126. bank->base + bank->regs->leveldetect0);
  1127. __raw_writel(bank->context.leveldetect1,
  1128. bank->base + bank->regs->leveldetect1);
  1129. __raw_writel(bank->context.risingdetect,
  1130. bank->base + bank->regs->risingdetect);
  1131. __raw_writel(bank->context.fallingdetect,
  1132. bank->base + bank->regs->fallingdetect);
  1133. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1134. __raw_writel(bank->context.dataout,
  1135. bank->base + bank->regs->set_dataout);
  1136. else
  1137. __raw_writel(bank->context.dataout,
  1138. bank->base + bank->regs->dataout);
  1139. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1140. if (bank->dbck_enable_mask) {
  1141. __raw_writel(bank->context.debounce, bank->base +
  1142. bank->regs->debounce);
  1143. __raw_writel(bank->context.debounce_en,
  1144. bank->base + bank->regs->debounce_en);
  1145. }
  1146. __raw_writel(bank->context.irqenable1,
  1147. bank->base + bank->regs->irqenable);
  1148. __raw_writel(bank->context.irqenable2,
  1149. bank->base + bank->regs->irqenable2);
  1150. }
  1151. #endif /* CONFIG_PM_RUNTIME */
  1152. #else
  1153. #define omap_gpio_suspend NULL
  1154. #define omap_gpio_resume NULL
  1155. #define omap_gpio_runtime_suspend NULL
  1156. #define omap_gpio_runtime_resume NULL
  1157. #endif
  1158. static const struct dev_pm_ops gpio_pm_ops = {
  1159. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1160. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1161. NULL)
  1162. };
  1163. #if defined(CONFIG_OF)
  1164. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1165. .revision = OMAP24XX_GPIO_REVISION,
  1166. .direction = OMAP24XX_GPIO_OE,
  1167. .datain = OMAP24XX_GPIO_DATAIN,
  1168. .dataout = OMAP24XX_GPIO_DATAOUT,
  1169. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1170. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1171. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1172. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1173. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1174. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1175. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1176. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1177. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1178. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1179. .ctrl = OMAP24XX_GPIO_CTRL,
  1180. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1181. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1182. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1183. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1184. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1185. };
  1186. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1187. .revision = OMAP4_GPIO_REVISION,
  1188. .direction = OMAP4_GPIO_OE,
  1189. .datain = OMAP4_GPIO_DATAIN,
  1190. .dataout = OMAP4_GPIO_DATAOUT,
  1191. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1192. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1193. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1194. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1195. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1196. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1197. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1198. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1199. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1200. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1201. .ctrl = OMAP4_GPIO_CTRL,
  1202. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1203. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1204. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1205. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1206. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1207. };
  1208. static struct omap_gpio_platform_data omap2_pdata = {
  1209. .regs = &omap2_gpio_regs,
  1210. .bank_width = 32,
  1211. .dbck_flag = false,
  1212. };
  1213. static struct omap_gpio_platform_data omap3_pdata = {
  1214. .regs = &omap2_gpio_regs,
  1215. .bank_width = 32,
  1216. .dbck_flag = true,
  1217. };
  1218. static struct omap_gpio_platform_data omap4_pdata = {
  1219. .regs = &omap4_gpio_regs,
  1220. .bank_width = 32,
  1221. .dbck_flag = true,
  1222. };
  1223. static const struct of_device_id omap_gpio_match[] = {
  1224. {
  1225. .compatible = "ti,omap4-gpio",
  1226. .data = &omap4_pdata,
  1227. },
  1228. {
  1229. .compatible = "ti,omap3-gpio",
  1230. .data = &omap3_pdata,
  1231. },
  1232. {
  1233. .compatible = "ti,omap2-gpio",
  1234. .data = &omap2_pdata,
  1235. },
  1236. { },
  1237. };
  1238. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1239. #endif
  1240. static struct platform_driver omap_gpio_driver = {
  1241. .probe = omap_gpio_probe,
  1242. .driver = {
  1243. .name = "omap_gpio",
  1244. .pm = &gpio_pm_ops,
  1245. .of_match_table = of_match_ptr(omap_gpio_match),
  1246. },
  1247. };
  1248. /*
  1249. * gpio driver register needs to be done before
  1250. * machine_init functions access gpio APIs.
  1251. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1252. */
  1253. static int __init omap_gpio_drv_reg(void)
  1254. {
  1255. return platform_driver_register(&omap_gpio_driver);
  1256. }
  1257. postcore_initcall(omap_gpio_drv_reg);