timer.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <asm/mach/time.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include <asm/arch_timer.h>
  44. #include <plat/omap_hwmod.h>
  45. #include "omap_device.h"
  46. #include <plat/dmtimer.h>
  47. #include <plat/omap-pm.h>
  48. #include "soc.h"
  49. #include "common.h"
  50. #include "powerdomain.h"
  51. /* Parent clocks, eventually these will come from the clock framework */
  52. #define OMAP2_MPU_SOURCE "sys_ck"
  53. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  54. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  55. #define OMAP2_32K_SOURCE "func_32k_ck"
  56. #define OMAP3_32K_SOURCE "omap_32k_fck"
  57. #define OMAP4_32K_SOURCE "sys_32k_ck"
  58. #ifdef CONFIG_OMAP_32K_TIMER
  59. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  60. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  61. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  62. #define OMAP3_SECURE_TIMER 12
  63. #else
  64. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  65. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  66. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  67. #define OMAP3_SECURE_TIMER 1
  68. #endif
  69. #define REALTIME_COUNTER_BASE 0x48243200
  70. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  71. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  72. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  73. /* Clockevent code */
  74. static struct omap_dm_timer clkev;
  75. static struct clock_event_device clockevent_gpt;
  76. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  77. {
  78. struct clock_event_device *evt = &clockevent_gpt;
  79. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  80. evt->event_handler(evt);
  81. return IRQ_HANDLED;
  82. }
  83. static struct irqaction omap2_gp_timer_irq = {
  84. .name = "gp_timer",
  85. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  86. .handler = omap2_gp_timer_interrupt,
  87. };
  88. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  89. struct clock_event_device *evt)
  90. {
  91. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  92. 0xffffffff - cycles, 1);
  93. return 0;
  94. }
  95. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  96. struct clock_event_device *evt)
  97. {
  98. u32 period;
  99. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  100. switch (mode) {
  101. case CLOCK_EVT_MODE_PERIODIC:
  102. period = clkev.rate / HZ;
  103. period -= 1;
  104. /* Looks like we need to first set the load value separately */
  105. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  106. 0xffffffff - period, 1);
  107. __omap_dm_timer_load_start(&clkev,
  108. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  109. 0xffffffff - period, 1);
  110. break;
  111. case CLOCK_EVT_MODE_ONESHOT:
  112. break;
  113. case CLOCK_EVT_MODE_UNUSED:
  114. case CLOCK_EVT_MODE_SHUTDOWN:
  115. case CLOCK_EVT_MODE_RESUME:
  116. break;
  117. }
  118. }
  119. static struct clock_event_device clockevent_gpt = {
  120. .name = "gp_timer",
  121. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  122. .shift = 32,
  123. .rating = 300,
  124. .set_next_event = omap2_gp_timer_set_next_event,
  125. .set_mode = omap2_gp_timer_set_mode,
  126. };
  127. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  128. int gptimer_id,
  129. const char *fck_source)
  130. {
  131. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  132. struct omap_hwmod *oh;
  133. struct resource irq_rsrc, mem_rsrc;
  134. size_t size;
  135. int res = 0;
  136. int r;
  137. sprintf(name, "timer%d", gptimer_id);
  138. omap_hwmod_setup_one(name);
  139. oh = omap_hwmod_lookup(name);
  140. if (!oh)
  141. return -ENODEV;
  142. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  143. if (r)
  144. return -ENXIO;
  145. timer->irq = irq_rsrc.start;
  146. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  147. if (r)
  148. return -ENXIO;
  149. timer->phys_base = mem_rsrc.start;
  150. size = mem_rsrc.end - mem_rsrc.start;
  151. /* Static mapping, never released */
  152. timer->io_base = ioremap(timer->phys_base, size);
  153. if (!timer->io_base)
  154. return -ENXIO;
  155. /* After the dmtimer is using hwmod these clocks won't be needed */
  156. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  157. if (IS_ERR(timer->fclk))
  158. return -ENODEV;
  159. omap_hwmod_enable(oh);
  160. if (omap_dm_timer_reserve_systimer(gptimer_id))
  161. return -ENODEV;
  162. if (gptimer_id != 12) {
  163. struct clk *src;
  164. src = clk_get(NULL, fck_source);
  165. if (IS_ERR(src)) {
  166. res = -EINVAL;
  167. } else {
  168. res = __omap_dm_timer_set_source(timer->fclk, src);
  169. if (IS_ERR_VALUE(res))
  170. pr_warning("%s: timer%i cannot set source\n",
  171. __func__, gptimer_id);
  172. clk_put(src);
  173. }
  174. }
  175. __omap_dm_timer_init_regs(timer);
  176. __omap_dm_timer_reset(timer, 1, 1);
  177. timer->posted = 1;
  178. timer->rate = clk_get_rate(timer->fclk);
  179. timer->reserved = 1;
  180. return res;
  181. }
  182. static void __init omap2_gp_clockevent_init(int gptimer_id,
  183. const char *fck_source)
  184. {
  185. int res;
  186. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  187. BUG_ON(res);
  188. omap2_gp_timer_irq.dev_id = &clkev;
  189. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  190. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  191. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  192. clockevent_gpt.shift);
  193. clockevent_gpt.max_delta_ns =
  194. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  195. clockevent_gpt.min_delta_ns =
  196. clockevent_delta2ns(3, &clockevent_gpt);
  197. /* Timer internal resynch latency. */
  198. clockevent_gpt.cpumask = cpu_possible_mask;
  199. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  200. clockevents_register_device(&clockevent_gpt);
  201. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  202. gptimer_id, clkev.rate);
  203. }
  204. /* Clocksource code */
  205. static struct omap_dm_timer clksrc;
  206. static bool use_gptimer_clksrc;
  207. /*
  208. * clocksource
  209. */
  210. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  211. {
  212. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  213. }
  214. static struct clocksource clocksource_gpt = {
  215. .name = "gp_timer",
  216. .rating = 300,
  217. .read = clocksource_read_cycles,
  218. .mask = CLOCKSOURCE_MASK(32),
  219. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  220. };
  221. static u32 notrace dmtimer_read_sched_clock(void)
  222. {
  223. if (clksrc.reserved)
  224. return __omap_dm_timer_read_counter(&clksrc, 1);
  225. return 0;
  226. }
  227. #ifdef CONFIG_OMAP_32K_TIMER
  228. /* Setup free-running counter for clocksource */
  229. static int __init omap2_sync32k_clocksource_init(void)
  230. {
  231. int ret;
  232. struct omap_hwmod *oh;
  233. void __iomem *vbase;
  234. const char *oh_name = "counter_32k";
  235. /*
  236. * First check hwmod data is available for sync32k counter
  237. */
  238. oh = omap_hwmod_lookup(oh_name);
  239. if (!oh || oh->slaves_cnt == 0)
  240. return -ENODEV;
  241. omap_hwmod_setup_one(oh_name);
  242. vbase = omap_hwmod_get_mpu_rt_va(oh);
  243. if (!vbase) {
  244. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  245. return -ENXIO;
  246. }
  247. ret = omap_hwmod_enable(oh);
  248. if (ret) {
  249. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  250. __func__, ret);
  251. return ret;
  252. }
  253. ret = omap_init_clocksource_32k(vbase);
  254. if (ret) {
  255. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  256. __func__, ret);
  257. omap_hwmod_idle(oh);
  258. }
  259. return ret;
  260. }
  261. #else
  262. static inline int omap2_sync32k_clocksource_init(void)
  263. {
  264. return -ENODEV;
  265. }
  266. #endif
  267. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  268. const char *fck_source)
  269. {
  270. int res;
  271. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  272. BUG_ON(res);
  273. __omap_dm_timer_load_start(&clksrc,
  274. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  275. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  276. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  277. pr_err("Could not register clocksource %s\n",
  278. clocksource_gpt.name);
  279. else
  280. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  281. gptimer_id, clksrc.rate);
  282. }
  283. static void __init omap2_clocksource_init(int gptimer_id,
  284. const char *fck_source)
  285. {
  286. /*
  287. * First give preference to kernel parameter configuration
  288. * by user (clocksource="gp_timer").
  289. *
  290. * In case of missing kernel parameter for clocksource,
  291. * first check for availability for 32k-sync timer, in case
  292. * of failure in finding 32k_counter module or registering
  293. * it as clocksource, execution will fallback to gp-timer.
  294. */
  295. if (use_gptimer_clksrc == true)
  296. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  297. else if (omap2_sync32k_clocksource_init())
  298. /* Fall back to gp-timer code */
  299. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  300. }
  301. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  302. /*
  303. * The realtime counter also called master counter, is a free-running
  304. * counter, which is related to real time. It produces the count used
  305. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  306. * at a rate of 6.144 MHz. Because the device operates on different clocks
  307. * in different power modes, the master counter shifts operation between
  308. * clocks, adjusting the increment per clock in hardware accordingly to
  309. * maintain a constant count rate.
  310. */
  311. static void __init realtime_counter_init(void)
  312. {
  313. void __iomem *base;
  314. static struct clk *sys_clk;
  315. unsigned long rate;
  316. unsigned int reg, num, den;
  317. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  318. if (!base) {
  319. pr_err("%s: ioremap failed\n", __func__);
  320. return;
  321. }
  322. sys_clk = clk_get(NULL, "sys_clkin_ck");
  323. if (IS_ERR(sys_clk)) {
  324. pr_err("%s: failed to get system clock handle\n", __func__);
  325. iounmap(base);
  326. return;
  327. }
  328. rate = clk_get_rate(sys_clk);
  329. /* Numerator/denumerator values refer TRM Realtime Counter section */
  330. switch (rate) {
  331. case 1200000:
  332. num = 64;
  333. den = 125;
  334. break;
  335. case 1300000:
  336. num = 768;
  337. den = 1625;
  338. break;
  339. case 19200000:
  340. num = 8;
  341. den = 25;
  342. break;
  343. case 2600000:
  344. num = 384;
  345. den = 1625;
  346. break;
  347. case 2700000:
  348. num = 256;
  349. den = 1125;
  350. break;
  351. case 38400000:
  352. default:
  353. /* Program it for 38.4 MHz */
  354. num = 4;
  355. den = 25;
  356. break;
  357. }
  358. /* Program numerator and denumerator registers */
  359. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  360. NUMERATOR_DENUMERATOR_MASK;
  361. reg |= num;
  362. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  363. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  364. NUMERATOR_DENUMERATOR_MASK;
  365. reg |= den;
  366. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  367. iounmap(base);
  368. }
  369. #else
  370. static inline void __init realtime_counter_init(void)
  371. {}
  372. #endif
  373. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  374. clksrc_nr, clksrc_src) \
  375. static void __init omap##name##_timer_init(void) \
  376. { \
  377. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  378. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  379. }
  380. #define OMAP_SYS_TIMER(name) \
  381. struct sys_timer omap##name##_timer = { \
  382. .init = omap##name##_timer_init, \
  383. };
  384. #ifdef CONFIG_ARCH_OMAP2
  385. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  386. OMAP_SYS_TIMER(2)
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP3
  389. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  390. OMAP_SYS_TIMER(3)
  391. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  392. 2, OMAP3_MPU_SOURCE)
  393. OMAP_SYS_TIMER(3_secure)
  394. #endif
  395. #ifdef CONFIG_SOC_AM33XX
  396. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  397. OMAP_SYS_TIMER(3_am33xx)
  398. #endif
  399. #ifdef CONFIG_ARCH_OMAP4
  400. #ifdef CONFIG_LOCAL_TIMERS
  401. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  402. OMAP44XX_LOCAL_TWD_BASE, 29 + OMAP_INTC_START);
  403. #endif
  404. static void __init omap4_timer_init(void)
  405. {
  406. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  407. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  408. #ifdef CONFIG_LOCAL_TIMERS
  409. /* Local timers are not supprted on OMAP4430 ES1.0 */
  410. if (omap_rev() != OMAP4430_REV_ES1_0) {
  411. int err;
  412. if (of_have_populated_dt()) {
  413. twd_local_timer_of_register();
  414. return;
  415. }
  416. err = twd_local_timer_register(&twd_local_timer);
  417. if (err)
  418. pr_err("twd_local_timer_register failed %d\n", err);
  419. }
  420. #endif
  421. }
  422. OMAP_SYS_TIMER(4)
  423. #endif
  424. #ifdef CONFIG_SOC_OMAP5
  425. static void __init omap5_timer_init(void)
  426. {
  427. int err;
  428. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  429. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  430. realtime_counter_init();
  431. err = arch_timer_of_register();
  432. if (err)
  433. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  434. }
  435. OMAP_SYS_TIMER(5)
  436. #endif
  437. /**
  438. * omap_timer_init - build and register timer device with an
  439. * associated timer hwmod
  440. * @oh: timer hwmod pointer to be used to build timer device
  441. * @user: parameter that can be passed from calling hwmod API
  442. *
  443. * Called by omap_hwmod_for_each_by_class to register each of the timer
  444. * devices present in the system. The number of timer devices is known
  445. * by parsing through the hwmod database for a given class name. At the
  446. * end of function call memory is allocated for timer device and it is
  447. * registered to the framework ready to be proved by the driver.
  448. */
  449. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  450. {
  451. int id;
  452. int ret = 0;
  453. char *name = "omap_timer";
  454. struct dmtimer_platform_data *pdata;
  455. struct platform_device *pdev;
  456. struct omap_timer_capability_dev_attr *timer_dev_attr;
  457. pr_debug("%s: %s\n", __func__, oh->name);
  458. /* on secure device, do not register secure timer */
  459. timer_dev_attr = oh->dev_attr;
  460. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  461. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  462. return ret;
  463. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  464. if (!pdata) {
  465. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  466. return -ENOMEM;
  467. }
  468. /*
  469. * Extract the IDs from name field in hwmod database
  470. * and use the same for constructing ids' for the
  471. * timer devices. In a way, we are avoiding usage of
  472. * static variable witin the function to do the same.
  473. * CAUTION: We have to be careful and make sure the
  474. * name in hwmod database does not change in which case
  475. * we might either make corresponding change here or
  476. * switch back static variable mechanism.
  477. */
  478. sscanf(oh->name, "timer%2d", &id);
  479. if (timer_dev_attr)
  480. pdata->timer_capability = timer_dev_attr->timer_capability;
  481. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  482. NULL, 0, 0);
  483. if (IS_ERR(pdev)) {
  484. pr_err("%s: Can't build omap_device for %s: %s.\n",
  485. __func__, name, oh->name);
  486. ret = -EINVAL;
  487. }
  488. kfree(pdata);
  489. return ret;
  490. }
  491. /**
  492. * omap2_dm_timer_init - top level regular device initialization
  493. *
  494. * Uses dedicated hwmod api to parse through hwmod database for
  495. * given class name and then build and register the timer device.
  496. */
  497. static int __init omap2_dm_timer_init(void)
  498. {
  499. int ret;
  500. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  501. if (unlikely(ret)) {
  502. pr_err("%s: device registration failed.\n", __func__);
  503. return -EINVAL;
  504. }
  505. return 0;
  506. }
  507. arch_initcall(omap2_dm_timer_init);
  508. /**
  509. * omap2_override_clocksource - clocksource override with user configuration
  510. *
  511. * Allows user to override default clocksource, using kernel parameter
  512. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  513. *
  514. * Note that, here we are using same standard kernel parameter "clocksource=",
  515. * and not introducing any OMAP specific interface.
  516. */
  517. static int __init omap2_override_clocksource(char *str)
  518. {
  519. if (!str)
  520. return 0;
  521. /*
  522. * For OMAP architecture, we only have two options
  523. * - sync_32k (default)
  524. * - gp_timer (sys_clk based)
  525. */
  526. if (!strcmp(str, "gp_timer"))
  527. use_gptimer_clksrc = true;
  528. return 0;
  529. }
  530. early_param("clocksource", omap2_override_clocksource);