rf.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "reg.h"
  31. #include "def.h"
  32. #include "phy.h"
  33. #include "rf.h"
  34. #include "dm.h"
  35. static bool _rtl92c_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
  36. void rtl92c_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
  37. {
  38. struct rtl_priv *rtlpriv = rtl_priv(hw);
  39. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  40. switch (bandwidth) {
  41. case HT_CHANNEL_WIDTH_20:
  42. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  43. 0xfffff3ff) | 0x0400);
  44. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  45. rtlphy->rfreg_chnlval[0]);
  46. break;
  47. case HT_CHANNEL_WIDTH_20_40:
  48. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  49. 0xfffff3ff));
  50. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  51. rtlphy->rfreg_chnlval[0]);
  52. break;
  53. default:
  54. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  55. ("unknown bandwidth: %#X\n", bandwidth));
  56. break;
  57. }
  58. }
  59. void rtl92c_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
  60. u8 *ppowerlevel)
  61. {
  62. struct rtl_priv *rtlpriv = rtl_priv(hw);
  63. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  64. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  65. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  66. u32 tx_agc[2] = {0, 0}, tmpval;
  67. bool turbo_scanoff = false;
  68. u8 idx1, idx2;
  69. u8 *ptr;
  70. if (rtlefuse->eeprom_regulatory != 0)
  71. turbo_scanoff = true;
  72. if (mac->act_scanning == true) {
  73. tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
  74. tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
  75. if (turbo_scanoff) {
  76. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  77. tx_agc[idx1] = ppowerlevel[idx1] |
  78. (ppowerlevel[idx1] << 8) |
  79. (ppowerlevel[idx1] << 16) |
  80. (ppowerlevel[idx1] << 24);
  81. }
  82. }
  83. } else {
  84. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  85. tx_agc[idx1] = ppowerlevel[idx1] |
  86. (ppowerlevel[idx1] << 8) |
  87. (ppowerlevel[idx1] << 16) |
  88. (ppowerlevel[idx1] << 24);
  89. }
  90. if (rtlefuse->eeprom_regulatory == 0) {
  91. tmpval =
  92. (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
  93. (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
  94. 8);
  95. tx_agc[RF90_PATH_A] += tmpval;
  96. tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
  97. (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
  98. 24);
  99. tx_agc[RF90_PATH_B] += tmpval;
  100. }
  101. }
  102. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  103. ptr = (u8 *) (&(tx_agc[idx1]));
  104. for (idx2 = 0; idx2 < 4; idx2++) {
  105. if (*ptr > RF6052_MAX_TX_PWR)
  106. *ptr = RF6052_MAX_TX_PWR;
  107. ptr++;
  108. }
  109. }
  110. tmpval = tx_agc[RF90_PATH_A] & 0xff;
  111. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
  112. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  113. ("CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  114. RTXAGC_A_CCK1_MCS32));
  115. tmpval = tx_agc[RF90_PATH_A] >> 8;
  116. if (mac->mode == WIRELESS_MODE_B)
  117. tmpval = tmpval & 0xff00ffff;
  118. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
  119. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  120. ("CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  121. RTXAGC_B_CCK11_A_CCK2_11));
  122. tmpval = tx_agc[RF90_PATH_B] >> 24;
  123. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
  124. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  125. ("CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  126. RTXAGC_B_CCK11_A_CCK2_11));
  127. tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
  128. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
  129. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  130. ("CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  131. RTXAGC_B_CCK1_55_MCS32));
  132. }
  133. static void rtl92c_phy_get_power_base(struct ieee80211_hw *hw,
  134. u8 *ppowerlevel, u8 channel,
  135. u32 *ofdmbase, u32 *mcsbase)
  136. {
  137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  138. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  139. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  140. u32 powerBase0, powerBase1;
  141. u8 legacy_pwrdiff, ht20_pwrdiff;
  142. u8 i, powerlevel[2];
  143. for (i = 0; i < 2; i++) {
  144. powerlevel[i] = ppowerlevel[i];
  145. legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff[i][channel - 1];
  146. powerBase0 = powerlevel[i] + legacy_pwrdiff;
  147. powerBase0 = (powerBase0 << 24) | (powerBase0 << 16) |
  148. (powerBase0 << 8) | powerBase0;
  149. *(ofdmbase + i) = powerBase0;
  150. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  151. (" [OFDM power base index rf(%c) = 0x%x]\n",
  152. ((i == 0) ? 'A' : 'B'), *(ofdmbase + i)));
  153. }
  154. for (i = 0; i < 2; i++) {
  155. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
  156. ht20_pwrdiff = rtlefuse->txpwr_ht20diff[i][channel - 1];
  157. powerlevel[i] += ht20_pwrdiff;
  158. }
  159. powerBase1 = powerlevel[i];
  160. powerBase1 = (powerBase1 << 24) |
  161. (powerBase1 << 16) | (powerBase1 << 8) | powerBase1;
  162. *(mcsbase + i) = powerBase1;
  163. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  164. (" [MCS power base index rf(%c) = 0x%x]\n",
  165. ((i == 0) ? 'A' : 'B'), *(mcsbase + i)));
  166. }
  167. }
  168. static void _rtl92c_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
  169. u8 channel, u8 index,
  170. u32 *powerBase0,
  171. u32 *powerBase1,
  172. u32 *p_outwriteval)
  173. {
  174. struct rtl_priv *rtlpriv = rtl_priv(hw);
  175. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  176. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  177. u8 i, chnlgroup, pwr_diff_limit[4];
  178. u32 writeVal, customer_limit, rf;
  179. for (rf = 0; rf < 2; rf++) {
  180. switch (rtlefuse->eeprom_regulatory) {
  181. case 0:
  182. chnlgroup = 0;
  183. writeVal =
  184. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup][index +
  185. (rf ? 8 : 0)]
  186. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  187. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  188. ("RTK better performance, "
  189. "writeVal(%c) = 0x%x\n",
  190. ((rf == 0) ? 'A' : 'B'), writeVal));
  191. break;
  192. case 1:
  193. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  194. writeVal = ((index < 2) ? powerBase0[rf] :
  195. powerBase1[rf]);
  196. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  197. ("Realtek regulatory, 40MHz, "
  198. "writeVal(%c) = 0x%x\n",
  199. ((rf == 0) ? 'A' : 'B'), writeVal));
  200. } else {
  201. if (rtlphy->pwrgroup_cnt == 1)
  202. chnlgroup = 0;
  203. if (rtlphy->pwrgroup_cnt >= 3) {
  204. if (channel <= 3)
  205. chnlgroup = 0;
  206. else if (channel >= 4 && channel <= 9)
  207. chnlgroup = 1;
  208. else if (channel > 9)
  209. chnlgroup = 2;
  210. if (rtlphy->pwrgroup_cnt == 4)
  211. chnlgroup++;
  212. }
  213. writeVal =
  214. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  215. [index + (rf ? 8 : 0)] + ((index < 2) ?
  216. powerBase0[rf] :
  217. powerBase1[rf]);
  218. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  219. ("Realtek regulatory, 20MHz, "
  220. "writeVal(%c) = 0x%x\n",
  221. ((rf == 0) ? 'A' : 'B'), writeVal));
  222. }
  223. break;
  224. case 2:
  225. writeVal =
  226. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  227. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  228. ("Better regulatory, "
  229. "writeVal(%c) = 0x%x\n",
  230. ((rf == 0) ? 'A' : 'B'), writeVal));
  231. break;
  232. case 3:
  233. chnlgroup = 0;
  234. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  235. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  236. ("customer's limit, 40MHz "
  237. "rf(%c) = 0x%x\n",
  238. ((rf == 0) ? 'A' : 'B'),
  239. rtlefuse->pwrgroup_ht40[rf][channel -
  240. 1]));
  241. } else {
  242. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  243. ("customer's limit, 20MHz "
  244. "rf(%c) = 0x%x\n",
  245. ((rf == 0) ? 'A' : 'B'),
  246. rtlefuse->pwrgroup_ht20[rf][channel -
  247. 1]));
  248. }
  249. for (i = 0; i < 4; i++) {
  250. pwr_diff_limit[i] =
  251. (u8) ((rtlphy->mcs_txpwrlevel_origoffset
  252. [chnlgroup][index +
  253. (rf ? 8 : 0)] & (0x7f << (i * 8))) >>
  254. (i * 8));
  255. if (rtlphy->current_chan_bw ==
  256. HT_CHANNEL_WIDTH_20_40) {
  257. if (pwr_diff_limit[i] >
  258. rtlefuse->
  259. pwrgroup_ht40[rf][channel - 1])
  260. pwr_diff_limit[i] =
  261. rtlefuse->pwrgroup_ht40[rf]
  262. [channel - 1];
  263. } else {
  264. if (pwr_diff_limit[i] >
  265. rtlefuse->
  266. pwrgroup_ht20[rf][channel - 1])
  267. pwr_diff_limit[i] =
  268. rtlefuse->pwrgroup_ht20[rf]
  269. [channel - 1];
  270. }
  271. }
  272. customer_limit = (pwr_diff_limit[3] << 24) |
  273. (pwr_diff_limit[2] << 16) |
  274. (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
  275. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  276. ("Customer's limit rf(%c) = 0x%x\n",
  277. ((rf == 0) ? 'A' : 'B'), customer_limit));
  278. writeVal = customer_limit +
  279. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  280. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  281. ("Customer, writeVal rf(%c)= 0x%x\n",
  282. ((rf == 0) ? 'A' : 'B'), writeVal));
  283. break;
  284. default:
  285. chnlgroup = 0;
  286. writeVal =
  287. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  288. [index + (rf ? 8 : 0)]
  289. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  290. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  291. ("RTK better performance, writeVal "
  292. "rf(%c) = 0x%x\n",
  293. ((rf == 0) ? 'A' : 'B'), writeVal));
  294. break;
  295. }
  296. if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
  297. writeVal = writeVal - 0x06060606;
  298. else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
  299. TXHIGHPWRLEVEL_BT2)
  300. writeVal = writeVal - 0x0c0c0c0c;
  301. *(p_outwriteval + rf) = writeVal;
  302. }
  303. }
  304. static void _rtl92c_write_ofdm_power_reg(struct ieee80211_hw *hw,
  305. u8 index, u32 *pValue)
  306. {
  307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  308. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  309. u16 regoffset_a[6] = {
  310. RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
  311. RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
  312. RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
  313. };
  314. u16 regoffset_b[6] = {
  315. RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
  316. RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
  317. RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
  318. };
  319. u8 i, rf, pwr_val[4];
  320. u32 writeVal;
  321. u16 regoffset;
  322. for (rf = 0; rf < 2; rf++) {
  323. writeVal = pValue[rf];
  324. for (i = 0; i < 4; i++) {
  325. pwr_val[i] = (u8) ((writeVal & (0x7f <<
  326. (i * 8))) >> (i * 8));
  327. if (pwr_val[i] > RF6052_MAX_TX_PWR)
  328. pwr_val[i] = RF6052_MAX_TX_PWR;
  329. }
  330. writeVal = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
  331. (pwr_val[1] << 8) | pwr_val[0];
  332. if (rf == 0)
  333. regoffset = regoffset_a[index];
  334. else
  335. regoffset = regoffset_b[index];
  336. rtl_set_bbreg(hw, regoffset, MASKDWORD, writeVal);
  337. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  338. ("Set 0x%x = %08x\n", regoffset, writeVal));
  339. if (((get_rf_type(rtlphy) == RF_2T2R) &&
  340. (regoffset == RTXAGC_A_MCS15_MCS12 ||
  341. regoffset == RTXAGC_B_MCS15_MCS12)) ||
  342. ((get_rf_type(rtlphy) != RF_2T2R) &&
  343. (regoffset == RTXAGC_A_MCS07_MCS04 ||
  344. regoffset == RTXAGC_B_MCS07_MCS04))) {
  345. writeVal = pwr_val[3];
  346. if (regoffset == RTXAGC_A_MCS15_MCS12 ||
  347. regoffset == RTXAGC_A_MCS07_MCS04)
  348. regoffset = 0xc90;
  349. if (regoffset == RTXAGC_B_MCS15_MCS12 ||
  350. regoffset == RTXAGC_B_MCS07_MCS04)
  351. regoffset = 0xc98;
  352. for (i = 0; i < 3; i++) {
  353. writeVal = (writeVal > 6) ? (writeVal - 6) : 0;
  354. rtl_write_byte(rtlpriv, (u32) (regoffset + i),
  355. (u8) writeVal);
  356. }
  357. }
  358. }
  359. }
  360. void rtl92c_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
  361. u8 *ppowerlevel, u8 channel)
  362. {
  363. u32 writeVal[2], powerBase0[2], powerBase1[2];
  364. u8 index;
  365. rtl92c_phy_get_power_base(hw, ppowerlevel,
  366. channel, &powerBase0[0], &powerBase1[0]);
  367. for (index = 0; index < 6; index++) {
  368. _rtl92c_get_txpower_writeval_by_regulatory(hw,
  369. channel, index,
  370. &powerBase0[0],
  371. &powerBase1[0],
  372. &writeVal[0]);
  373. _rtl92c_write_ofdm_power_reg(hw, index, &writeVal[0]);
  374. }
  375. }
  376. bool rtl92c_phy_rf6052_config(struct ieee80211_hw *hw)
  377. {
  378. struct rtl_priv *rtlpriv = rtl_priv(hw);
  379. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  380. if (rtlphy->rf_type == RF_1T1R)
  381. rtlphy->num_total_rfpath = 1;
  382. else
  383. rtlphy->num_total_rfpath = 2;
  384. return _rtl92c_phy_rf6052_config_parafile(hw);
  385. }
  386. static bool _rtl92c_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
  387. {
  388. struct rtl_priv *rtlpriv = rtl_priv(hw);
  389. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  390. u32 u4_regvalue;
  391. u8 rfpath;
  392. bool rtstatus;
  393. struct bb_reg_def *pphyreg;
  394. for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
  395. pphyreg = &rtlphy->phyreg_def[rfpath];
  396. switch (rfpath) {
  397. case RF90_PATH_A:
  398. case RF90_PATH_C:
  399. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  400. BRFSI_RFENV);
  401. break;
  402. case RF90_PATH_B:
  403. case RF90_PATH_D:
  404. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  405. BRFSI_RFENV << 16);
  406. break;
  407. }
  408. rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
  409. udelay(1);
  410. rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
  411. udelay(1);
  412. rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
  413. B3WIREADDREAALENGTH, 0x0);
  414. udelay(1);
  415. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
  416. udelay(1);
  417. switch (rfpath) {
  418. case RF90_PATH_A:
  419. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  420. (enum radio_path) rfpath);
  421. break;
  422. case RF90_PATH_B:
  423. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  424. (enum radio_path) rfpath);
  425. break;
  426. case RF90_PATH_C:
  427. break;
  428. case RF90_PATH_D:
  429. break;
  430. }
  431. switch (rfpath) {
  432. case RF90_PATH_A:
  433. case RF90_PATH_C:
  434. rtl_set_bbreg(hw, pphyreg->rfintfs,
  435. BRFSI_RFENV, u4_regvalue);
  436. break;
  437. case RF90_PATH_B:
  438. case RF90_PATH_D:
  439. rtl_set_bbreg(hw, pphyreg->rfintfs,
  440. BRFSI_RFENV << 16, u4_regvalue);
  441. break;
  442. }
  443. if (rtstatus != true) {
  444. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  445. ("Radio[%d] Fail!!", rfpath));
  446. return false;
  447. }
  448. }
  449. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("<---\n"));
  450. return rtstatus;
  451. }