hw.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "fw.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  44. u8 set_bits, u8 clear_bits)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl_priv *rtlpriv = rtl_priv(hw);
  48. rtlpci->reg_bcn_ctrl_val |= set_bits;
  49. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  50. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  51. }
  52. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  53. {
  54. struct rtl_priv *rtlpriv = rtl_priv(hw);
  55. u8 tmp1byte;
  56. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  57. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  58. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  60. tmp1byte &= ~(BIT(0));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  62. }
  63. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u8 tmp1byte;
  67. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  68. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  69. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  71. tmp1byte |= BIT(0);
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  73. }
  74. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  75. {
  76. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  77. }
  78. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  79. {
  80. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  81. }
  82. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  86. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  87. switch (variable) {
  88. case HW_VAR_RCR:
  89. *((u32 *) (val)) = rtlpci->receive_config;
  90. break;
  91. case HW_VAR_RF_STATE:
  92. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  93. break;
  94. case HW_VAR_FWLPS_RF_ON:{
  95. enum rf_pwrstate rfState;
  96. u32 val_rcr;
  97. rtlpriv->cfg->ops->get_hw_reg(hw,
  98. HW_VAR_RF_STATE,
  99. (u8 *) (&rfState));
  100. if (rfState == ERFOFF) {
  101. *((bool *) (val)) = true;
  102. } else {
  103. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  104. val_rcr &= 0x00070000;
  105. if (val_rcr)
  106. *((bool *) (val)) = false;
  107. else
  108. *((bool *) (val)) = true;
  109. }
  110. break;
  111. }
  112. case HW_VAR_FW_PSMODE_STATUS:
  113. *((bool *) (val)) = ppsc->b_fw_current_inpsmode;
  114. break;
  115. case HW_VAR_CORRECT_TSF:{
  116. u64 tsf;
  117. u32 *ptsf_low = (u32 *)&tsf;
  118. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  119. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  120. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  121. *((u64 *) (val)) = tsf;
  122. break;
  123. }
  124. case HW_VAR_MGT_FILTER:
  125. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  126. break;
  127. case HW_VAR_CTRL_FILTER:
  128. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  129. break;
  130. case HW_VAR_DATA_FILTER:
  131. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  132. break;
  133. default:
  134. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  135. ("switch case not process\n"));
  136. break;
  137. }
  138. }
  139. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  140. {
  141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  142. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  143. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  144. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  145. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  146. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  147. u8 idx;
  148. switch (variable) {
  149. case HW_VAR_ETHER_ADDR:{
  150. for (idx = 0; idx < ETH_ALEN; idx++) {
  151. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  152. val[idx]);
  153. }
  154. break;
  155. }
  156. case HW_VAR_BASIC_RATE:{
  157. u16 b_rate_cfg = ((u16 *) val)[0];
  158. u8 rate_index = 0;
  159. b_rate_cfg = b_rate_cfg & 0x15f;
  160. b_rate_cfg |= 0x01;
  161. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  162. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  163. (b_rate_cfg >> 8)&0xff);
  164. while (b_rate_cfg > 0x1) {
  165. b_rate_cfg = (b_rate_cfg >> 1);
  166. rate_index++;
  167. }
  168. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  169. rate_index);
  170. break;
  171. }
  172. case HW_VAR_BSSID:{
  173. for (idx = 0; idx < ETH_ALEN; idx++) {
  174. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  175. val[idx]);
  176. }
  177. break;
  178. }
  179. case HW_VAR_SIFS:{
  180. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  181. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  182. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  183. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  184. if (!mac->ht_enable)
  185. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  186. 0x0e0e);
  187. else
  188. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  189. *((u16 *) val));
  190. break;
  191. }
  192. case HW_VAR_SLOT_TIME:{
  193. u8 e_aci;
  194. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  195. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  196. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  197. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  198. rtlpriv->cfg->ops->set_hw_reg(hw,
  199. HW_VAR_AC_PARAM,
  200. (u8 *) (&e_aci));
  201. }
  202. break;
  203. }
  204. case HW_VAR_ACK_PREAMBLE:{
  205. u8 reg_tmp;
  206. u8 short_preamble = (bool) (*(u8 *) val);
  207. reg_tmp = (mac->cur_40_prime_sc) << 5;
  208. if (short_preamble)
  209. reg_tmp |= 0x80;
  210. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  211. break;
  212. }
  213. case HW_VAR_AMPDU_MIN_SPACE:{
  214. u8 min_spacing_to_set;
  215. u8 sec_min_space;
  216. min_spacing_to_set = *((u8 *) val);
  217. if (min_spacing_to_set <= 7) {
  218. sec_min_space = 0;
  219. if (min_spacing_to_set < sec_min_space)
  220. min_spacing_to_set = sec_min_space;
  221. mac->min_space_cfg = ((mac->min_space_cfg &
  222. 0xf8) |
  223. min_spacing_to_set);
  224. *val = min_spacing_to_set;
  225. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  226. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  227. mac->min_space_cfg));
  228. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  229. mac->min_space_cfg);
  230. }
  231. break;
  232. }
  233. case HW_VAR_SHORTGI_DENSITY:{
  234. u8 density_to_set;
  235. density_to_set = *((u8 *) val);
  236. mac->min_space_cfg |= (density_to_set << 3);
  237. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  238. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  239. mac->min_space_cfg));
  240. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  241. mac->min_space_cfg);
  242. break;
  243. }
  244. case HW_VAR_AMPDU_FACTOR:{
  245. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  246. u8 factor_toset;
  247. u8 *p_regtoset = NULL;
  248. u8 index = 0;
  249. p_regtoset = regtoset_normal;
  250. factor_toset = *((u8 *) val);
  251. if (factor_toset <= 3) {
  252. factor_toset = (1 << (factor_toset + 2));
  253. if (factor_toset > 0xf)
  254. factor_toset = 0xf;
  255. for (index = 0; index < 4; index++) {
  256. if ((p_regtoset[index] & 0xf0) >
  257. (factor_toset << 4))
  258. p_regtoset[index] =
  259. (p_regtoset[index] & 0x0f) |
  260. (factor_toset << 4);
  261. if ((p_regtoset[index] & 0x0f) >
  262. factor_toset)
  263. p_regtoset[index] =
  264. (p_regtoset[index] & 0xf0) |
  265. (factor_toset);
  266. rtl_write_byte(rtlpriv,
  267. (REG_AGGLEN_LMT + index),
  268. p_regtoset[index]);
  269. }
  270. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  271. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  272. factor_toset));
  273. }
  274. break;
  275. }
  276. case HW_VAR_AC_PARAM:{
  277. u8 e_aci = *((u8 *) val);
  278. u32 u4b_ac_param = 0;
  279. u4b_ac_param |= (u32) mac->ac[e_aci].aifs;
  280. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_min
  281. & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  282. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_max &
  283. 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  284. u4b_ac_param |= (u32) mac->ac[e_aci].tx_op
  285. << AC_PARAM_TXOP_LIMIT_OFFSET;
  286. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  287. ("queue:%x, ac_param:%x\n", e_aci,
  288. u4b_ac_param));
  289. switch (e_aci) {
  290. case AC1_BK:
  291. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  292. u4b_ac_param);
  293. break;
  294. case AC0_BE:
  295. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  296. u4b_ac_param);
  297. break;
  298. case AC2_VI:
  299. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  300. u4b_ac_param);
  301. break;
  302. case AC3_VO:
  303. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  304. u4b_ac_param);
  305. break;
  306. default:
  307. RT_ASSERT(false,
  308. ("SetHwReg8185(): invalid aci: %d !\n",
  309. e_aci));
  310. break;
  311. }
  312. if (rtlpci->acm_method != eAcmWay2_SW)
  313. rtlpriv->cfg->ops->set_hw_reg(hw,
  314. HW_VAR_ACM_CTRL,
  315. (u8 *) (&e_aci));
  316. break;
  317. }
  318. case HW_VAR_ACM_CTRL:{
  319. u8 e_aci = *((u8 *) val);
  320. union aci_aifsn *p_aci_aifsn =
  321. (union aci_aifsn *)(&(mac->ac[0].aifs));
  322. u8 acm = p_aci_aifsn->f.acm;
  323. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  324. acm_ctrl =
  325. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  326. if (acm) {
  327. switch (e_aci) {
  328. case AC0_BE:
  329. acm_ctrl |= AcmHw_BeqEn;
  330. break;
  331. case AC2_VI:
  332. acm_ctrl |= AcmHw_ViqEn;
  333. break;
  334. case AC3_VO:
  335. acm_ctrl |= AcmHw_VoqEn;
  336. break;
  337. default:
  338. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  339. ("HW_VAR_ACM_CTRL acm set "
  340. "failed: eACI is %d\n", acm));
  341. break;
  342. }
  343. } else {
  344. switch (e_aci) {
  345. case AC0_BE:
  346. acm_ctrl &= (~AcmHw_BeqEn);
  347. break;
  348. case AC2_VI:
  349. acm_ctrl &= (~AcmHw_ViqEn);
  350. break;
  351. case AC3_VO:
  352. acm_ctrl &= (~AcmHw_BeqEn);
  353. break;
  354. default:
  355. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  356. ("switch case not process\n"));
  357. break;
  358. }
  359. }
  360. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  361. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  362. "Write 0x%X\n", acm_ctrl));
  363. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  364. break;
  365. }
  366. case HW_VAR_RCR:{
  367. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  368. rtlpci->receive_config = ((u32 *) (val))[0];
  369. break;
  370. }
  371. case HW_VAR_RETRY_LIMIT:{
  372. u8 retry_limit = ((u8 *) (val))[0];
  373. rtl_write_word(rtlpriv, REG_RL,
  374. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  375. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  376. break;
  377. }
  378. case HW_VAR_DUAL_TSF_RST:
  379. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  380. break;
  381. case HW_VAR_EFUSE_BYTES:
  382. rtlefuse->efuse_usedbytes = *((u16 *) val);
  383. break;
  384. case HW_VAR_EFUSE_USAGE:
  385. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  386. break;
  387. case HW_VAR_IO_CMD:
  388. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  389. break;
  390. case HW_VAR_WPA_CONFIG:
  391. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  392. break;
  393. case HW_VAR_SET_RPWM:{
  394. u8 rpwm_val;
  395. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  396. udelay(1);
  397. if (rpwm_val & BIT(7)) {
  398. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  399. (*(u8 *) val));
  400. } else {
  401. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  402. ((*(u8 *) val) | BIT(7)));
  403. }
  404. break;
  405. }
  406. case HW_VAR_H2C_FW_PWRMODE:{
  407. u8 psmode = (*(u8 *) val);
  408. if ((psmode != FW_PS_ACTIVE_MODE) &&
  409. (!IS_92C_SERIAL(rtlhal->version))) {
  410. rtl92c_dm_rf_saving(hw, true);
  411. }
  412. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  413. break;
  414. }
  415. case HW_VAR_FW_PSMODE_STATUS:
  416. ppsc->b_fw_current_inpsmode = *((bool *) val);
  417. break;
  418. case HW_VAR_H2C_FW_JOINBSSRPT:{
  419. u8 mstatus = (*(u8 *) val);
  420. u8 tmp_regcr, tmp_reg422;
  421. bool b_recover = false;
  422. if (mstatus == RT_MEDIA_CONNECT) {
  423. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  424. NULL);
  425. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  426. rtl_write_byte(rtlpriv, REG_CR + 1,
  427. (tmp_regcr | BIT(0)));
  428. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  429. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  430. tmp_reg422 =
  431. rtl_read_byte(rtlpriv,
  432. REG_FWHW_TXQ_CTRL + 2);
  433. if (tmp_reg422 & BIT(6))
  434. b_recover = true;
  435. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  436. tmp_reg422 & (~BIT(6)));
  437. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  438. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  439. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  440. if (b_recover) {
  441. rtl_write_byte(rtlpriv,
  442. REG_FWHW_TXQ_CTRL + 2,
  443. tmp_reg422);
  444. }
  445. rtl_write_byte(rtlpriv, REG_CR + 1,
  446. (tmp_regcr & ~(BIT(0))));
  447. }
  448. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  449. break;
  450. }
  451. case HW_VAR_AID:{
  452. u16 u2btmp;
  453. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  454. u2btmp &= 0xC000;
  455. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  456. mac->assoc_id));
  457. break;
  458. }
  459. case HW_VAR_CORRECT_TSF:{
  460. u8 btype_ibss = ((u8 *) (val))[0];
  461. /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
  462. 1 : 0;*/
  463. if (btype_ibss == true)
  464. _rtl92ce_stop_tx_beacon(hw);
  465. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  466. rtl_write_dword(rtlpriv, REG_TSFTR,
  467. (u32) (mac->tsf & 0xffffffff));
  468. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  469. (u32) ((mac->tsf >> 32)&0xffffffff));
  470. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  471. if (btype_ibss == true)
  472. _rtl92ce_resume_tx_beacon(hw);
  473. break;
  474. }
  475. case HW_VAR_MGT_FILTER:
  476. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
  477. break;
  478. case HW_VAR_CTRL_FILTER:
  479. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
  480. break;
  481. case HW_VAR_DATA_FILTER:
  482. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
  483. break;
  484. default:
  485. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  486. "not process\n"));
  487. break;
  488. }
  489. }
  490. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  491. {
  492. struct rtl_priv *rtlpriv = rtl_priv(hw);
  493. bool status = true;
  494. long count = 0;
  495. u32 value = _LLT_INIT_ADDR(address) |
  496. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  497. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  498. do {
  499. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  500. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  501. break;
  502. if (count > POLLING_LLT_THRESHOLD) {
  503. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  504. ("Failed to polling write LLT done at "
  505. "address %d!\n", address));
  506. status = false;
  507. break;
  508. }
  509. } while (++count);
  510. return status;
  511. }
  512. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  513. {
  514. struct rtl_priv *rtlpriv = rtl_priv(hw);
  515. unsigned short i;
  516. u8 txpktbuf_bndy;
  517. u8 maxPage;
  518. bool status;
  519. #if LLT_CONFIG == 1
  520. maxPage = 255;
  521. txpktbuf_bndy = 252;
  522. #elif LLT_CONFIG == 2
  523. maxPage = 127;
  524. txpktbuf_bndy = 124;
  525. #elif LLT_CONFIG == 3
  526. maxPage = 255;
  527. txpktbuf_bndy = 174;
  528. #elif LLT_CONFIG == 4
  529. maxPage = 255;
  530. txpktbuf_bndy = 246;
  531. #elif LLT_CONFIG == 5
  532. maxPage = 255;
  533. txpktbuf_bndy = 246;
  534. #endif
  535. #if LLT_CONFIG == 1
  536. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  537. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  538. #elif LLT_CONFIG == 2
  539. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  540. #elif LLT_CONFIG == 3
  541. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  542. #elif LLT_CONFIG == 4
  543. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  544. #elif LLT_CONFIG == 5
  545. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  546. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  547. #endif
  548. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  549. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  550. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  551. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  552. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  553. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  554. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  555. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  556. status = _rtl92ce_llt_write(hw, i, i + 1);
  557. if (true != status)
  558. return status;
  559. }
  560. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  561. if (true != status)
  562. return status;
  563. for (i = txpktbuf_bndy; i < maxPage; i++) {
  564. status = _rtl92ce_llt_write(hw, i, (i + 1));
  565. if (true != status)
  566. return status;
  567. }
  568. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  569. if (true != status)
  570. return status;
  571. return true;
  572. }
  573. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  574. {
  575. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  576. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  577. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  578. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  579. if (rtlpci->up_first_time)
  580. return;
  581. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  582. rtl92ce_sw_led_on(hw, pLed0);
  583. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  584. rtl92ce_sw_led_on(hw, pLed0);
  585. else
  586. rtl92ce_sw_led_off(hw, pLed0);
  587. }
  588. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  592. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  593. unsigned char bytetmp;
  594. unsigned short wordtmp;
  595. u16 retry;
  596. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  597. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  598. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  599. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  600. udelay(2);
  601. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  602. udelay(2);
  603. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  604. udelay(2);
  605. retry = 0;
  606. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  607. rtl_read_dword(rtlpriv, 0xEC),
  608. bytetmp));
  609. while ((bytetmp & BIT(0)) && retry < 1000) {
  610. retry++;
  611. udelay(50);
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  613. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  614. rtl_read_dword(rtlpriv,
  615. 0xEC),
  616. bytetmp));
  617. udelay(50);
  618. }
  619. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  620. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  621. udelay(2);
  622. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  623. if (_rtl92ce_llt_table_init(hw) == false)
  624. return false;;
  625. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  626. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  627. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  628. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  629. wordtmp &= 0xf;
  630. wordtmp |= 0xF771;
  631. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  632. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  633. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  634. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  635. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  636. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  637. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  638. DMA_BIT_MASK(32));
  639. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  640. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  641. DMA_BIT_MASK(32));
  642. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  643. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  644. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  645. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  646. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  647. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  648. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  649. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  650. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  651. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  652. DMA_BIT_MASK(32));
  653. rtl_write_dword(rtlpriv, REG_RX_DESA,
  654. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  655. DMA_BIT_MASK(32));
  656. if (IS_92C_SERIAL(rtlhal->version))
  657. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  658. else
  659. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  660. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  661. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  662. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  663. do {
  664. retry++;
  665. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  666. } while ((retry < 200) && (bytetmp & BIT(7)));
  667. _rtl92ce_gen_refresh_led_state(hw);
  668. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  669. return true;;
  670. }
  671. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  672. {
  673. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  675. u8 reg_bw_opmode;
  676. u32 reg_ratr, reg_prsr;
  677. reg_bw_opmode = BW_OPMODE_20MHZ;
  678. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  679. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  680. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  681. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  682. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  683. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  684. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  685. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  686. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  687. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  688. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  689. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  690. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  691. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  692. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  693. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  694. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  695. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  696. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  697. rtlpci->reg_bcn_ctrl_val = 0x1f;
  698. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  699. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  700. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  701. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  702. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  703. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  704. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  705. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  706. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  707. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  708. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  709. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  710. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  711. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  712. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  713. }
  714. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  715. {
  716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  717. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  718. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  719. rtl_write_word(rtlpriv, 0x350, 0x870c);
  720. rtl_write_byte(rtlpriv, 0x352, 0x1);
  721. if (ppsc->b_support_backdoor)
  722. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  723. else
  724. rtl_write_byte(rtlpriv, 0x349, 0x03);
  725. rtl_write_word(rtlpriv, 0x350, 0x2718);
  726. rtl_write_byte(rtlpriv, 0x352, 0x1);
  727. }
  728. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. u8 sec_reg_value;
  732. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  733. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  734. rtlpriv->sec.pairwise_enc_algorithm,
  735. rtlpriv->sec.group_enc_algorithm));
  736. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  737. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  738. "hw encryption\n"));
  739. return;
  740. }
  741. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  742. if (rtlpriv->sec.use_defaultkey) {
  743. sec_reg_value |= SCR_TxUseDK;
  744. sec_reg_value |= SCR_RxUseDK;
  745. }
  746. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  747. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  748. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  749. ("The SECR-value %x\n", sec_reg_value));
  750. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  751. }
  752. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  753. {
  754. struct rtl_priv *rtlpriv = rtl_priv(hw);
  755. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  756. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  757. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  758. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  759. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  760. static bool iqk_initialized; /* initialized to false */
  761. bool rtstatus = true;
  762. bool is92c;
  763. int err;
  764. u8 tmp_u1b;
  765. rtlpci->being_init_adapter = true;
  766. rtlpriv->intf_ops->disable_aspm(hw);
  767. rtstatus = _rtl92ce_init_mac(hw);
  768. if (rtstatus != true) {
  769. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  770. err = 1;
  771. return err;
  772. }
  773. err = rtl92c_download_fw(hw);
  774. if (err) {
  775. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  776. ("Failed to download FW. Init HW "
  777. "without FW now..\n"));
  778. err = 1;
  779. rtlhal->bfw_ready = false;
  780. return err;
  781. } else {
  782. rtlhal->bfw_ready = true;
  783. }
  784. rtlhal->last_hmeboxnum = 0;
  785. rtl92c_phy_mac_config(hw);
  786. rtl92c_phy_bb_config(hw);
  787. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  788. rtl92c_phy_rf_config(hw);
  789. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  790. RF_CHNLBW, RFREG_OFFSET_MASK);
  791. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  792. RF_CHNLBW, RFREG_OFFSET_MASK);
  793. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  794. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  795. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  796. _rtl92ce_hw_configure(hw);
  797. rtl_cam_reset_all_entry(hw);
  798. rtl92ce_enable_hw_security_config(hw);
  799. ppsc->rfpwr_state = ERFON;
  800. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  801. _rtl92ce_enable_aspm_back_door(hw);
  802. rtlpriv->intf_ops->enable_aspm(hw);
  803. if (ppsc->rfpwr_state == ERFON) {
  804. rtl92c_phy_set_rfpath_switch(hw, 1);
  805. if (iqk_initialized)
  806. rtl92c_phy_iq_calibrate(hw, true);
  807. else {
  808. rtl92c_phy_iq_calibrate(hw, false);
  809. iqk_initialized = true;
  810. }
  811. rtl92c_dm_check_txpower_tracking(hw);
  812. rtl92c_phy_lc_calibrate(hw);
  813. }
  814. is92c = IS_92C_SERIAL(rtlhal->version);
  815. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  816. if (!(tmp_u1b & BIT(0))) {
  817. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  818. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  819. }
  820. if (!(tmp_u1b & BIT(1)) && is92c) {
  821. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  822. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  823. }
  824. if (!(tmp_u1b & BIT(4))) {
  825. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  826. tmp_u1b &= 0x0F;
  827. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  828. udelay(10);
  829. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  830. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  831. }
  832. rtl92c_dm_init(hw);
  833. rtlpci->being_init_adapter = false;
  834. return err;
  835. }
  836. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  837. {
  838. struct rtl_priv *rtlpriv = rtl_priv(hw);
  839. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  840. enum version_8192c version = VERSION_UNKNOWN;
  841. u32 value32;
  842. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  843. if (value32 & TRP_VAUX_EN) {
  844. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  845. VERSION_A_CHIP_88C;
  846. } else {
  847. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  848. VERSION_B_CHIP_88C;
  849. }
  850. switch (version) {
  851. case VERSION_B_CHIP_92C:
  852. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  853. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  854. break;
  855. case VERSION_B_CHIP_88C:
  856. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  857. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  858. break;
  859. case VERSION_A_CHIP_92C:
  860. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  861. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  862. break;
  863. case VERSION_A_CHIP_88C:
  864. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  865. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  866. break;
  867. default:
  868. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  869. ("Chip Version ID: Unknown. Bug?\n"));
  870. break;
  871. }
  872. switch (version & 0x3) {
  873. case CHIP_88C:
  874. rtlphy->rf_type = RF_1T1R;
  875. break;
  876. case CHIP_92C:
  877. rtlphy->rf_type = RF_2T2R;
  878. break;
  879. case CHIP_92C_1T2R:
  880. rtlphy->rf_type = RF_1T2R;
  881. break;
  882. default:
  883. rtlphy->rf_type = RF_1T1R;
  884. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  885. ("ERROR RF_Type is set!!"));
  886. break;
  887. }
  888. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  889. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  890. "RF_2T2R" : "RF_1T1R"));
  891. return version;
  892. }
  893. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  894. enum nl80211_iftype type)
  895. {
  896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  897. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  898. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  899. bt_msr &= 0xfc;
  900. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  901. type == NL80211_IFTYPE_STATION) {
  902. _rtl92ce_stop_tx_beacon(hw);
  903. _rtl92ce_enable_bcn_sub_func(hw);
  904. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  905. _rtl92ce_resume_tx_beacon(hw);
  906. _rtl92ce_disable_bcn_sub_func(hw);
  907. } else {
  908. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  909. ("Set HW_VAR_MEDIA_STATUS: "
  910. "No such media status(%x).\n", type));
  911. }
  912. switch (type) {
  913. case NL80211_IFTYPE_UNSPECIFIED:
  914. bt_msr |= MSR_NOLINK;
  915. ledaction = LED_CTL_LINK;
  916. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  917. ("Set Network type to NO LINK!\n"));
  918. break;
  919. case NL80211_IFTYPE_ADHOC:
  920. bt_msr |= MSR_ADHOC;
  921. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  922. ("Set Network type to Ad Hoc!\n"));
  923. break;
  924. case NL80211_IFTYPE_STATION:
  925. bt_msr |= MSR_INFRA;
  926. ledaction = LED_CTL_LINK;
  927. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  928. ("Set Network type to STA!\n"));
  929. break;
  930. case NL80211_IFTYPE_AP:
  931. bt_msr |= MSR_AP;
  932. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  933. ("Set Network type to AP!\n"));
  934. break;
  935. default:
  936. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  937. ("Network type %d not support!\n", type));
  938. return 1;
  939. break;
  940. }
  941. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  942. rtlpriv->cfg->ops->led_control(hw, ledaction);
  943. if ((bt_msr & 0xfc) == MSR_AP)
  944. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  945. else
  946. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  947. return 0;
  948. }
  949. static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
  950. enum nl80211_iftype type)
  951. {
  952. struct rtl_priv *rtlpriv = rtl_priv(hw);
  953. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  954. u8 filterout_non_associated_bssid = false;
  955. switch (type) {
  956. case NL80211_IFTYPE_ADHOC:
  957. case NL80211_IFTYPE_STATION:
  958. filterout_non_associated_bssid = true;
  959. break;
  960. case NL80211_IFTYPE_UNSPECIFIED:
  961. case NL80211_IFTYPE_AP:
  962. default:
  963. break;
  964. }
  965. if (filterout_non_associated_bssid == true) {
  966. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  967. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  968. (u8 *) (&reg_rcr));
  969. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  970. } else if (filterout_non_associated_bssid == false) {
  971. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  972. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  973. rtlpriv->cfg->ops->set_hw_reg(hw,
  974. HW_VAR_RCR, (u8 *) (&reg_rcr));
  975. }
  976. }
  977. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  978. {
  979. if (_rtl92ce_set_media_status(hw, type))
  980. return -EOPNOTSUPP;
  981. _rtl92ce_set_check_bssid(hw, type);
  982. return 0;
  983. }
  984. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  985. {
  986. struct rtl_priv *rtlpriv = rtl_priv(hw);
  987. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  988. u32 u4b_ac_param;
  989. rtl92c_dm_init_edca_turbo(hw);
  990. u4b_ac_param = (u32) mac->ac[aci].aifs;
  991. u4b_ac_param |=
  992. ((u32) mac->ac[aci].cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  993. u4b_ac_param |=
  994. ((u32) mac->ac[aci].cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  995. u4b_ac_param |= (u32) mac->ac[aci].tx_op << AC_PARAM_TXOP_LIMIT_OFFSET;
  996. RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
  997. ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
  998. aci, u4b_ac_param, mac->ac[aci].aifs, mac->ac[aci].cw_min,
  999. mac->ac[aci].cw_max, mac->ac[aci].tx_op));
  1000. switch (aci) {
  1001. case AC1_BK:
  1002. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
  1003. break;
  1004. case AC0_BE:
  1005. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
  1006. break;
  1007. case AC2_VI:
  1008. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
  1009. break;
  1010. case AC3_VO:
  1011. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
  1012. break;
  1013. default:
  1014. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  1015. break;
  1016. }
  1017. }
  1018. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1019. {
  1020. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1021. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1022. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1023. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1024. rtlpci->irq_enabled = true;
  1025. }
  1026. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1027. {
  1028. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1029. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1030. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1031. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1032. rtlpci->irq_enabled = false;
  1033. }
  1034. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1035. {
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1038. u8 u1b_tmp;
  1039. rtlpriv->intf_ops->enable_aspm(hw);
  1040. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1041. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1042. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1043. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1044. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1045. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1046. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->bfw_ready)
  1047. rtl92c_firmware_selfreset(hw);
  1048. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1049. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1050. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1051. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1052. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1053. (u1b_tmp << 8));
  1054. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1055. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1056. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1057. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1058. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1059. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1060. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1061. }
  1062. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1063. {
  1064. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1065. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1066. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1067. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1068. enum nl80211_iftype opmode;
  1069. mac->link_state = MAC80211_NOLINK;
  1070. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1071. _rtl92ce_set_media_status(hw, opmode);
  1072. if (rtlpci->driver_is_goingto_unload ||
  1073. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1074. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1075. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1076. _rtl92ce_poweroff_adapter(hw);
  1077. }
  1078. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1079. u32 *p_inta, u32 *p_intb)
  1080. {
  1081. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1082. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1083. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1084. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1085. /*
  1086. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1087. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1088. */
  1089. }
  1090. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1091. {
  1092. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1093. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1094. u16 bcn_interval, atim_window;
  1095. bcn_interval = mac->beacon_interval;
  1096. atim_window = 2; /*FIX MERGE */
  1097. rtl92ce_disable_interrupt(hw);
  1098. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1099. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1100. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1101. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1102. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1103. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1104. rtl92ce_enable_interrupt(hw);
  1105. }
  1106. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1107. {
  1108. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1109. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1110. u16 bcn_interval = mac->beacon_interval;
  1111. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1112. ("beacon_interval:%d\n", bcn_interval));
  1113. rtl92ce_disable_interrupt(hw);
  1114. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1115. rtl92ce_enable_interrupt(hw);
  1116. }
  1117. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1118. u32 add_msr, u32 rm_msr)
  1119. {
  1120. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1121. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1122. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1123. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1124. if (add_msr)
  1125. rtlpci->irq_mask[0] |= add_msr;
  1126. if (rm_msr)
  1127. rtlpci->irq_mask[0] &= (~rm_msr);
  1128. rtl92ce_disable_interrupt(hw);
  1129. rtl92ce_enable_interrupt(hw);
  1130. }
  1131. static u8 _rtl92c_get_chnl_group(u8 chnl)
  1132. {
  1133. u8 group;
  1134. if (chnl < 3)
  1135. group = 0;
  1136. else if (chnl < 9)
  1137. group = 1;
  1138. else
  1139. group = 2;
  1140. return group;
  1141. }
  1142. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1143. bool autoload_fail,
  1144. u8 *hwinfo)
  1145. {
  1146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1147. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1148. u8 rf_path, index, tempval;
  1149. u16 i;
  1150. for (rf_path = 0; rf_path < 2; rf_path++) {
  1151. for (i = 0; i < 3; i++) {
  1152. if (!autoload_fail) {
  1153. rtlefuse->
  1154. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1155. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1156. rtlefuse->
  1157. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1158. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1159. i];
  1160. } else {
  1161. rtlefuse->
  1162. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1163. EEPROM_DEFAULT_TXPOWERLEVEL;
  1164. rtlefuse->
  1165. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1166. EEPROM_DEFAULT_TXPOWERLEVEL;
  1167. }
  1168. }
  1169. }
  1170. for (i = 0; i < 3; i++) {
  1171. if (!autoload_fail)
  1172. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1173. else
  1174. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1175. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1176. (tempval & 0xf);
  1177. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1178. ((tempval & 0xf0) >> 4);
  1179. }
  1180. for (rf_path = 0; rf_path < 2; rf_path++)
  1181. for (i = 0; i < 3; i++)
  1182. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1183. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1184. i,
  1185. rtlefuse->
  1186. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1187. for (rf_path = 0; rf_path < 2; rf_path++)
  1188. for (i = 0; i < 3; i++)
  1189. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1190. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1191. rf_path, i,
  1192. rtlefuse->
  1193. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1194. for (rf_path = 0; rf_path < 2; rf_path++)
  1195. for (i = 0; i < 3; i++)
  1196. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1197. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1198. rf_path, i,
  1199. rtlefuse->
  1200. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1201. [i]));
  1202. for (rf_path = 0; rf_path < 2; rf_path++) {
  1203. for (i = 0; i < 14; i++) {
  1204. index = _rtl92c_get_chnl_group((u8) i);
  1205. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1206. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1207. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1208. rtlefuse->
  1209. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1210. if ((rtlefuse->
  1211. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1212. rtlefuse->
  1213. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1214. > 0) {
  1215. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1216. rtlefuse->
  1217. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1218. [index] -
  1219. rtlefuse->
  1220. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1221. [index];
  1222. } else {
  1223. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1224. }
  1225. }
  1226. for (i = 0; i < 14; i++) {
  1227. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1228. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1229. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1230. rtlefuse->txpwrlevel_cck[rf_path][i],
  1231. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1232. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1233. }
  1234. }
  1235. for (i = 0; i < 3; i++) {
  1236. if (!autoload_fail) {
  1237. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1238. hwinfo[EEPROM_TXPWR_GROUP + i];
  1239. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1240. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1241. } else {
  1242. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1243. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1244. }
  1245. }
  1246. for (rf_path = 0; rf_path < 2; rf_path++) {
  1247. for (i = 0; i < 14; i++) {
  1248. index = _rtl92c_get_chnl_group((u8) i);
  1249. if (rf_path == RF90_PATH_A) {
  1250. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1251. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1252. & 0xf);
  1253. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1254. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1255. & 0xf);
  1256. } else if (rf_path == RF90_PATH_B) {
  1257. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1258. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1259. & 0xf0) >> 4);
  1260. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1261. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1262. & 0xf0) >> 4);
  1263. }
  1264. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1265. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1266. rf_path, i,
  1267. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1268. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1269. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1270. rf_path, i,
  1271. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1272. }
  1273. }
  1274. for (i = 0; i < 14; i++) {
  1275. index = _rtl92c_get_chnl_group((u8) i);
  1276. if (!autoload_fail)
  1277. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1278. else
  1279. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1280. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1281. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1282. ((tempval >> 4) & 0xF);
  1283. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1284. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1285. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1286. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1287. index = _rtl92c_get_chnl_group((u8) i);
  1288. if (!autoload_fail)
  1289. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1290. else
  1291. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1292. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1293. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1294. ((tempval >> 4) & 0xF);
  1295. }
  1296. rtlefuse->legacy_ht_txpowerdiff =
  1297. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1298. for (i = 0; i < 14; i++)
  1299. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1300. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1301. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1302. for (i = 0; i < 14; i++)
  1303. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1304. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1305. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1306. for (i = 0; i < 14; i++)
  1307. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1308. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1309. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1310. for (i = 0; i < 14; i++)
  1311. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1312. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1313. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1314. if (!autoload_fail)
  1315. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1316. else
  1317. rtlefuse->eeprom_regulatory = 0;
  1318. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1319. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1320. if (!autoload_fail) {
  1321. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1322. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1323. } else {
  1324. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1325. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1326. }
  1327. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1328. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1329. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1330. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1331. if (!autoload_fail)
  1332. tempval = hwinfo[EEPROM_THERMAL_METER];
  1333. else
  1334. tempval = EEPROM_DEFAULT_THERMALMETER;
  1335. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1336. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1337. rtlefuse->b_apk_thermalmeterignore = true;
  1338. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1339. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1340. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1341. }
  1342. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1343. {
  1344. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1345. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1346. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1347. u16 i, usvalue;
  1348. u8 hwinfo[HWSET_MAX_SIZE];
  1349. u16 eeprom_id;
  1350. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1351. rtl_efuse_shadow_map_update(hw);
  1352. memcpy((void *)hwinfo,
  1353. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1354. HWSET_MAX_SIZE);
  1355. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1356. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1357. ("RTL819X Not boot from eeprom, check it !!"));
  1358. }
  1359. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  1360. hwinfo, HWSET_MAX_SIZE);
  1361. eeprom_id = *((u16 *)&hwinfo[0]);
  1362. if (eeprom_id != RTL8190_EEPROM_ID) {
  1363. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1364. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1365. rtlefuse->autoload_failflag = true;
  1366. } else {
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1368. rtlefuse->autoload_failflag = false;
  1369. }
  1370. if (rtlefuse->autoload_failflag == true)
  1371. return;
  1372. for (i = 0; i < 6; i += 2) {
  1373. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1374. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1375. }
  1376. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1377. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1378. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1379. rtlefuse->autoload_failflag,
  1380. hwinfo);
  1381. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1382. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1383. rtlefuse->b_txpwr_fromeprom = true;
  1384. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1385. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1386. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1387. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1388. switch (rtlefuse->eeprom_oemid) {
  1389. case EEPROM_CID_DEFAULT:
  1390. if (rtlefuse->eeprom_did == 0x8176) {
  1391. if ((rtlefuse->eeprom_svid == 0x103C &&
  1392. rtlefuse->eeprom_smid == 0x1629))
  1393. rtlhal->oem_id = RT_CID_819x_HP;
  1394. else
  1395. rtlhal->oem_id = RT_CID_DEFAULT;
  1396. } else {
  1397. rtlhal->oem_id = RT_CID_DEFAULT;
  1398. }
  1399. break;
  1400. case EEPROM_CID_TOSHIBA:
  1401. rtlhal->oem_id = RT_CID_TOSHIBA;
  1402. break;
  1403. case EEPROM_CID_QMI:
  1404. rtlhal->oem_id = RT_CID_819x_QMI;
  1405. break;
  1406. case EEPROM_CID_WHQL:
  1407. default:
  1408. rtlhal->oem_id = RT_CID_DEFAULT;
  1409. break;
  1410. }
  1411. }
  1412. }
  1413. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1414. {
  1415. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1416. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1417. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1418. switch (rtlhal->oem_id) {
  1419. case RT_CID_819x_HP:
  1420. pcipriv->ledctl.bled_opendrain = true;
  1421. break;
  1422. case RT_CID_819x_Lenovo:
  1423. case RT_CID_DEFAULT:
  1424. case RT_CID_TOSHIBA:
  1425. case RT_CID_CCX:
  1426. case RT_CID_819x_Acer:
  1427. case RT_CID_WHQL:
  1428. default:
  1429. break;
  1430. }
  1431. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1432. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1433. }
  1434. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1435. {
  1436. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1437. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1438. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1439. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1440. u8 tmp_u1b;
  1441. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1442. if (get_rf_type(rtlphy) == RF_1T1R)
  1443. rtlpriv->dm.brfpath_rxenable[0] = true;
  1444. else
  1445. rtlpriv->dm.brfpath_rxenable[0] =
  1446. rtlpriv->dm.brfpath_rxenable[1] = true;
  1447. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1448. rtlhal->version));
  1449. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1450. if (tmp_u1b & BIT(4)) {
  1451. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1452. rtlefuse->epromtype = EEPROM_93C46;
  1453. } else {
  1454. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1455. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1456. }
  1457. if (tmp_u1b & BIT(5)) {
  1458. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1459. rtlefuse->autoload_failflag = false;
  1460. _rtl92ce_read_adapter_info(hw);
  1461. } else {
  1462. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1463. }
  1464. _rtl92ce_hal_customized_behavior(hw);
  1465. }
  1466. void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
  1467. {
  1468. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1469. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1470. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1471. u32 ratr_value = (u32) mac->basic_rates;
  1472. u8 *p_mcsrate = mac->mcs;
  1473. u8 ratr_index = 0;
  1474. u8 b_nmode = mac->ht_enable;
  1475. u8 mimo_ps = 1;
  1476. u16 shortgi_rate;
  1477. u32 tmp_ratr_value;
  1478. u8 b_curtxbw_40mhz = mac->bw_40;
  1479. u8 b_curshortgi_40mhz = mac->sgi_40;
  1480. u8 b_curshortgi_20mhz = mac->sgi_20;
  1481. enum wireless_mode wirelessmode = mac->mode;
  1482. ratr_value |= EF2BYTE((*(u16 *) (p_mcsrate))) << 12;
  1483. switch (wirelessmode) {
  1484. case WIRELESS_MODE_B:
  1485. if (ratr_value & 0x0000000c)
  1486. ratr_value &= 0x0000000d;
  1487. else
  1488. ratr_value &= 0x0000000f;
  1489. break;
  1490. case WIRELESS_MODE_G:
  1491. ratr_value &= 0x00000FF5;
  1492. break;
  1493. case WIRELESS_MODE_N_24G:
  1494. case WIRELESS_MODE_N_5G:
  1495. b_nmode = 1;
  1496. if (mimo_ps == 0) {
  1497. ratr_value &= 0x0007F005;
  1498. } else {
  1499. u32 ratr_mask;
  1500. if (get_rf_type(rtlphy) == RF_1T2R ||
  1501. get_rf_type(rtlphy) == RF_1T1R)
  1502. ratr_mask = 0x000ff005;
  1503. else
  1504. ratr_mask = 0x0f0ff005;
  1505. ratr_value &= ratr_mask;
  1506. }
  1507. break;
  1508. default:
  1509. if (rtlphy->rf_type == RF_1T2R)
  1510. ratr_value &= 0x000ff0ff;
  1511. else
  1512. ratr_value &= 0x0f0ff0ff;
  1513. break;
  1514. }
  1515. ratr_value &= 0x0FFFFFFF;
  1516. if (b_nmode && ((b_curtxbw_40mhz &&
  1517. b_curshortgi_40mhz) || (!b_curtxbw_40mhz &&
  1518. b_curshortgi_20mhz))) {
  1519. ratr_value |= 0x10000000;
  1520. tmp_ratr_value = (ratr_value >> 12);
  1521. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1522. if ((1 << shortgi_rate) & tmp_ratr_value)
  1523. break;
  1524. }
  1525. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1526. (shortgi_rate << 4) | (shortgi_rate);
  1527. }
  1528. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1529. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1530. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1531. }
  1532. void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1533. {
  1534. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1535. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1536. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1537. u32 ratr_bitmap = (u32) mac->basic_rates;
  1538. u8 *p_mcsrate = mac->mcs;
  1539. u8 ratr_index;
  1540. u8 b_curtxbw_40mhz = mac->bw_40;
  1541. u8 b_curshortgi_40mhz = mac->sgi_40;
  1542. u8 b_curshortgi_20mhz = mac->sgi_20;
  1543. enum wireless_mode wirelessmode = mac->mode;
  1544. bool b_shortgi = false;
  1545. u8 rate_mask[5];
  1546. u8 macid = 0;
  1547. u8 mimops = 1;
  1548. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1549. switch (wirelessmode) {
  1550. case WIRELESS_MODE_B:
  1551. ratr_index = RATR_INX_WIRELESS_B;
  1552. if (ratr_bitmap & 0x0000000c)
  1553. ratr_bitmap &= 0x0000000d;
  1554. else
  1555. ratr_bitmap &= 0x0000000f;
  1556. break;
  1557. case WIRELESS_MODE_G:
  1558. ratr_index = RATR_INX_WIRELESS_GB;
  1559. if (rssi_level == 1)
  1560. ratr_bitmap &= 0x00000f00;
  1561. else if (rssi_level == 2)
  1562. ratr_bitmap &= 0x00000ff0;
  1563. else
  1564. ratr_bitmap &= 0x00000ff5;
  1565. break;
  1566. case WIRELESS_MODE_A:
  1567. ratr_index = RATR_INX_WIRELESS_A;
  1568. ratr_bitmap &= 0x00000ff0;
  1569. break;
  1570. case WIRELESS_MODE_N_24G:
  1571. case WIRELESS_MODE_N_5G:
  1572. ratr_index = RATR_INX_WIRELESS_NGB;
  1573. if (mimops == 0) {
  1574. if (rssi_level == 1)
  1575. ratr_bitmap &= 0x00070000;
  1576. else if (rssi_level == 2)
  1577. ratr_bitmap &= 0x0007f000;
  1578. else
  1579. ratr_bitmap &= 0x0007f005;
  1580. } else {
  1581. if (rtlphy->rf_type == RF_1T2R ||
  1582. rtlphy->rf_type == RF_1T1R) {
  1583. if (b_curtxbw_40mhz) {
  1584. if (rssi_level == 1)
  1585. ratr_bitmap &= 0x000f0000;
  1586. else if (rssi_level == 2)
  1587. ratr_bitmap &= 0x000ff000;
  1588. else
  1589. ratr_bitmap &= 0x000ff015;
  1590. } else {
  1591. if (rssi_level == 1)
  1592. ratr_bitmap &= 0x000f0000;
  1593. else if (rssi_level == 2)
  1594. ratr_bitmap &= 0x000ff000;
  1595. else
  1596. ratr_bitmap &= 0x000ff005;
  1597. }
  1598. } else {
  1599. if (b_curtxbw_40mhz) {
  1600. if (rssi_level == 1)
  1601. ratr_bitmap &= 0x0f0f0000;
  1602. else if (rssi_level == 2)
  1603. ratr_bitmap &= 0x0f0ff000;
  1604. else
  1605. ratr_bitmap &= 0x0f0ff015;
  1606. } else {
  1607. if (rssi_level == 1)
  1608. ratr_bitmap &= 0x0f0f0000;
  1609. else if (rssi_level == 2)
  1610. ratr_bitmap &= 0x0f0ff000;
  1611. else
  1612. ratr_bitmap &= 0x0f0ff005;
  1613. }
  1614. }
  1615. }
  1616. if ((b_curtxbw_40mhz && b_curshortgi_40mhz) ||
  1617. (!b_curtxbw_40mhz && b_curshortgi_20mhz)) {
  1618. if (macid == 0)
  1619. b_shortgi = true;
  1620. else if (macid == 1)
  1621. b_shortgi = false;
  1622. }
  1623. break;
  1624. default:
  1625. ratr_index = RATR_INX_WIRELESS_NGB;
  1626. if (rtlphy->rf_type == RF_1T2R)
  1627. ratr_bitmap &= 0x000ff0ff;
  1628. else
  1629. ratr_bitmap &= 0x0f0ff0ff;
  1630. break;
  1631. }
  1632. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1633. ("ratr_bitmap :%x\n", ratr_bitmap));
  1634. *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  1635. (ratr_index << 28));
  1636. rate_mask[4] = macid | (b_shortgi ? 0x20 : 0x00) | 0x80;
  1637. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1638. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1639. ratr_index, ratr_bitmap,
  1640. rate_mask[0], rate_mask[1],
  1641. rate_mask[2], rate_mask[3],
  1642. rate_mask[4]));
  1643. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1644. }
  1645. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1646. {
  1647. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1648. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1649. u16 sifs_timer;
  1650. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1651. (u8 *)&mac->slot_time);
  1652. if (!mac->ht_enable)
  1653. sifs_timer = 0x0a0a;
  1654. else
  1655. sifs_timer = 0x1010;
  1656. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1657. }
  1658. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  1659. {
  1660. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1661. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1662. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1663. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1664. u8 u1tmp;
  1665. bool b_actuallyset = false;
  1666. unsigned long flag;
  1667. if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
  1668. return false;
  1669. if (ppsc->b_swrf_processing)
  1670. return false;
  1671. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1672. if (ppsc->rfchange_inprogress) {
  1673. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1674. return false;
  1675. } else {
  1676. ppsc->rfchange_inprogress = true;
  1677. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1678. }
  1679. cur_rfstate = ppsc->rfpwr_state;
  1680. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1681. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1682. rtlpriv->intf_ops->disable_aspm(hw);
  1683. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1684. }
  1685. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1686. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1687. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1688. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1689. if ((ppsc->b_hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1690. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1691. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1692. e_rfpowerstate_toset = ERFON;
  1693. ppsc->b_hwradiooff = false;
  1694. b_actuallyset = true;
  1695. } else if ((ppsc->b_hwradiooff == false)
  1696. && (e_rfpowerstate_toset == ERFOFF)) {
  1697. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1698. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1699. e_rfpowerstate_toset = ERFOFF;
  1700. ppsc->b_hwradiooff = true;
  1701. b_actuallyset = true;
  1702. }
  1703. if (b_actuallyset) {
  1704. if (e_rfpowerstate_toset == ERFON) {
  1705. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1706. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1707. rtlpriv->intf_ops->disable_aspm(hw);
  1708. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1709. }
  1710. }
  1711. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1712. ppsc->rfchange_inprogress = false;
  1713. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1714. if (e_rfpowerstate_toset == ERFOFF) {
  1715. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1716. rtlpriv->intf_ops->enable_aspm(hw);
  1717. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1718. }
  1719. }
  1720. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  1721. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1722. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1723. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1724. rtlpriv->intf_ops->enable_aspm(hw);
  1725. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1726. }
  1727. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1728. ppsc->rfchange_inprogress = false;
  1729. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1730. } else {
  1731. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1732. ppsc->rfchange_inprogress = false;
  1733. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1734. }
  1735. *valid = 1;
  1736. return !ppsc->b_hwradiooff;
  1737. }
  1738. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1739. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1740. bool is_wepkey, bool clear_all)
  1741. {
  1742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1743. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1744. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1745. u8 *macaddr = p_macaddr;
  1746. u32 entry_id = 0;
  1747. bool is_pairwise = false;
  1748. static u8 cam_const_addr[4][6] = {
  1749. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1750. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1751. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1752. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1753. };
  1754. static u8 cam_const_broad[] = {
  1755. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1756. };
  1757. if (clear_all) {
  1758. u8 idx = 0;
  1759. u8 cam_offset = 0;
  1760. u8 clear_number = 5;
  1761. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1762. for (idx = 0; idx < clear_number; idx++) {
  1763. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1764. rtl_cam_empty_entry(hw, cam_offset + idx);
  1765. if (idx < 5) {
  1766. memset(rtlpriv->sec.key_buf[idx], 0,
  1767. MAX_KEY_LEN);
  1768. rtlpriv->sec.key_len[idx] = 0;
  1769. }
  1770. }
  1771. } else {
  1772. switch (enc_algo) {
  1773. case WEP40_ENCRYPTION:
  1774. enc_algo = CAM_WEP40;
  1775. break;
  1776. case WEP104_ENCRYPTION:
  1777. enc_algo = CAM_WEP104;
  1778. break;
  1779. case TKIP_ENCRYPTION:
  1780. enc_algo = CAM_TKIP;
  1781. break;
  1782. case AESCCMP_ENCRYPTION:
  1783. enc_algo = CAM_AES;
  1784. break;
  1785. default:
  1786. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1787. "not process\n"));
  1788. enc_algo = CAM_TKIP;
  1789. break;
  1790. }
  1791. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1792. macaddr = cam_const_addr[key_index];
  1793. entry_id = key_index;
  1794. } else {
  1795. if (is_group) {
  1796. macaddr = cam_const_broad;
  1797. entry_id = key_index;
  1798. } else {
  1799. key_index = PAIRWISE_KEYIDX;
  1800. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1801. is_pairwise = true;
  1802. }
  1803. }
  1804. if (rtlpriv->sec.key_len[key_index] == 0) {
  1805. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1806. ("delete one entry\n"));
  1807. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1808. } else {
  1809. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1810. ("The insert KEY length is %d\n",
  1811. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1812. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1813. ("The insert KEY is %x %x\n",
  1814. rtlpriv->sec.key_buf[0][0],
  1815. rtlpriv->sec.key_buf[0][1]));
  1816. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1817. ("add one entry\n"));
  1818. if (is_pairwise) {
  1819. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1820. "Pairwiase Key content :",
  1821. rtlpriv->sec.pairwise_key,
  1822. rtlpriv->sec.
  1823. key_len[PAIRWISE_KEYIDX]);
  1824. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1825. ("set Pairwiase key\n"));
  1826. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1827. entry_id, enc_algo,
  1828. CAM_CONFIG_NO_USEDK,
  1829. rtlpriv->sec.
  1830. key_buf[key_index]);
  1831. } else {
  1832. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1833. ("set group key\n"));
  1834. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1835. rtl_cam_add_one_entry(hw,
  1836. rtlefuse->dev_addr,
  1837. PAIRWISE_KEYIDX,
  1838. CAM_PAIRWISE_KEY_POSITION,
  1839. enc_algo,
  1840. CAM_CONFIG_NO_USEDK,
  1841. rtlpriv->sec.key_buf
  1842. [entry_id]);
  1843. }
  1844. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1845. entry_id, enc_algo,
  1846. CAM_CONFIG_NO_USEDK,
  1847. rtlpriv->sec.key_buf[entry_id]);
  1848. }
  1849. }
  1850. }
  1851. }