tg3.c 403 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <asm/io.h>
  48. #include <asm/byteorder.h>
  49. #include <asm/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  57. #define TG3_VLAN_TAG_USED 1
  58. #else
  59. #define TG3_VLAN_TAG_USED 0
  60. #endif
  61. #include "tg3.h"
  62. #define DRV_MODULE_NAME "tg3"
  63. #define TG3_MAJ_NUM 3
  64. #define TG3_MIN_NUM 116
  65. #define DRV_MODULE_VERSION \
  66. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  67. #define DRV_MODULE_RELDATE "December 3, 2010"
  68. #define TG3_DEF_MAC_MODE 0
  69. #define TG3_DEF_RX_MODE 0
  70. #define TG3_DEF_TX_MODE 0
  71. #define TG3_DEF_MSG_ENABLE \
  72. (NETIF_MSG_DRV | \
  73. NETIF_MSG_PROBE | \
  74. NETIF_MSG_LINK | \
  75. NETIF_MSG_TIMER | \
  76. NETIF_MSG_IFDOWN | \
  77. NETIF_MSG_IFUP | \
  78. NETIF_MSG_RX_ERR | \
  79. NETIF_MSG_TX_ERR)
  80. /* length of time before we decide the hardware is borked,
  81. * and dev->tx_timeout() should be called to fix the problem
  82. */
  83. #define TG3_TX_TIMEOUT (5 * HZ)
  84. /* hardware minimum and maximum for a single frame's data payload */
  85. #define TG3_MIN_MTU 60
  86. #define TG3_MAX_MTU(tp) \
  87. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  88. /* These numbers seem to be hard coded in the NIC firmware somehow.
  89. * You can't change the ring sizes, but you can change where you place
  90. * them in the NIC onboard memory.
  91. */
  92. #define TG3_RX_STD_RING_SIZE(tp) \
  93. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  94. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  95. RX_STD_MAX_SIZE_5717 : 512)
  96. #define TG3_DEF_RX_RING_PENDING 200
  97. #define TG3_RX_JMB_RING_SIZE(tp) \
  98. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  99. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  100. 1024 : 256)
  101. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  102. #define TG3_RSS_INDIR_TBL_SIZE 128
  103. /* Do not place this n-ring entries value into the tp struct itself,
  104. * we really want to expose these constants to GCC so that modulo et
  105. * al. operations are done with shifts and masks instead of with
  106. * hw multiply/modulo instructions. Another solution would be to
  107. * replace things like '% foo' with '& (foo - 1)'.
  108. */
  109. #define TG3_TX_RING_SIZE 512
  110. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  111. #define TG3_RX_STD_RING_BYTES(tp) \
  112. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  113. #define TG3_RX_JMB_RING_BYTES(tp) \
  114. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  115. #define TG3_RX_RCB_RING_BYTES(tp) \
  116. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  117. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  118. TG3_TX_RING_SIZE)
  119. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  120. #define TG3_RX_DMA_ALIGN 16
  121. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  122. #define TG3_DMA_BYTE_ENAB 64
  123. #define TG3_RX_STD_DMA_SZ 1536
  124. #define TG3_RX_JMB_DMA_SZ 9046
  125. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  126. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  127. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  128. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  129. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  130. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  131. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  132. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  133. * that are at least dword aligned when used in PCIX mode. The driver
  134. * works around this bug by double copying the packet. This workaround
  135. * is built into the normal double copy length check for efficiency.
  136. *
  137. * However, the double copy is only necessary on those architectures
  138. * where unaligned memory accesses are inefficient. For those architectures
  139. * where unaligned memory accesses incur little penalty, we can reintegrate
  140. * the 5701 in the normal rx path. Doing so saves a device structure
  141. * dereference by hardcoding the double copy threshold in place.
  142. */
  143. #define TG3_RX_COPY_THRESHOLD 256
  144. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  145. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  146. #else
  147. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  148. #endif
  149. /* minimum number of free TX descriptors required to wake up TX process */
  150. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  151. #define TG3_RAW_IP_ALIGN 2
  152. /* number of ETHTOOL_GSTATS u64's */
  153. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  154. #define TG3_NUM_TEST 6
  155. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  156. #define FIRMWARE_TG3 "tigon/tg3.bin"
  157. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  158. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  159. static char version[] __devinitdata =
  160. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  161. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  162. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  163. MODULE_LICENSE("GPL");
  164. MODULE_VERSION(DRV_MODULE_VERSION);
  165. MODULE_FIRMWARE(FIRMWARE_TG3);
  166. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  167. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  168. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  169. module_param(tg3_debug, int, 0);
  170. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  171. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  251. {}
  252. };
  253. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  254. static const struct {
  255. const char string[ETH_GSTRING_LEN];
  256. } ethtool_stats_keys[TG3_NUM_STATS] = {
  257. { "rx_octets" },
  258. { "rx_fragments" },
  259. { "rx_ucast_packets" },
  260. { "rx_mcast_packets" },
  261. { "rx_bcast_packets" },
  262. { "rx_fcs_errors" },
  263. { "rx_align_errors" },
  264. { "rx_xon_pause_rcvd" },
  265. { "rx_xoff_pause_rcvd" },
  266. { "rx_mac_ctrl_rcvd" },
  267. { "rx_xoff_entered" },
  268. { "rx_frame_too_long_errors" },
  269. { "rx_jabbers" },
  270. { "rx_undersize_packets" },
  271. { "rx_in_length_errors" },
  272. { "rx_out_length_errors" },
  273. { "rx_64_or_less_octet_packets" },
  274. { "rx_65_to_127_octet_packets" },
  275. { "rx_128_to_255_octet_packets" },
  276. { "rx_256_to_511_octet_packets" },
  277. { "rx_512_to_1023_octet_packets" },
  278. { "rx_1024_to_1522_octet_packets" },
  279. { "rx_1523_to_2047_octet_packets" },
  280. { "rx_2048_to_4095_octet_packets" },
  281. { "rx_4096_to_8191_octet_packets" },
  282. { "rx_8192_to_9022_octet_packets" },
  283. { "tx_octets" },
  284. { "tx_collisions" },
  285. { "tx_xon_sent" },
  286. { "tx_xoff_sent" },
  287. { "tx_flow_control" },
  288. { "tx_mac_errors" },
  289. { "tx_single_collisions" },
  290. { "tx_mult_collisions" },
  291. { "tx_deferred" },
  292. { "tx_excessive_collisions" },
  293. { "tx_late_collisions" },
  294. { "tx_collide_2times" },
  295. { "tx_collide_3times" },
  296. { "tx_collide_4times" },
  297. { "tx_collide_5times" },
  298. { "tx_collide_6times" },
  299. { "tx_collide_7times" },
  300. { "tx_collide_8times" },
  301. { "tx_collide_9times" },
  302. { "tx_collide_10times" },
  303. { "tx_collide_11times" },
  304. { "tx_collide_12times" },
  305. { "tx_collide_13times" },
  306. { "tx_collide_14times" },
  307. { "tx_collide_15times" },
  308. { "tx_ucast_packets" },
  309. { "tx_mcast_packets" },
  310. { "tx_bcast_packets" },
  311. { "tx_carrier_sense_errors" },
  312. { "tx_discards" },
  313. { "tx_errors" },
  314. { "dma_writeq_full" },
  315. { "dma_write_prioq_full" },
  316. { "rxbds_empty" },
  317. { "rx_discards" },
  318. { "rx_errors" },
  319. { "rx_threshold_hit" },
  320. { "dma_readq_full" },
  321. { "dma_read_prioq_full" },
  322. { "tx_comp_queue_full" },
  323. { "ring_set_send_prod_index" },
  324. { "ring_status_update" },
  325. { "nic_irqs" },
  326. { "nic_avoided_irqs" },
  327. { "nic_tx_threshold_hit" }
  328. };
  329. static const struct {
  330. const char string[ETH_GSTRING_LEN];
  331. } ethtool_test_keys[TG3_NUM_TEST] = {
  332. { "nvram test (online) " },
  333. { "link test (online) " },
  334. { "register test (offline)" },
  335. { "memory test (offline)" },
  336. { "loopback test (offline)" },
  337. { "interrupt test (offline)" },
  338. };
  339. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. }
  343. static u32 tg3_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->regs + off);
  346. }
  347. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. writel(val, tp->aperegs + off);
  350. }
  351. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  352. {
  353. return readl(tp->aperegs + off);
  354. }
  355. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. spin_lock_irqsave(&tp->indirect_lock, flags);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  360. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  361. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  362. }
  363. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. readl(tp->regs + off);
  367. }
  368. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. unsigned long flags;
  381. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  382. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  383. TG3_64BIT_REG_LOW, val);
  384. return;
  385. }
  386. if (off == TG3_RX_STD_PROD_IDX_REG) {
  387. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  388. TG3_64BIT_REG_LOW, val);
  389. return;
  390. }
  391. spin_lock_irqsave(&tp->indirect_lock, flags);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  393. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  394. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  395. /* In indirect mode when disabling interrupts, we also need
  396. * to clear the interrupt bit in the GRC local ctrl register.
  397. */
  398. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  399. (val == 0x1)) {
  400. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  401. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  402. }
  403. }
  404. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  405. {
  406. unsigned long flags;
  407. u32 val;
  408. spin_lock_irqsave(&tp->indirect_lock, flags);
  409. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  410. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  411. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  412. return val;
  413. }
  414. /* usec_wait specifies the wait time in usec when writing to certain registers
  415. * where it is unsafe to read back the register without some delay.
  416. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  417. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  418. */
  419. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  420. {
  421. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  422. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  423. /* Non-posted methods */
  424. tp->write32(tp, off, val);
  425. else {
  426. /* Posted method */
  427. tg3_write32(tp, off, val);
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. tp->read32(tp, off);
  431. }
  432. /* Wait again after the read for the posted method to guarantee that
  433. * the wait time is met.
  434. */
  435. if (usec_wait)
  436. udelay(usec_wait);
  437. }
  438. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. tp->write32_mbox(tp, off, val);
  441. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  442. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  443. tp->read32_mbox(tp, off);
  444. }
  445. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  446. {
  447. void __iomem *mbox = tp->regs + off;
  448. writel(val, mbox);
  449. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  450. writel(val, mbox);
  451. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  452. readl(mbox);
  453. }
  454. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  455. {
  456. return readl(tp->regs + off + GRCMBOX_BASE);
  457. }
  458. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. writel(val, tp->regs + off + GRCMBOX_BASE);
  461. }
  462. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  463. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  464. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  465. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  466. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  467. #define tw32(reg, val) tp->write32(tp, reg, val)
  468. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  469. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  470. #define tr32(reg) tp->read32(tp, reg)
  471. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. unsigned long flags;
  474. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  475. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  476. return;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  481. /* Always leave this as zero. */
  482. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  483. } else {
  484. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  485. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  486. /* Always leave this as zero. */
  487. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  488. }
  489. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  490. }
  491. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  492. {
  493. unsigned long flags;
  494. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  495. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  496. *val = 0;
  497. return;
  498. }
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. *val = tr32(TG3PCI_MEM_WIN_DATA);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_ape_lock_init(struct tg3 *tp)
  514. {
  515. int i;
  516. u32 regbase;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  518. regbase = TG3_APE_LOCK_GRANT;
  519. else
  520. regbase = TG3_APE_PER_LOCK_GRANT;
  521. /* Make sure the driver hasn't any stale locks. */
  522. for (i = 0; i < 8; i++)
  523. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  524. }
  525. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  526. {
  527. int i, off;
  528. int ret = 0;
  529. u32 status, req, gnt;
  530. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  531. return 0;
  532. switch (locknum) {
  533. case TG3_APE_LOCK_GRC:
  534. case TG3_APE_LOCK_MEM:
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  540. req = TG3_APE_LOCK_REQ;
  541. gnt = TG3_APE_LOCK_GRANT;
  542. } else {
  543. req = TG3_APE_PER_LOCK_REQ;
  544. gnt = TG3_APE_PER_LOCK_GRANT;
  545. }
  546. off = 4 * locknum;
  547. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  548. /* Wait for up to 1 millisecond to acquire lock. */
  549. for (i = 0; i < 100; i++) {
  550. status = tg3_ape_read32(tp, gnt + off);
  551. if (status == APE_LOCK_GRANT_DRIVER)
  552. break;
  553. udelay(10);
  554. }
  555. if (status != APE_LOCK_GRANT_DRIVER) {
  556. /* Revoke the lock request. */
  557. tg3_ape_write32(tp, gnt + off,
  558. APE_LOCK_GRANT_DRIVER);
  559. ret = -EBUSY;
  560. }
  561. return ret;
  562. }
  563. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  564. {
  565. u32 gnt;
  566. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  567. return;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GRC:
  570. case TG3_APE_LOCK_MEM:
  571. break;
  572. default:
  573. return;
  574. }
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. gnt = TG3_APE_LOCK_GRANT;
  577. else
  578. gnt = TG3_APE_PER_LOCK_GRANT;
  579. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  580. }
  581. static void tg3_disable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tw32(TG3PCI_MISC_HOST_CTRL,
  585. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  586. for (i = 0; i < tp->irq_max; i++)
  587. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  588. }
  589. static void tg3_enable_ints(struct tg3 *tp)
  590. {
  591. int i;
  592. tp->irq_sync = 0;
  593. wmb();
  594. tw32(TG3PCI_MISC_HOST_CTRL,
  595. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  596. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  597. for (i = 0; i < tp->irq_cnt; i++) {
  598. struct tg3_napi *tnapi = &tp->napi[i];
  599. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  600. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  601. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  602. tp->coal_now |= tnapi->coal_now;
  603. }
  604. /* Force an initial interrupt */
  605. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  606. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  607. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  608. else
  609. tw32(HOSTCC_MODE, tp->coal_now);
  610. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  611. }
  612. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  613. {
  614. struct tg3 *tp = tnapi->tp;
  615. struct tg3_hw_status *sblk = tnapi->hw_status;
  616. unsigned int work_exists = 0;
  617. /* check for phy events */
  618. if (!(tp->tg3_flags &
  619. (TG3_FLAG_USE_LINKCHG_REG |
  620. TG3_FLAG_POLL_SERDES))) {
  621. if (sblk->status & SD_STATUS_LINK_CHG)
  622. work_exists = 1;
  623. }
  624. /* check for RX/TX work to do */
  625. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  626. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  627. work_exists = 1;
  628. return work_exists;
  629. }
  630. /* tg3_int_reenable
  631. * similar to tg3_enable_ints, but it accurately determines whether there
  632. * is new work pending and can return without flushing the PIO write
  633. * which reenables interrupts
  634. */
  635. static void tg3_int_reenable(struct tg3_napi *tnapi)
  636. {
  637. struct tg3 *tp = tnapi->tp;
  638. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  639. mmiowb();
  640. /* When doing tagged status, this work check is unnecessary.
  641. * The last_tag we write above tells the chip which piece of
  642. * work we've completed.
  643. */
  644. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  645. tg3_has_work(tnapi))
  646. tw32(HOSTCC_MODE, tp->coalesce_mode |
  647. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  648. }
  649. static void tg3_switch_clocks(struct tg3 *tp)
  650. {
  651. u32 clock_ctrl;
  652. u32 orig_clock_ctrl;
  653. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  654. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  655. return;
  656. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  657. orig_clock_ctrl = clock_ctrl;
  658. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  659. CLOCK_CTRL_CLKRUN_OENABLE |
  660. 0x1f);
  661. tp->pci_clock_ctrl = clock_ctrl;
  662. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  663. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  666. }
  667. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  669. clock_ctrl |
  670. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  671. 40);
  672. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  673. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  674. 40);
  675. }
  676. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  677. }
  678. #define PHY_BUSY_LOOPS 5000
  679. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  680. {
  681. u32 frame_val;
  682. unsigned int loops;
  683. int ret;
  684. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  685. tw32_f(MAC_MI_MODE,
  686. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  687. udelay(80);
  688. }
  689. *val = 0x0;
  690. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  691. MI_COM_PHY_ADDR_MASK);
  692. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  693. MI_COM_REG_ADDR_MASK);
  694. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  695. tw32_f(MAC_MI_COM, frame_val);
  696. loops = PHY_BUSY_LOOPS;
  697. while (loops != 0) {
  698. udelay(10);
  699. frame_val = tr32(MAC_MI_COM);
  700. if ((frame_val & MI_COM_BUSY) == 0) {
  701. udelay(5);
  702. frame_val = tr32(MAC_MI_COM);
  703. break;
  704. }
  705. loops -= 1;
  706. }
  707. ret = -EBUSY;
  708. if (loops != 0) {
  709. *val = frame_val & MI_COM_DATA_MASK;
  710. ret = 0;
  711. }
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE, tp->mi_mode);
  714. udelay(80);
  715. }
  716. return ret;
  717. }
  718. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  719. {
  720. u32 frame_val;
  721. unsigned int loops;
  722. int ret;
  723. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  724. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  725. return 0;
  726. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  727. tw32_f(MAC_MI_MODE,
  728. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  729. udelay(80);
  730. }
  731. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  732. MI_COM_PHY_ADDR_MASK);
  733. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  734. MI_COM_REG_ADDR_MASK);
  735. frame_val |= (val & MI_COM_DATA_MASK);
  736. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  737. tw32_f(MAC_MI_COM, frame_val);
  738. loops = PHY_BUSY_LOOPS;
  739. while (loops != 0) {
  740. udelay(10);
  741. frame_val = tr32(MAC_MI_COM);
  742. if ((frame_val & MI_COM_BUSY) == 0) {
  743. udelay(5);
  744. frame_val = tr32(MAC_MI_COM);
  745. break;
  746. }
  747. loops -= 1;
  748. }
  749. ret = -EBUSY;
  750. if (loops != 0)
  751. ret = 0;
  752. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  753. tw32_f(MAC_MI_MODE, tp->mi_mode);
  754. udelay(80);
  755. }
  756. return ret;
  757. }
  758. static int tg3_bmcr_reset(struct tg3 *tp)
  759. {
  760. u32 phy_control;
  761. int limit, err;
  762. /* OK, reset it, and poll the BMCR_RESET bit until it
  763. * clears or we time out.
  764. */
  765. phy_control = BMCR_RESET;
  766. err = tg3_writephy(tp, MII_BMCR, phy_control);
  767. if (err != 0)
  768. return -EBUSY;
  769. limit = 5000;
  770. while (limit--) {
  771. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  772. if (err != 0)
  773. return -EBUSY;
  774. if ((phy_control & BMCR_RESET) == 0) {
  775. udelay(40);
  776. break;
  777. }
  778. udelay(10);
  779. }
  780. if (limit < 0)
  781. return -EBUSY;
  782. return 0;
  783. }
  784. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  785. {
  786. struct tg3 *tp = bp->priv;
  787. u32 val;
  788. spin_lock_bh(&tp->lock);
  789. if (tg3_readphy(tp, reg, &val))
  790. val = -EIO;
  791. spin_unlock_bh(&tp->lock);
  792. return val;
  793. }
  794. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  795. {
  796. struct tg3 *tp = bp->priv;
  797. u32 ret = 0;
  798. spin_lock_bh(&tp->lock);
  799. if (tg3_writephy(tp, reg, val))
  800. ret = -EIO;
  801. spin_unlock_bh(&tp->lock);
  802. return ret;
  803. }
  804. static int tg3_mdio_reset(struct mii_bus *bp)
  805. {
  806. return 0;
  807. }
  808. static void tg3_mdio_config_5785(struct tg3 *tp)
  809. {
  810. u32 val;
  811. struct phy_device *phydev;
  812. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  813. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  814. case PHY_ID_BCM50610:
  815. case PHY_ID_BCM50610M:
  816. val = MAC_PHYCFG2_50610_LED_MODES;
  817. break;
  818. case PHY_ID_BCMAC131:
  819. val = MAC_PHYCFG2_AC131_LED_MODES;
  820. break;
  821. case PHY_ID_RTL8211C:
  822. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  823. break;
  824. case PHY_ID_RTL8201E:
  825. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  826. break;
  827. default:
  828. return;
  829. }
  830. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  831. tw32(MAC_PHYCFG2, val);
  832. val = tr32(MAC_PHYCFG1);
  833. val &= ~(MAC_PHYCFG1_RGMII_INT |
  834. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  835. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  836. tw32(MAC_PHYCFG1, val);
  837. return;
  838. }
  839. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  840. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  841. MAC_PHYCFG2_FMODE_MASK_MASK |
  842. MAC_PHYCFG2_GMODE_MASK_MASK |
  843. MAC_PHYCFG2_ACT_MASK_MASK |
  844. MAC_PHYCFG2_QUAL_MASK_MASK |
  845. MAC_PHYCFG2_INBAND_ENABLE;
  846. tw32(MAC_PHYCFG2, val);
  847. val = tr32(MAC_PHYCFG1);
  848. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  849. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  850. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  852. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  853. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  854. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  855. }
  856. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  857. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  858. tw32(MAC_PHYCFG1, val);
  859. val = tr32(MAC_EXT_RGMII_MODE);
  860. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET |
  864. MAC_RGMII_MODE_TX_ENABLE |
  865. MAC_RGMII_MODE_TX_LOWPWR |
  866. MAC_RGMII_MODE_TX_RESET);
  867. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  868. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  869. val |= MAC_RGMII_MODE_RX_INT_B |
  870. MAC_RGMII_MODE_RX_QUALITY |
  871. MAC_RGMII_MODE_RX_ACTIVITY |
  872. MAC_RGMII_MODE_RX_ENG_DET;
  873. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  874. val |= MAC_RGMII_MODE_TX_ENABLE |
  875. MAC_RGMII_MODE_TX_LOWPWR |
  876. MAC_RGMII_MODE_TX_RESET;
  877. }
  878. tw32(MAC_EXT_RGMII_MODE, val);
  879. }
  880. static void tg3_mdio_start(struct tg3 *tp)
  881. {
  882. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  883. tw32_f(MAC_MI_MODE, tp->mi_mode);
  884. udelay(80);
  885. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  887. tg3_mdio_config_5785(tp);
  888. }
  889. static int tg3_mdio_init(struct tg3 *tp)
  890. {
  891. int i;
  892. u32 reg;
  893. struct phy_device *phydev;
  894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  896. u32 is_serdes;
  897. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  898. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  899. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  900. else
  901. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  902. TG3_CPMU_PHY_STRAP_IS_SERDES;
  903. if (is_serdes)
  904. tp->phy_addr += 7;
  905. } else
  906. tp->phy_addr = TG3_PHY_MII_ADDR;
  907. tg3_mdio_start(tp);
  908. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  909. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  910. return 0;
  911. tp->mdio_bus = mdiobus_alloc();
  912. if (tp->mdio_bus == NULL)
  913. return -ENOMEM;
  914. tp->mdio_bus->name = "tg3 mdio bus";
  915. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  916. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  917. tp->mdio_bus->priv = tp;
  918. tp->mdio_bus->parent = &tp->pdev->dev;
  919. tp->mdio_bus->read = &tg3_mdio_read;
  920. tp->mdio_bus->write = &tg3_mdio_write;
  921. tp->mdio_bus->reset = &tg3_mdio_reset;
  922. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  923. tp->mdio_bus->irq = &tp->mdio_irq[0];
  924. for (i = 0; i < PHY_MAX_ADDR; i++)
  925. tp->mdio_bus->irq[i] = PHY_POLL;
  926. /* The bus registration will look for all the PHYs on the mdio bus.
  927. * Unfortunately, it does not ensure the PHY is powered up before
  928. * accessing the PHY ID registers. A chip reset is the
  929. * quickest way to bring the device back to an operational state..
  930. */
  931. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  932. tg3_bmcr_reset(tp);
  933. i = mdiobus_register(tp->mdio_bus);
  934. if (i) {
  935. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  936. mdiobus_free(tp->mdio_bus);
  937. return i;
  938. }
  939. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  940. if (!phydev || !phydev->drv) {
  941. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  942. mdiobus_unregister(tp->mdio_bus);
  943. mdiobus_free(tp->mdio_bus);
  944. return -ENODEV;
  945. }
  946. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  947. case PHY_ID_BCM57780:
  948. phydev->interface = PHY_INTERFACE_MODE_GMII;
  949. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. break;
  951. case PHY_ID_BCM50610:
  952. case PHY_ID_BCM50610M:
  953. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  954. PHY_BRCM_RX_REFCLK_UNUSED |
  955. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  956. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  957. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  958. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  959. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  960. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  961. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  962. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  963. /* fallthru */
  964. case PHY_ID_RTL8211C:
  965. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  966. break;
  967. case PHY_ID_RTL8201E:
  968. case PHY_ID_BCMAC131:
  969. phydev->interface = PHY_INTERFACE_MODE_MII;
  970. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  971. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  972. break;
  973. }
  974. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  976. tg3_mdio_config_5785(tp);
  977. return 0;
  978. }
  979. static void tg3_mdio_fini(struct tg3 *tp)
  980. {
  981. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  982. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  983. mdiobus_unregister(tp->mdio_bus);
  984. mdiobus_free(tp->mdio_bus);
  985. }
  986. }
  987. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  988. {
  989. int err;
  990. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  994. if (err)
  995. goto done;
  996. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  997. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  998. if (err)
  999. goto done;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1001. done:
  1002. return err;
  1003. }
  1004. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1005. {
  1006. int err;
  1007. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1008. if (err)
  1009. goto done;
  1010. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1011. if (err)
  1012. goto done;
  1013. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1014. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1015. if (err)
  1016. goto done;
  1017. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1018. done:
  1019. return err;
  1020. }
  1021. /* tp->lock is held. */
  1022. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1023. {
  1024. u32 val;
  1025. val = tr32(GRC_RX_CPU_EVENT);
  1026. val |= GRC_RX_CPU_DRIVER_EVENT;
  1027. tw32_f(GRC_RX_CPU_EVENT, val);
  1028. tp->last_event_jiffies = jiffies;
  1029. }
  1030. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1031. /* tp->lock is held. */
  1032. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1033. {
  1034. int i;
  1035. unsigned int delay_cnt;
  1036. long time_remain;
  1037. /* If enough time has passed, no wait is necessary. */
  1038. time_remain = (long)(tp->last_event_jiffies + 1 +
  1039. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1040. (long)jiffies;
  1041. if (time_remain < 0)
  1042. return;
  1043. /* Check if we can shorten the wait time. */
  1044. delay_cnt = jiffies_to_usecs(time_remain);
  1045. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1046. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1047. delay_cnt = (delay_cnt >> 3) + 1;
  1048. for (i = 0; i < delay_cnt; i++) {
  1049. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1050. break;
  1051. udelay(8);
  1052. }
  1053. }
  1054. /* tp->lock is held. */
  1055. static void tg3_ump_link_report(struct tg3 *tp)
  1056. {
  1057. u32 reg;
  1058. u32 val;
  1059. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1060. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1061. return;
  1062. tg3_wait_for_event_ack(tp);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1064. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1065. val = 0;
  1066. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1067. val = reg << 16;
  1068. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1069. val |= (reg & 0xffff);
  1070. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1071. val = 0;
  1072. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_LPA, &reg))
  1075. val |= (reg & 0xffff);
  1076. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1077. val = 0;
  1078. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1079. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1080. val = reg << 16;
  1081. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1082. val |= (reg & 0xffff);
  1083. }
  1084. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1085. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1086. val = reg << 16;
  1087. else
  1088. val = 0;
  1089. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1090. tg3_generate_fw_event(tp);
  1091. }
  1092. static void tg3_link_report(struct tg3 *tp)
  1093. {
  1094. if (!netif_carrier_ok(tp->dev)) {
  1095. netif_info(tp, link, tp->dev, "Link is down\n");
  1096. tg3_ump_link_report(tp);
  1097. } else if (netif_msg_link(tp)) {
  1098. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1099. (tp->link_config.active_speed == SPEED_1000 ?
  1100. 1000 :
  1101. (tp->link_config.active_speed == SPEED_100 ?
  1102. 100 : 10)),
  1103. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1104. "full" : "half"));
  1105. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1106. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1107. "on" : "off",
  1108. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1109. "on" : "off");
  1110. tg3_ump_link_report(tp);
  1111. }
  1112. }
  1113. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1114. {
  1115. u16 miireg;
  1116. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1117. miireg = ADVERTISE_PAUSE_CAP;
  1118. else if (flow_ctrl & FLOW_CTRL_TX)
  1119. miireg = ADVERTISE_PAUSE_ASYM;
  1120. else if (flow_ctrl & FLOW_CTRL_RX)
  1121. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1122. else
  1123. miireg = 0;
  1124. return miireg;
  1125. }
  1126. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1127. {
  1128. u16 miireg;
  1129. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1130. miireg = ADVERTISE_1000XPAUSE;
  1131. else if (flow_ctrl & FLOW_CTRL_TX)
  1132. miireg = ADVERTISE_1000XPSE_ASYM;
  1133. else if (flow_ctrl & FLOW_CTRL_RX)
  1134. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1135. else
  1136. miireg = 0;
  1137. return miireg;
  1138. }
  1139. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1140. {
  1141. u8 cap = 0;
  1142. if (lcladv & ADVERTISE_1000XPAUSE) {
  1143. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1144. if (rmtadv & LPA_1000XPAUSE)
  1145. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1146. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1147. cap = FLOW_CTRL_RX;
  1148. } else {
  1149. if (rmtadv & LPA_1000XPAUSE)
  1150. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1151. }
  1152. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1153. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1154. cap = FLOW_CTRL_TX;
  1155. }
  1156. return cap;
  1157. }
  1158. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1159. {
  1160. u8 autoneg;
  1161. u8 flowctrl = 0;
  1162. u32 old_rx_mode = tp->rx_mode;
  1163. u32 old_tx_mode = tp->tx_mode;
  1164. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1165. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1166. else
  1167. autoneg = tp->link_config.autoneg;
  1168. if (autoneg == AUTONEG_ENABLE &&
  1169. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1170. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1171. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1172. else
  1173. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1174. } else
  1175. flowctrl = tp->link_config.flowctrl;
  1176. tp->link_config.active_flowctrl = flowctrl;
  1177. if (flowctrl & FLOW_CTRL_RX)
  1178. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1179. else
  1180. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1181. if (old_rx_mode != tp->rx_mode)
  1182. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1183. if (flowctrl & FLOW_CTRL_TX)
  1184. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1185. else
  1186. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1187. if (old_tx_mode != tp->tx_mode)
  1188. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1189. }
  1190. static void tg3_adjust_link(struct net_device *dev)
  1191. {
  1192. u8 oldflowctrl, linkmesg = 0;
  1193. u32 mac_mode, lcl_adv, rmt_adv;
  1194. struct tg3 *tp = netdev_priv(dev);
  1195. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1196. spin_lock_bh(&tp->lock);
  1197. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1198. MAC_MODE_HALF_DUPLEX);
  1199. oldflowctrl = tp->link_config.active_flowctrl;
  1200. if (phydev->link) {
  1201. lcl_adv = 0;
  1202. rmt_adv = 0;
  1203. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1204. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1205. else if (phydev->speed == SPEED_1000 ||
  1206. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1207. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1208. else
  1209. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1210. if (phydev->duplex == DUPLEX_HALF)
  1211. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1212. else {
  1213. lcl_adv = tg3_advert_flowctrl_1000T(
  1214. tp->link_config.flowctrl);
  1215. if (phydev->pause)
  1216. rmt_adv = LPA_PAUSE_CAP;
  1217. if (phydev->asym_pause)
  1218. rmt_adv |= LPA_PAUSE_ASYM;
  1219. }
  1220. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1221. } else
  1222. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1223. if (mac_mode != tp->mac_mode) {
  1224. tp->mac_mode = mac_mode;
  1225. tw32_f(MAC_MODE, tp->mac_mode);
  1226. udelay(40);
  1227. }
  1228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1229. if (phydev->speed == SPEED_10)
  1230. tw32(MAC_MI_STAT,
  1231. MAC_MI_STAT_10MBPS_MODE |
  1232. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1233. else
  1234. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1235. }
  1236. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1237. tw32(MAC_TX_LENGTHS,
  1238. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1239. (6 << TX_LENGTHS_IPG_SHIFT) |
  1240. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1241. else
  1242. tw32(MAC_TX_LENGTHS,
  1243. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1244. (6 << TX_LENGTHS_IPG_SHIFT) |
  1245. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1246. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1247. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1248. phydev->speed != tp->link_config.active_speed ||
  1249. phydev->duplex != tp->link_config.active_duplex ||
  1250. oldflowctrl != tp->link_config.active_flowctrl)
  1251. linkmesg = 1;
  1252. tp->link_config.active_speed = phydev->speed;
  1253. tp->link_config.active_duplex = phydev->duplex;
  1254. spin_unlock_bh(&tp->lock);
  1255. if (linkmesg)
  1256. tg3_link_report(tp);
  1257. }
  1258. static int tg3_phy_init(struct tg3 *tp)
  1259. {
  1260. struct phy_device *phydev;
  1261. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1262. return 0;
  1263. /* Bring the PHY back to a known state. */
  1264. tg3_bmcr_reset(tp);
  1265. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1266. /* Attach the MAC to the PHY. */
  1267. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1268. phydev->dev_flags, phydev->interface);
  1269. if (IS_ERR(phydev)) {
  1270. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1271. return PTR_ERR(phydev);
  1272. }
  1273. /* Mask with MAC supported features. */
  1274. switch (phydev->interface) {
  1275. case PHY_INTERFACE_MODE_GMII:
  1276. case PHY_INTERFACE_MODE_RGMII:
  1277. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1278. phydev->supported &= (PHY_GBIT_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. }
  1283. /* fallthru */
  1284. case PHY_INTERFACE_MODE_MII:
  1285. phydev->supported &= (PHY_BASIC_FEATURES |
  1286. SUPPORTED_Pause |
  1287. SUPPORTED_Asym_Pause);
  1288. break;
  1289. default:
  1290. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1291. return -EINVAL;
  1292. }
  1293. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1294. phydev->advertising = phydev->supported;
  1295. return 0;
  1296. }
  1297. static void tg3_phy_start(struct tg3 *tp)
  1298. {
  1299. struct phy_device *phydev;
  1300. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1301. return;
  1302. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1303. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1304. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1305. phydev->speed = tp->link_config.orig_speed;
  1306. phydev->duplex = tp->link_config.orig_duplex;
  1307. phydev->autoneg = tp->link_config.orig_autoneg;
  1308. phydev->advertising = tp->link_config.orig_advertising;
  1309. }
  1310. phy_start(phydev);
  1311. phy_start_aneg(phydev);
  1312. }
  1313. static void tg3_phy_stop(struct tg3 *tp)
  1314. {
  1315. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1316. return;
  1317. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1318. }
  1319. static void tg3_phy_fini(struct tg3 *tp)
  1320. {
  1321. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1322. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1323. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1324. }
  1325. }
  1326. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1327. {
  1328. int err;
  1329. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1330. if (!err)
  1331. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1332. return err;
  1333. }
  1334. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1335. {
  1336. int err;
  1337. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1338. if (!err)
  1339. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1340. return err;
  1341. }
  1342. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1343. {
  1344. u32 phytest;
  1345. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1346. u32 phy;
  1347. tg3_writephy(tp, MII_TG3_FET_TEST,
  1348. phytest | MII_TG3_FET_SHADOW_EN);
  1349. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1350. if (enable)
  1351. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1352. else
  1353. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1354. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1355. }
  1356. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1357. }
  1358. }
  1359. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1360. {
  1361. u32 reg;
  1362. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1363. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1365. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1366. return;
  1367. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1368. tg3_phy_fet_toggle_apd(tp, enable);
  1369. return;
  1370. }
  1371. reg = MII_TG3_MISC_SHDW_WREN |
  1372. MII_TG3_MISC_SHDW_SCR5_SEL |
  1373. MII_TG3_MISC_SHDW_SCR5_LPED |
  1374. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1375. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1376. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1377. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1378. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1379. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1380. reg = MII_TG3_MISC_SHDW_WREN |
  1381. MII_TG3_MISC_SHDW_APD_SEL |
  1382. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1383. if (enable)
  1384. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1385. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1386. }
  1387. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1388. {
  1389. u32 phy;
  1390. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1391. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1392. return;
  1393. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1394. u32 ephy;
  1395. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1396. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1397. tg3_writephy(tp, MII_TG3_FET_TEST,
  1398. ephy | MII_TG3_FET_SHADOW_EN);
  1399. if (!tg3_readphy(tp, reg, &phy)) {
  1400. if (enable)
  1401. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1402. else
  1403. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1404. tg3_writephy(tp, reg, phy);
  1405. }
  1406. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1407. }
  1408. } else {
  1409. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1410. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1411. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1412. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1413. if (enable)
  1414. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1415. else
  1416. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1417. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1418. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1419. }
  1420. }
  1421. }
  1422. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1423. {
  1424. u32 val;
  1425. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1426. return;
  1427. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1428. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1429. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1430. (val | (1 << 15) | (1 << 4)));
  1431. }
  1432. static void tg3_phy_apply_otp(struct tg3 *tp)
  1433. {
  1434. u32 otp, phy;
  1435. if (!tp->phy_otp)
  1436. return;
  1437. otp = tp->phy_otp;
  1438. /* Enable SM_DSP clock and tx 6dB coding. */
  1439. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1440. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1441. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1442. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1443. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1444. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1445. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1446. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1447. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1449. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1450. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1451. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1452. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1453. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1454. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1455. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1456. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1457. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1458. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1459. /* Turn off SM_DSP clock. */
  1460. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1461. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1462. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1463. }
  1464. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1465. {
  1466. u32 val;
  1467. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1468. return;
  1469. tp->setlpicnt = 0;
  1470. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1471. current_link_up == 1 &&
  1472. tp->link_config.active_duplex == DUPLEX_FULL &&
  1473. (tp->link_config.active_speed == SPEED_100 ||
  1474. tp->link_config.active_speed == SPEED_1000)) {
  1475. u32 eeectl;
  1476. if (tp->link_config.active_speed == SPEED_1000)
  1477. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1478. else
  1479. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1480. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1481. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1482. TG3_CL45_D7_EEERES_STAT, &val);
  1483. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1484. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1485. tp->setlpicnt = 2;
  1486. }
  1487. if (!tp->setlpicnt) {
  1488. val = tr32(TG3_CPMU_EEE_MODE);
  1489. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1490. }
  1491. }
  1492. static int tg3_wait_macro_done(struct tg3 *tp)
  1493. {
  1494. int limit = 100;
  1495. while (limit--) {
  1496. u32 tmp32;
  1497. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1498. if ((tmp32 & 0x1000) == 0)
  1499. break;
  1500. }
  1501. }
  1502. if (limit < 0)
  1503. return -EBUSY;
  1504. return 0;
  1505. }
  1506. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1507. {
  1508. static const u32 test_pat[4][6] = {
  1509. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1510. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1511. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1512. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1513. };
  1514. int chan;
  1515. for (chan = 0; chan < 4; chan++) {
  1516. int i;
  1517. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1518. (chan * 0x2000) | 0x0200);
  1519. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1520. for (i = 0; i < 6; i++)
  1521. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1522. test_pat[chan][i]);
  1523. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1524. if (tg3_wait_macro_done(tp)) {
  1525. *resetp = 1;
  1526. return -EBUSY;
  1527. }
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1529. (chan * 0x2000) | 0x0200);
  1530. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1531. if (tg3_wait_macro_done(tp)) {
  1532. *resetp = 1;
  1533. return -EBUSY;
  1534. }
  1535. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1536. if (tg3_wait_macro_done(tp)) {
  1537. *resetp = 1;
  1538. return -EBUSY;
  1539. }
  1540. for (i = 0; i < 6; i += 2) {
  1541. u32 low, high;
  1542. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1543. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1544. tg3_wait_macro_done(tp)) {
  1545. *resetp = 1;
  1546. return -EBUSY;
  1547. }
  1548. low &= 0x7fff;
  1549. high &= 0x000f;
  1550. if (low != test_pat[chan][i] ||
  1551. high != test_pat[chan][i+1]) {
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1553. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1554. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1555. return -EBUSY;
  1556. }
  1557. }
  1558. }
  1559. return 0;
  1560. }
  1561. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1562. {
  1563. int chan;
  1564. for (chan = 0; chan < 4; chan++) {
  1565. int i;
  1566. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1567. (chan * 0x2000) | 0x0200);
  1568. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1569. for (i = 0; i < 6; i++)
  1570. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1571. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1572. if (tg3_wait_macro_done(tp))
  1573. return -EBUSY;
  1574. }
  1575. return 0;
  1576. }
  1577. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1578. {
  1579. u32 reg32, phy9_orig;
  1580. int retries, do_phy_reset, err;
  1581. retries = 10;
  1582. do_phy_reset = 1;
  1583. do {
  1584. if (do_phy_reset) {
  1585. err = tg3_bmcr_reset(tp);
  1586. if (err)
  1587. return err;
  1588. do_phy_reset = 0;
  1589. }
  1590. /* Disable transmitter and interrupt. */
  1591. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1592. continue;
  1593. reg32 |= 0x3000;
  1594. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1595. /* Set full-duplex, 1000 mbps. */
  1596. tg3_writephy(tp, MII_BMCR,
  1597. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1598. /* Set to master mode. */
  1599. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1600. continue;
  1601. tg3_writephy(tp, MII_TG3_CTRL,
  1602. (MII_TG3_CTRL_AS_MASTER |
  1603. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1604. /* Enable SM_DSP_CLOCK and 6dB. */
  1605. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1606. /* Block the PHY control access. */
  1607. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1608. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1609. if (!err)
  1610. break;
  1611. } while (--retries);
  1612. err = tg3_phy_reset_chanpat(tp);
  1613. if (err)
  1614. return err;
  1615. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1616. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1617. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1620. /* Set Extended packet length bit for jumbo frames */
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1622. } else {
  1623. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1624. }
  1625. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1626. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1627. reg32 &= ~0x3000;
  1628. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1629. } else if (!err)
  1630. err = -EBUSY;
  1631. return err;
  1632. }
  1633. /* This will reset the tigon3 PHY if there is no valid
  1634. * link unless the FORCE argument is non-zero.
  1635. */
  1636. static int tg3_phy_reset(struct tg3 *tp)
  1637. {
  1638. u32 val, cpmuctrl;
  1639. int err;
  1640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1641. val = tr32(GRC_MISC_CFG);
  1642. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1643. udelay(40);
  1644. }
  1645. err = tg3_readphy(tp, MII_BMSR, &val);
  1646. err |= tg3_readphy(tp, MII_BMSR, &val);
  1647. if (err != 0)
  1648. return -EBUSY;
  1649. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1650. netif_carrier_off(tp->dev);
  1651. tg3_link_report(tp);
  1652. }
  1653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1654. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1656. err = tg3_phy_reset_5703_4_5(tp);
  1657. if (err)
  1658. return err;
  1659. goto out;
  1660. }
  1661. cpmuctrl = 0;
  1662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1663. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1664. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1665. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1666. tw32(TG3_CPMU_CTRL,
  1667. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1668. }
  1669. err = tg3_bmcr_reset(tp);
  1670. if (err)
  1671. return err;
  1672. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1673. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1674. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1675. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1676. }
  1677. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1678. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1679. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1680. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1681. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1682. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1683. udelay(40);
  1684. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1685. }
  1686. }
  1687. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1689. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1690. return 0;
  1691. tg3_phy_apply_otp(tp);
  1692. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1693. tg3_phy_toggle_apd(tp, true);
  1694. else
  1695. tg3_phy_toggle_apd(tp, false);
  1696. out:
  1697. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1698. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1699. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1700. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1702. }
  1703. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1704. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1705. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1706. }
  1707. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1708. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1709. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1710. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1711. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1713. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1714. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1715. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1716. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1717. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1718. tg3_writephy(tp, MII_TG3_TEST1,
  1719. MII_TG3_TEST1_TRIM_EN | 0x4);
  1720. } else
  1721. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1722. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1723. }
  1724. /* Set Extended packet length bit (bit 14) on all chips that */
  1725. /* support jumbo frames */
  1726. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1727. /* Cannot do read-modify-write on 5401 */
  1728. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1729. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1730. /* Set bit 14 with read-modify-write to preserve other bits */
  1731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1733. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1734. }
  1735. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1736. * jumbo frames transmission.
  1737. */
  1738. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1739. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1740. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1741. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1742. }
  1743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1744. /* adjust output voltage */
  1745. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1746. }
  1747. tg3_phy_toggle_automdix(tp, 1);
  1748. tg3_phy_set_wirespeed(tp);
  1749. return 0;
  1750. }
  1751. static void tg3_frob_aux_power(struct tg3 *tp)
  1752. {
  1753. struct tg3 *tp_peer = tp;
  1754. /* The GPIOs do something completely different on 57765. */
  1755. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1758. return;
  1759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1762. struct net_device *dev_peer;
  1763. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1764. /* remove_one() may have been run on the peer. */
  1765. if (!dev_peer)
  1766. tp_peer = tp;
  1767. else
  1768. tp_peer = netdev_priv(dev_peer);
  1769. }
  1770. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1771. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1772. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1773. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1775. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. (GRC_LCLCTRL_GPIO_OE0 |
  1778. GRC_LCLCTRL_GPIO_OE1 |
  1779. GRC_LCLCTRL_GPIO_OE2 |
  1780. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1781. GRC_LCLCTRL_GPIO_OUTPUT1),
  1782. 100);
  1783. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1784. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1785. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1786. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1787. GRC_LCLCTRL_GPIO_OE1 |
  1788. GRC_LCLCTRL_GPIO_OE2 |
  1789. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1790. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1791. tp->grc_local_ctrl;
  1792. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1793. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1795. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1796. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1797. } else {
  1798. u32 no_gpio2;
  1799. u32 grc_local_ctrl = 0;
  1800. if (tp_peer != tp &&
  1801. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1802. return;
  1803. /* Workaround to prevent overdrawing Amps. */
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1805. ASIC_REV_5714) {
  1806. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1807. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1808. grc_local_ctrl, 100);
  1809. }
  1810. /* On 5753 and variants, GPIO2 cannot be used. */
  1811. no_gpio2 = tp->nic_sram_data_cfg &
  1812. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1813. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1814. GRC_LCLCTRL_GPIO_OE1 |
  1815. GRC_LCLCTRL_GPIO_OE2 |
  1816. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1817. GRC_LCLCTRL_GPIO_OUTPUT2;
  1818. if (no_gpio2) {
  1819. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1820. GRC_LCLCTRL_GPIO_OUTPUT2);
  1821. }
  1822. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1823. grc_local_ctrl, 100);
  1824. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1825. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1826. grc_local_ctrl, 100);
  1827. if (!no_gpio2) {
  1828. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1829. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1830. grc_local_ctrl, 100);
  1831. }
  1832. }
  1833. } else {
  1834. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1835. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1836. if (tp_peer != tp &&
  1837. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1838. return;
  1839. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1840. (GRC_LCLCTRL_GPIO_OE1 |
  1841. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. GRC_LCLCTRL_GPIO_OE1, 100);
  1844. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1845. (GRC_LCLCTRL_GPIO_OE1 |
  1846. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1847. }
  1848. }
  1849. }
  1850. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1851. {
  1852. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1853. return 1;
  1854. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1855. if (speed != SPEED_10)
  1856. return 1;
  1857. } else if (speed == SPEED_10)
  1858. return 1;
  1859. return 0;
  1860. }
  1861. static int tg3_setup_phy(struct tg3 *, int);
  1862. #define RESET_KIND_SHUTDOWN 0
  1863. #define RESET_KIND_INIT 1
  1864. #define RESET_KIND_SUSPEND 2
  1865. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1866. static int tg3_halt_cpu(struct tg3 *, u32);
  1867. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1868. {
  1869. u32 val;
  1870. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1872. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1873. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1874. sg_dig_ctrl |=
  1875. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1876. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1877. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1878. }
  1879. return;
  1880. }
  1881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1882. tg3_bmcr_reset(tp);
  1883. val = tr32(GRC_MISC_CFG);
  1884. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1885. udelay(40);
  1886. return;
  1887. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1888. u32 phytest;
  1889. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1890. u32 phy;
  1891. tg3_writephy(tp, MII_ADVERTISE, 0);
  1892. tg3_writephy(tp, MII_BMCR,
  1893. BMCR_ANENABLE | BMCR_ANRESTART);
  1894. tg3_writephy(tp, MII_TG3_FET_TEST,
  1895. phytest | MII_TG3_FET_SHADOW_EN);
  1896. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1897. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1898. tg3_writephy(tp,
  1899. MII_TG3_FET_SHDW_AUXMODE4,
  1900. phy);
  1901. }
  1902. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1903. }
  1904. return;
  1905. } else if (do_low_power) {
  1906. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1907. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1908. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1909. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1910. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1911. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1912. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1913. }
  1914. /* The PHY should not be powered down on some chips because
  1915. * of bugs.
  1916. */
  1917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1919. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1920. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1921. return;
  1922. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1923. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1924. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1925. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1926. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1927. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1928. }
  1929. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1930. }
  1931. /* tp->lock is held. */
  1932. static int tg3_nvram_lock(struct tg3 *tp)
  1933. {
  1934. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1935. int i;
  1936. if (tp->nvram_lock_cnt == 0) {
  1937. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1938. for (i = 0; i < 8000; i++) {
  1939. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1940. break;
  1941. udelay(20);
  1942. }
  1943. if (i == 8000) {
  1944. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1945. return -ENODEV;
  1946. }
  1947. }
  1948. tp->nvram_lock_cnt++;
  1949. }
  1950. return 0;
  1951. }
  1952. /* tp->lock is held. */
  1953. static void tg3_nvram_unlock(struct tg3 *tp)
  1954. {
  1955. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1956. if (tp->nvram_lock_cnt > 0)
  1957. tp->nvram_lock_cnt--;
  1958. if (tp->nvram_lock_cnt == 0)
  1959. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1960. }
  1961. }
  1962. /* tp->lock is held. */
  1963. static void tg3_enable_nvram_access(struct tg3 *tp)
  1964. {
  1965. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1966. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1967. u32 nvaccess = tr32(NVRAM_ACCESS);
  1968. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1969. }
  1970. }
  1971. /* tp->lock is held. */
  1972. static void tg3_disable_nvram_access(struct tg3 *tp)
  1973. {
  1974. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1975. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1976. u32 nvaccess = tr32(NVRAM_ACCESS);
  1977. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1978. }
  1979. }
  1980. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1981. u32 offset, u32 *val)
  1982. {
  1983. u32 tmp;
  1984. int i;
  1985. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1986. return -EINVAL;
  1987. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1988. EEPROM_ADDR_DEVID_MASK |
  1989. EEPROM_ADDR_READ);
  1990. tw32(GRC_EEPROM_ADDR,
  1991. tmp |
  1992. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1993. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1994. EEPROM_ADDR_ADDR_MASK) |
  1995. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1996. for (i = 0; i < 1000; i++) {
  1997. tmp = tr32(GRC_EEPROM_ADDR);
  1998. if (tmp & EEPROM_ADDR_COMPLETE)
  1999. break;
  2000. msleep(1);
  2001. }
  2002. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2003. return -EBUSY;
  2004. tmp = tr32(GRC_EEPROM_DATA);
  2005. /*
  2006. * The data will always be opposite the native endian
  2007. * format. Perform a blind byteswap to compensate.
  2008. */
  2009. *val = swab32(tmp);
  2010. return 0;
  2011. }
  2012. #define NVRAM_CMD_TIMEOUT 10000
  2013. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2014. {
  2015. int i;
  2016. tw32(NVRAM_CMD, nvram_cmd);
  2017. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2018. udelay(10);
  2019. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2020. udelay(10);
  2021. break;
  2022. }
  2023. }
  2024. if (i == NVRAM_CMD_TIMEOUT)
  2025. return -EBUSY;
  2026. return 0;
  2027. }
  2028. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2029. {
  2030. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2031. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2032. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2033. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2034. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2035. addr = ((addr / tp->nvram_pagesize) <<
  2036. ATMEL_AT45DB0X1B_PAGE_POS) +
  2037. (addr % tp->nvram_pagesize);
  2038. return addr;
  2039. }
  2040. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2041. {
  2042. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2043. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2044. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2045. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2046. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2047. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2048. tp->nvram_pagesize) +
  2049. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2050. return addr;
  2051. }
  2052. /* NOTE: Data read in from NVRAM is byteswapped according to
  2053. * the byteswapping settings for all other register accesses.
  2054. * tg3 devices are BE devices, so on a BE machine, the data
  2055. * returned will be exactly as it is seen in NVRAM. On a LE
  2056. * machine, the 32-bit value will be byteswapped.
  2057. */
  2058. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2059. {
  2060. int ret;
  2061. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2062. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2063. offset = tg3_nvram_phys_addr(tp, offset);
  2064. if (offset > NVRAM_ADDR_MSK)
  2065. return -EINVAL;
  2066. ret = tg3_nvram_lock(tp);
  2067. if (ret)
  2068. return ret;
  2069. tg3_enable_nvram_access(tp);
  2070. tw32(NVRAM_ADDR, offset);
  2071. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2072. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2073. if (ret == 0)
  2074. *val = tr32(NVRAM_RDDATA);
  2075. tg3_disable_nvram_access(tp);
  2076. tg3_nvram_unlock(tp);
  2077. return ret;
  2078. }
  2079. /* Ensures NVRAM data is in bytestream format. */
  2080. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2081. {
  2082. u32 v;
  2083. int res = tg3_nvram_read(tp, offset, &v);
  2084. if (!res)
  2085. *val = cpu_to_be32(v);
  2086. return res;
  2087. }
  2088. /* tp->lock is held. */
  2089. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2090. {
  2091. u32 addr_high, addr_low;
  2092. int i;
  2093. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2094. tp->dev->dev_addr[1]);
  2095. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2096. (tp->dev->dev_addr[3] << 16) |
  2097. (tp->dev->dev_addr[4] << 8) |
  2098. (tp->dev->dev_addr[5] << 0));
  2099. for (i = 0; i < 4; i++) {
  2100. if (i == 1 && skip_mac_1)
  2101. continue;
  2102. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2103. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2104. }
  2105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2107. for (i = 0; i < 12; i++) {
  2108. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2109. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2110. }
  2111. }
  2112. addr_high = (tp->dev->dev_addr[0] +
  2113. tp->dev->dev_addr[1] +
  2114. tp->dev->dev_addr[2] +
  2115. tp->dev->dev_addr[3] +
  2116. tp->dev->dev_addr[4] +
  2117. tp->dev->dev_addr[5]) &
  2118. TX_BACKOFF_SEED_MASK;
  2119. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2120. }
  2121. static void tg3_enable_register_access(struct tg3 *tp)
  2122. {
  2123. /*
  2124. * Make sure register accesses (indirect or otherwise) will function
  2125. * correctly.
  2126. */
  2127. pci_write_config_dword(tp->pdev,
  2128. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2129. }
  2130. static int tg3_power_up(struct tg3 *tp)
  2131. {
  2132. tg3_enable_register_access(tp);
  2133. pci_set_power_state(tp->pdev, PCI_D0);
  2134. /* Switch out of Vaux if it is a NIC */
  2135. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2136. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2137. return 0;
  2138. }
  2139. static int tg3_power_down_prepare(struct tg3 *tp)
  2140. {
  2141. u32 misc_host_ctrl;
  2142. bool device_should_wake, do_low_power;
  2143. tg3_enable_register_access(tp);
  2144. /* Restore the CLKREQ setting. */
  2145. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2146. u16 lnkctl;
  2147. pci_read_config_word(tp->pdev,
  2148. tp->pcie_cap + PCI_EXP_LNKCTL,
  2149. &lnkctl);
  2150. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2151. pci_write_config_word(tp->pdev,
  2152. tp->pcie_cap + PCI_EXP_LNKCTL,
  2153. lnkctl);
  2154. }
  2155. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2156. tw32(TG3PCI_MISC_HOST_CTRL,
  2157. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2158. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2159. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2160. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2161. do_low_power = false;
  2162. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2163. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2164. struct phy_device *phydev;
  2165. u32 phyid, advertising;
  2166. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2167. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2168. tp->link_config.orig_speed = phydev->speed;
  2169. tp->link_config.orig_duplex = phydev->duplex;
  2170. tp->link_config.orig_autoneg = phydev->autoneg;
  2171. tp->link_config.orig_advertising = phydev->advertising;
  2172. advertising = ADVERTISED_TP |
  2173. ADVERTISED_Pause |
  2174. ADVERTISED_Autoneg |
  2175. ADVERTISED_10baseT_Half;
  2176. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2177. device_should_wake) {
  2178. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2179. advertising |=
  2180. ADVERTISED_100baseT_Half |
  2181. ADVERTISED_100baseT_Full |
  2182. ADVERTISED_10baseT_Full;
  2183. else
  2184. advertising |= ADVERTISED_10baseT_Full;
  2185. }
  2186. phydev->advertising = advertising;
  2187. phy_start_aneg(phydev);
  2188. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2189. if (phyid != PHY_ID_BCMAC131) {
  2190. phyid &= PHY_BCM_OUI_MASK;
  2191. if (phyid == PHY_BCM_OUI_1 ||
  2192. phyid == PHY_BCM_OUI_2 ||
  2193. phyid == PHY_BCM_OUI_3)
  2194. do_low_power = true;
  2195. }
  2196. }
  2197. } else {
  2198. do_low_power = true;
  2199. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2200. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2201. tp->link_config.orig_speed = tp->link_config.speed;
  2202. tp->link_config.orig_duplex = tp->link_config.duplex;
  2203. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2204. }
  2205. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2206. tp->link_config.speed = SPEED_10;
  2207. tp->link_config.duplex = DUPLEX_HALF;
  2208. tp->link_config.autoneg = AUTONEG_ENABLE;
  2209. tg3_setup_phy(tp, 0);
  2210. }
  2211. }
  2212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2213. u32 val;
  2214. val = tr32(GRC_VCPU_EXT_CTRL);
  2215. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2216. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2217. int i;
  2218. u32 val;
  2219. for (i = 0; i < 200; i++) {
  2220. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2221. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2222. break;
  2223. msleep(1);
  2224. }
  2225. }
  2226. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2227. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2228. WOL_DRV_STATE_SHUTDOWN |
  2229. WOL_DRV_WOL |
  2230. WOL_SET_MAGIC_PKT);
  2231. if (device_should_wake) {
  2232. u32 mac_mode;
  2233. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2234. if (do_low_power) {
  2235. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2236. udelay(40);
  2237. }
  2238. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2239. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2240. else
  2241. mac_mode = MAC_MODE_PORT_MODE_MII;
  2242. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2244. ASIC_REV_5700) {
  2245. u32 speed = (tp->tg3_flags &
  2246. TG3_FLAG_WOL_SPEED_100MB) ?
  2247. SPEED_100 : SPEED_10;
  2248. if (tg3_5700_link_polarity(tp, speed))
  2249. mac_mode |= MAC_MODE_LINK_POLARITY;
  2250. else
  2251. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2252. }
  2253. } else {
  2254. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2255. }
  2256. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2257. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2258. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2259. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2260. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2261. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2262. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2263. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2264. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2265. mac_mode |= MAC_MODE_APE_TX_EN |
  2266. MAC_MODE_APE_RX_EN |
  2267. MAC_MODE_TDE_ENABLE;
  2268. tw32_f(MAC_MODE, mac_mode);
  2269. udelay(100);
  2270. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2271. udelay(10);
  2272. }
  2273. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2274. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2276. u32 base_val;
  2277. base_val = tp->pci_clock_ctrl;
  2278. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2279. CLOCK_CTRL_TXCLK_DISABLE);
  2280. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2281. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2282. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2283. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2284. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2285. /* do nothing */
  2286. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2287. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2288. u32 newbits1, newbits2;
  2289. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2291. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2292. CLOCK_CTRL_TXCLK_DISABLE |
  2293. CLOCK_CTRL_ALTCLK);
  2294. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2295. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2296. newbits1 = CLOCK_CTRL_625_CORE;
  2297. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2298. } else {
  2299. newbits1 = CLOCK_CTRL_ALTCLK;
  2300. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2301. }
  2302. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2303. 40);
  2304. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2305. 40);
  2306. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2307. u32 newbits3;
  2308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2310. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2311. CLOCK_CTRL_TXCLK_DISABLE |
  2312. CLOCK_CTRL_44MHZ_CORE);
  2313. } else {
  2314. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2315. }
  2316. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2317. tp->pci_clock_ctrl | newbits3, 40);
  2318. }
  2319. }
  2320. if (!(device_should_wake) &&
  2321. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2322. tg3_power_down_phy(tp, do_low_power);
  2323. tg3_frob_aux_power(tp);
  2324. /* Workaround for unstable PLL clock */
  2325. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2326. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2327. u32 val = tr32(0x7d00);
  2328. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2329. tw32(0x7d00, val);
  2330. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2331. int err;
  2332. err = tg3_nvram_lock(tp);
  2333. tg3_halt_cpu(tp, RX_CPU_BASE);
  2334. if (!err)
  2335. tg3_nvram_unlock(tp);
  2336. }
  2337. }
  2338. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2339. return 0;
  2340. }
  2341. static void tg3_power_down(struct tg3 *tp)
  2342. {
  2343. tg3_power_down_prepare(tp);
  2344. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2345. pci_set_power_state(tp->pdev, PCI_D3hot);
  2346. }
  2347. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2348. {
  2349. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2350. case MII_TG3_AUX_STAT_10HALF:
  2351. *speed = SPEED_10;
  2352. *duplex = DUPLEX_HALF;
  2353. break;
  2354. case MII_TG3_AUX_STAT_10FULL:
  2355. *speed = SPEED_10;
  2356. *duplex = DUPLEX_FULL;
  2357. break;
  2358. case MII_TG3_AUX_STAT_100HALF:
  2359. *speed = SPEED_100;
  2360. *duplex = DUPLEX_HALF;
  2361. break;
  2362. case MII_TG3_AUX_STAT_100FULL:
  2363. *speed = SPEED_100;
  2364. *duplex = DUPLEX_FULL;
  2365. break;
  2366. case MII_TG3_AUX_STAT_1000HALF:
  2367. *speed = SPEED_1000;
  2368. *duplex = DUPLEX_HALF;
  2369. break;
  2370. case MII_TG3_AUX_STAT_1000FULL:
  2371. *speed = SPEED_1000;
  2372. *duplex = DUPLEX_FULL;
  2373. break;
  2374. default:
  2375. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2376. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2377. SPEED_10;
  2378. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2379. DUPLEX_HALF;
  2380. break;
  2381. }
  2382. *speed = SPEED_INVALID;
  2383. *duplex = DUPLEX_INVALID;
  2384. break;
  2385. }
  2386. }
  2387. static void tg3_phy_copper_begin(struct tg3 *tp)
  2388. {
  2389. u32 new_adv;
  2390. int i;
  2391. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2392. /* Entering low power mode. Disable gigabit and
  2393. * 100baseT advertisements.
  2394. */
  2395. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2396. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2397. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2398. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2399. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2400. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2401. } else if (tp->link_config.speed == SPEED_INVALID) {
  2402. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2403. tp->link_config.advertising &=
  2404. ~(ADVERTISED_1000baseT_Half |
  2405. ADVERTISED_1000baseT_Full);
  2406. new_adv = ADVERTISE_CSMA;
  2407. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2408. new_adv |= ADVERTISE_10HALF;
  2409. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2410. new_adv |= ADVERTISE_10FULL;
  2411. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2412. new_adv |= ADVERTISE_100HALF;
  2413. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2414. new_adv |= ADVERTISE_100FULL;
  2415. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2416. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2417. if (tp->link_config.advertising &
  2418. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2419. new_adv = 0;
  2420. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2421. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2422. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2423. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2424. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2425. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2426. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2427. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2428. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2429. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2430. } else {
  2431. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2432. }
  2433. } else {
  2434. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2435. new_adv |= ADVERTISE_CSMA;
  2436. /* Asking for a specific link mode. */
  2437. if (tp->link_config.speed == SPEED_1000) {
  2438. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2439. if (tp->link_config.duplex == DUPLEX_FULL)
  2440. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2441. else
  2442. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2443. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2444. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2445. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2446. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2447. } else {
  2448. if (tp->link_config.speed == SPEED_100) {
  2449. if (tp->link_config.duplex == DUPLEX_FULL)
  2450. new_adv |= ADVERTISE_100FULL;
  2451. else
  2452. new_adv |= ADVERTISE_100HALF;
  2453. } else {
  2454. if (tp->link_config.duplex == DUPLEX_FULL)
  2455. new_adv |= ADVERTISE_10FULL;
  2456. else
  2457. new_adv |= ADVERTISE_10HALF;
  2458. }
  2459. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2460. new_adv = 0;
  2461. }
  2462. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2463. }
  2464. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2465. u32 val;
  2466. tw32(TG3_CPMU_EEE_MODE,
  2467. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2468. /* Enable SM_DSP clock and tx 6dB coding. */
  2469. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2470. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2471. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2472. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2473. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2475. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2476. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2477. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2478. val = 0;
  2479. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2480. /* Advertise 100-BaseTX EEE ability */
  2481. if (tp->link_config.advertising &
  2482. ADVERTISED_100baseT_Full)
  2483. val |= MDIO_AN_EEE_ADV_100TX;
  2484. /* Advertise 1000-BaseT EEE ability */
  2485. if (tp->link_config.advertising &
  2486. ADVERTISED_1000baseT_Full)
  2487. val |= MDIO_AN_EEE_ADV_1000T;
  2488. }
  2489. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2490. /* Turn off SM_DSP clock. */
  2491. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2492. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2493. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2494. }
  2495. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2496. tp->link_config.speed != SPEED_INVALID) {
  2497. u32 bmcr, orig_bmcr;
  2498. tp->link_config.active_speed = tp->link_config.speed;
  2499. tp->link_config.active_duplex = tp->link_config.duplex;
  2500. bmcr = 0;
  2501. switch (tp->link_config.speed) {
  2502. default:
  2503. case SPEED_10:
  2504. break;
  2505. case SPEED_100:
  2506. bmcr |= BMCR_SPEED100;
  2507. break;
  2508. case SPEED_1000:
  2509. bmcr |= TG3_BMCR_SPEED1000;
  2510. break;
  2511. }
  2512. if (tp->link_config.duplex == DUPLEX_FULL)
  2513. bmcr |= BMCR_FULLDPLX;
  2514. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2515. (bmcr != orig_bmcr)) {
  2516. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2517. for (i = 0; i < 1500; i++) {
  2518. u32 tmp;
  2519. udelay(10);
  2520. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2521. tg3_readphy(tp, MII_BMSR, &tmp))
  2522. continue;
  2523. if (!(tmp & BMSR_LSTATUS)) {
  2524. udelay(40);
  2525. break;
  2526. }
  2527. }
  2528. tg3_writephy(tp, MII_BMCR, bmcr);
  2529. udelay(40);
  2530. }
  2531. } else {
  2532. tg3_writephy(tp, MII_BMCR,
  2533. BMCR_ANENABLE | BMCR_ANRESTART);
  2534. }
  2535. }
  2536. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2537. {
  2538. int err;
  2539. /* Turn off tap power management. */
  2540. /* Set Extended packet length bit */
  2541. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2542. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2543. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2544. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2545. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2546. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2547. udelay(40);
  2548. return err;
  2549. }
  2550. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2551. {
  2552. u32 adv_reg, all_mask = 0;
  2553. if (mask & ADVERTISED_10baseT_Half)
  2554. all_mask |= ADVERTISE_10HALF;
  2555. if (mask & ADVERTISED_10baseT_Full)
  2556. all_mask |= ADVERTISE_10FULL;
  2557. if (mask & ADVERTISED_100baseT_Half)
  2558. all_mask |= ADVERTISE_100HALF;
  2559. if (mask & ADVERTISED_100baseT_Full)
  2560. all_mask |= ADVERTISE_100FULL;
  2561. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2562. return 0;
  2563. if ((adv_reg & all_mask) != all_mask)
  2564. return 0;
  2565. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2566. u32 tg3_ctrl;
  2567. all_mask = 0;
  2568. if (mask & ADVERTISED_1000baseT_Half)
  2569. all_mask |= ADVERTISE_1000HALF;
  2570. if (mask & ADVERTISED_1000baseT_Full)
  2571. all_mask |= ADVERTISE_1000FULL;
  2572. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2573. return 0;
  2574. if ((tg3_ctrl & all_mask) != all_mask)
  2575. return 0;
  2576. }
  2577. return 1;
  2578. }
  2579. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2580. {
  2581. u32 curadv, reqadv;
  2582. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2583. return 1;
  2584. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2585. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2586. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2587. if (curadv != reqadv)
  2588. return 0;
  2589. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2590. tg3_readphy(tp, MII_LPA, rmtadv);
  2591. } else {
  2592. /* Reprogram the advertisement register, even if it
  2593. * does not affect the current link. If the link
  2594. * gets renegotiated in the future, we can save an
  2595. * additional renegotiation cycle by advertising
  2596. * it correctly in the first place.
  2597. */
  2598. if (curadv != reqadv) {
  2599. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2600. ADVERTISE_PAUSE_ASYM);
  2601. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2602. }
  2603. }
  2604. return 1;
  2605. }
  2606. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2607. {
  2608. int current_link_up;
  2609. u32 bmsr, val;
  2610. u32 lcl_adv, rmt_adv;
  2611. u16 current_speed;
  2612. u8 current_duplex;
  2613. int i, err;
  2614. tw32(MAC_EVENT, 0);
  2615. tw32_f(MAC_STATUS,
  2616. (MAC_STATUS_SYNC_CHANGED |
  2617. MAC_STATUS_CFG_CHANGED |
  2618. MAC_STATUS_MI_COMPLETION |
  2619. MAC_STATUS_LNKSTATE_CHANGED));
  2620. udelay(40);
  2621. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2622. tw32_f(MAC_MI_MODE,
  2623. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2624. udelay(80);
  2625. }
  2626. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2627. /* Some third-party PHYs need to be reset on link going
  2628. * down.
  2629. */
  2630. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2633. netif_carrier_ok(tp->dev)) {
  2634. tg3_readphy(tp, MII_BMSR, &bmsr);
  2635. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2636. !(bmsr & BMSR_LSTATUS))
  2637. force_reset = 1;
  2638. }
  2639. if (force_reset)
  2640. tg3_phy_reset(tp);
  2641. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2642. tg3_readphy(tp, MII_BMSR, &bmsr);
  2643. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2644. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2645. bmsr = 0;
  2646. if (!(bmsr & BMSR_LSTATUS)) {
  2647. err = tg3_init_5401phy_dsp(tp);
  2648. if (err)
  2649. return err;
  2650. tg3_readphy(tp, MII_BMSR, &bmsr);
  2651. for (i = 0; i < 1000; i++) {
  2652. udelay(10);
  2653. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2654. (bmsr & BMSR_LSTATUS)) {
  2655. udelay(40);
  2656. break;
  2657. }
  2658. }
  2659. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2660. TG3_PHY_REV_BCM5401_B0 &&
  2661. !(bmsr & BMSR_LSTATUS) &&
  2662. tp->link_config.active_speed == SPEED_1000) {
  2663. err = tg3_phy_reset(tp);
  2664. if (!err)
  2665. err = tg3_init_5401phy_dsp(tp);
  2666. if (err)
  2667. return err;
  2668. }
  2669. }
  2670. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2671. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2672. /* 5701 {A0,B0} CRC bug workaround */
  2673. tg3_writephy(tp, 0x15, 0x0a75);
  2674. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2675. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2676. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2677. }
  2678. /* Clear pending interrupts... */
  2679. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2680. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2681. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2682. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2683. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2684. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2687. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2688. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2689. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2690. else
  2691. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2692. }
  2693. current_link_up = 0;
  2694. current_speed = SPEED_INVALID;
  2695. current_duplex = DUPLEX_INVALID;
  2696. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2697. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2698. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2699. if (!(val & (1 << 10))) {
  2700. val |= (1 << 10);
  2701. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2702. goto relink;
  2703. }
  2704. }
  2705. bmsr = 0;
  2706. for (i = 0; i < 100; i++) {
  2707. tg3_readphy(tp, MII_BMSR, &bmsr);
  2708. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2709. (bmsr & BMSR_LSTATUS))
  2710. break;
  2711. udelay(40);
  2712. }
  2713. if (bmsr & BMSR_LSTATUS) {
  2714. u32 aux_stat, bmcr;
  2715. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2716. for (i = 0; i < 2000; i++) {
  2717. udelay(10);
  2718. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2719. aux_stat)
  2720. break;
  2721. }
  2722. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2723. &current_speed,
  2724. &current_duplex);
  2725. bmcr = 0;
  2726. for (i = 0; i < 200; i++) {
  2727. tg3_readphy(tp, MII_BMCR, &bmcr);
  2728. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2729. continue;
  2730. if (bmcr && bmcr != 0x7fff)
  2731. break;
  2732. udelay(10);
  2733. }
  2734. lcl_adv = 0;
  2735. rmt_adv = 0;
  2736. tp->link_config.active_speed = current_speed;
  2737. tp->link_config.active_duplex = current_duplex;
  2738. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2739. if ((bmcr & BMCR_ANENABLE) &&
  2740. tg3_copper_is_advertising_all(tp,
  2741. tp->link_config.advertising)) {
  2742. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2743. &rmt_adv))
  2744. current_link_up = 1;
  2745. }
  2746. } else {
  2747. if (!(bmcr & BMCR_ANENABLE) &&
  2748. tp->link_config.speed == current_speed &&
  2749. tp->link_config.duplex == current_duplex &&
  2750. tp->link_config.flowctrl ==
  2751. tp->link_config.active_flowctrl) {
  2752. current_link_up = 1;
  2753. }
  2754. }
  2755. if (current_link_up == 1 &&
  2756. tp->link_config.active_duplex == DUPLEX_FULL)
  2757. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2758. }
  2759. relink:
  2760. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2761. tg3_phy_copper_begin(tp);
  2762. tg3_readphy(tp, MII_BMSR, &bmsr);
  2763. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2764. (bmsr & BMSR_LSTATUS))
  2765. current_link_up = 1;
  2766. }
  2767. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2768. if (current_link_up == 1) {
  2769. if (tp->link_config.active_speed == SPEED_100 ||
  2770. tp->link_config.active_speed == SPEED_10)
  2771. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2772. else
  2773. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2774. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2775. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2776. else
  2777. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2778. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2779. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2780. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2782. if (current_link_up == 1 &&
  2783. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2784. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2785. else
  2786. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2787. }
  2788. /* ??? Without this setting Netgear GA302T PHY does not
  2789. * ??? send/receive packets...
  2790. */
  2791. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2792. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2793. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2794. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2795. udelay(80);
  2796. }
  2797. tw32_f(MAC_MODE, tp->mac_mode);
  2798. udelay(40);
  2799. tg3_phy_eee_adjust(tp, current_link_up);
  2800. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2801. /* Polled via timer. */
  2802. tw32_f(MAC_EVENT, 0);
  2803. } else {
  2804. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2805. }
  2806. udelay(40);
  2807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2808. current_link_up == 1 &&
  2809. tp->link_config.active_speed == SPEED_1000 &&
  2810. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2811. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2812. udelay(120);
  2813. tw32_f(MAC_STATUS,
  2814. (MAC_STATUS_SYNC_CHANGED |
  2815. MAC_STATUS_CFG_CHANGED));
  2816. udelay(40);
  2817. tg3_write_mem(tp,
  2818. NIC_SRAM_FIRMWARE_MBOX,
  2819. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2820. }
  2821. /* Prevent send BD corruption. */
  2822. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2823. u16 oldlnkctl, newlnkctl;
  2824. pci_read_config_word(tp->pdev,
  2825. tp->pcie_cap + PCI_EXP_LNKCTL,
  2826. &oldlnkctl);
  2827. if (tp->link_config.active_speed == SPEED_100 ||
  2828. tp->link_config.active_speed == SPEED_10)
  2829. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2830. else
  2831. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2832. if (newlnkctl != oldlnkctl)
  2833. pci_write_config_word(tp->pdev,
  2834. tp->pcie_cap + PCI_EXP_LNKCTL,
  2835. newlnkctl);
  2836. }
  2837. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2838. if (current_link_up)
  2839. netif_carrier_on(tp->dev);
  2840. else
  2841. netif_carrier_off(tp->dev);
  2842. tg3_link_report(tp);
  2843. }
  2844. return 0;
  2845. }
  2846. struct tg3_fiber_aneginfo {
  2847. int state;
  2848. #define ANEG_STATE_UNKNOWN 0
  2849. #define ANEG_STATE_AN_ENABLE 1
  2850. #define ANEG_STATE_RESTART_INIT 2
  2851. #define ANEG_STATE_RESTART 3
  2852. #define ANEG_STATE_DISABLE_LINK_OK 4
  2853. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2854. #define ANEG_STATE_ABILITY_DETECT 6
  2855. #define ANEG_STATE_ACK_DETECT_INIT 7
  2856. #define ANEG_STATE_ACK_DETECT 8
  2857. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2858. #define ANEG_STATE_COMPLETE_ACK 10
  2859. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2860. #define ANEG_STATE_IDLE_DETECT 12
  2861. #define ANEG_STATE_LINK_OK 13
  2862. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2863. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2864. u32 flags;
  2865. #define MR_AN_ENABLE 0x00000001
  2866. #define MR_RESTART_AN 0x00000002
  2867. #define MR_AN_COMPLETE 0x00000004
  2868. #define MR_PAGE_RX 0x00000008
  2869. #define MR_NP_LOADED 0x00000010
  2870. #define MR_TOGGLE_TX 0x00000020
  2871. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2872. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2873. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2874. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2875. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2876. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2877. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2878. #define MR_TOGGLE_RX 0x00002000
  2879. #define MR_NP_RX 0x00004000
  2880. #define MR_LINK_OK 0x80000000
  2881. unsigned long link_time, cur_time;
  2882. u32 ability_match_cfg;
  2883. int ability_match_count;
  2884. char ability_match, idle_match, ack_match;
  2885. u32 txconfig, rxconfig;
  2886. #define ANEG_CFG_NP 0x00000080
  2887. #define ANEG_CFG_ACK 0x00000040
  2888. #define ANEG_CFG_RF2 0x00000020
  2889. #define ANEG_CFG_RF1 0x00000010
  2890. #define ANEG_CFG_PS2 0x00000001
  2891. #define ANEG_CFG_PS1 0x00008000
  2892. #define ANEG_CFG_HD 0x00004000
  2893. #define ANEG_CFG_FD 0x00002000
  2894. #define ANEG_CFG_INVAL 0x00001f06
  2895. };
  2896. #define ANEG_OK 0
  2897. #define ANEG_DONE 1
  2898. #define ANEG_TIMER_ENAB 2
  2899. #define ANEG_FAILED -1
  2900. #define ANEG_STATE_SETTLE_TIME 10000
  2901. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2902. struct tg3_fiber_aneginfo *ap)
  2903. {
  2904. u16 flowctrl;
  2905. unsigned long delta;
  2906. u32 rx_cfg_reg;
  2907. int ret;
  2908. if (ap->state == ANEG_STATE_UNKNOWN) {
  2909. ap->rxconfig = 0;
  2910. ap->link_time = 0;
  2911. ap->cur_time = 0;
  2912. ap->ability_match_cfg = 0;
  2913. ap->ability_match_count = 0;
  2914. ap->ability_match = 0;
  2915. ap->idle_match = 0;
  2916. ap->ack_match = 0;
  2917. }
  2918. ap->cur_time++;
  2919. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2920. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2921. if (rx_cfg_reg != ap->ability_match_cfg) {
  2922. ap->ability_match_cfg = rx_cfg_reg;
  2923. ap->ability_match = 0;
  2924. ap->ability_match_count = 0;
  2925. } else {
  2926. if (++ap->ability_match_count > 1) {
  2927. ap->ability_match = 1;
  2928. ap->ability_match_cfg = rx_cfg_reg;
  2929. }
  2930. }
  2931. if (rx_cfg_reg & ANEG_CFG_ACK)
  2932. ap->ack_match = 1;
  2933. else
  2934. ap->ack_match = 0;
  2935. ap->idle_match = 0;
  2936. } else {
  2937. ap->idle_match = 1;
  2938. ap->ability_match_cfg = 0;
  2939. ap->ability_match_count = 0;
  2940. ap->ability_match = 0;
  2941. ap->ack_match = 0;
  2942. rx_cfg_reg = 0;
  2943. }
  2944. ap->rxconfig = rx_cfg_reg;
  2945. ret = ANEG_OK;
  2946. switch (ap->state) {
  2947. case ANEG_STATE_UNKNOWN:
  2948. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2949. ap->state = ANEG_STATE_AN_ENABLE;
  2950. /* fallthru */
  2951. case ANEG_STATE_AN_ENABLE:
  2952. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2953. if (ap->flags & MR_AN_ENABLE) {
  2954. ap->link_time = 0;
  2955. ap->cur_time = 0;
  2956. ap->ability_match_cfg = 0;
  2957. ap->ability_match_count = 0;
  2958. ap->ability_match = 0;
  2959. ap->idle_match = 0;
  2960. ap->ack_match = 0;
  2961. ap->state = ANEG_STATE_RESTART_INIT;
  2962. } else {
  2963. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2964. }
  2965. break;
  2966. case ANEG_STATE_RESTART_INIT:
  2967. ap->link_time = ap->cur_time;
  2968. ap->flags &= ~(MR_NP_LOADED);
  2969. ap->txconfig = 0;
  2970. tw32(MAC_TX_AUTO_NEG, 0);
  2971. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2972. tw32_f(MAC_MODE, tp->mac_mode);
  2973. udelay(40);
  2974. ret = ANEG_TIMER_ENAB;
  2975. ap->state = ANEG_STATE_RESTART;
  2976. /* fallthru */
  2977. case ANEG_STATE_RESTART:
  2978. delta = ap->cur_time - ap->link_time;
  2979. if (delta > ANEG_STATE_SETTLE_TIME)
  2980. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2981. else
  2982. ret = ANEG_TIMER_ENAB;
  2983. break;
  2984. case ANEG_STATE_DISABLE_LINK_OK:
  2985. ret = ANEG_DONE;
  2986. break;
  2987. case ANEG_STATE_ABILITY_DETECT_INIT:
  2988. ap->flags &= ~(MR_TOGGLE_TX);
  2989. ap->txconfig = ANEG_CFG_FD;
  2990. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2991. if (flowctrl & ADVERTISE_1000XPAUSE)
  2992. ap->txconfig |= ANEG_CFG_PS1;
  2993. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2994. ap->txconfig |= ANEG_CFG_PS2;
  2995. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2996. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2997. tw32_f(MAC_MODE, tp->mac_mode);
  2998. udelay(40);
  2999. ap->state = ANEG_STATE_ABILITY_DETECT;
  3000. break;
  3001. case ANEG_STATE_ABILITY_DETECT:
  3002. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3003. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3004. break;
  3005. case ANEG_STATE_ACK_DETECT_INIT:
  3006. ap->txconfig |= ANEG_CFG_ACK;
  3007. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3008. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3009. tw32_f(MAC_MODE, tp->mac_mode);
  3010. udelay(40);
  3011. ap->state = ANEG_STATE_ACK_DETECT;
  3012. /* fallthru */
  3013. case ANEG_STATE_ACK_DETECT:
  3014. if (ap->ack_match != 0) {
  3015. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3016. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3017. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3018. } else {
  3019. ap->state = ANEG_STATE_AN_ENABLE;
  3020. }
  3021. } else if (ap->ability_match != 0 &&
  3022. ap->rxconfig == 0) {
  3023. ap->state = ANEG_STATE_AN_ENABLE;
  3024. }
  3025. break;
  3026. case ANEG_STATE_COMPLETE_ACK_INIT:
  3027. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3028. ret = ANEG_FAILED;
  3029. break;
  3030. }
  3031. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3032. MR_LP_ADV_HALF_DUPLEX |
  3033. MR_LP_ADV_SYM_PAUSE |
  3034. MR_LP_ADV_ASYM_PAUSE |
  3035. MR_LP_ADV_REMOTE_FAULT1 |
  3036. MR_LP_ADV_REMOTE_FAULT2 |
  3037. MR_LP_ADV_NEXT_PAGE |
  3038. MR_TOGGLE_RX |
  3039. MR_NP_RX);
  3040. if (ap->rxconfig & ANEG_CFG_FD)
  3041. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3042. if (ap->rxconfig & ANEG_CFG_HD)
  3043. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3044. if (ap->rxconfig & ANEG_CFG_PS1)
  3045. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3046. if (ap->rxconfig & ANEG_CFG_PS2)
  3047. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3048. if (ap->rxconfig & ANEG_CFG_RF1)
  3049. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3050. if (ap->rxconfig & ANEG_CFG_RF2)
  3051. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3052. if (ap->rxconfig & ANEG_CFG_NP)
  3053. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3054. ap->link_time = ap->cur_time;
  3055. ap->flags ^= (MR_TOGGLE_TX);
  3056. if (ap->rxconfig & 0x0008)
  3057. ap->flags |= MR_TOGGLE_RX;
  3058. if (ap->rxconfig & ANEG_CFG_NP)
  3059. ap->flags |= MR_NP_RX;
  3060. ap->flags |= MR_PAGE_RX;
  3061. ap->state = ANEG_STATE_COMPLETE_ACK;
  3062. ret = ANEG_TIMER_ENAB;
  3063. break;
  3064. case ANEG_STATE_COMPLETE_ACK:
  3065. if (ap->ability_match != 0 &&
  3066. ap->rxconfig == 0) {
  3067. ap->state = ANEG_STATE_AN_ENABLE;
  3068. break;
  3069. }
  3070. delta = ap->cur_time - ap->link_time;
  3071. if (delta > ANEG_STATE_SETTLE_TIME) {
  3072. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3073. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3074. } else {
  3075. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3076. !(ap->flags & MR_NP_RX)) {
  3077. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3078. } else {
  3079. ret = ANEG_FAILED;
  3080. }
  3081. }
  3082. }
  3083. break;
  3084. case ANEG_STATE_IDLE_DETECT_INIT:
  3085. ap->link_time = ap->cur_time;
  3086. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3087. tw32_f(MAC_MODE, tp->mac_mode);
  3088. udelay(40);
  3089. ap->state = ANEG_STATE_IDLE_DETECT;
  3090. ret = ANEG_TIMER_ENAB;
  3091. break;
  3092. case ANEG_STATE_IDLE_DETECT:
  3093. if (ap->ability_match != 0 &&
  3094. ap->rxconfig == 0) {
  3095. ap->state = ANEG_STATE_AN_ENABLE;
  3096. break;
  3097. }
  3098. delta = ap->cur_time - ap->link_time;
  3099. if (delta > ANEG_STATE_SETTLE_TIME) {
  3100. /* XXX another gem from the Broadcom driver :( */
  3101. ap->state = ANEG_STATE_LINK_OK;
  3102. }
  3103. break;
  3104. case ANEG_STATE_LINK_OK:
  3105. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3106. ret = ANEG_DONE;
  3107. break;
  3108. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3109. /* ??? unimplemented */
  3110. break;
  3111. case ANEG_STATE_NEXT_PAGE_WAIT:
  3112. /* ??? unimplemented */
  3113. break;
  3114. default:
  3115. ret = ANEG_FAILED;
  3116. break;
  3117. }
  3118. return ret;
  3119. }
  3120. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3121. {
  3122. int res = 0;
  3123. struct tg3_fiber_aneginfo aninfo;
  3124. int status = ANEG_FAILED;
  3125. unsigned int tick;
  3126. u32 tmp;
  3127. tw32_f(MAC_TX_AUTO_NEG, 0);
  3128. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3129. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3130. udelay(40);
  3131. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3132. udelay(40);
  3133. memset(&aninfo, 0, sizeof(aninfo));
  3134. aninfo.flags |= MR_AN_ENABLE;
  3135. aninfo.state = ANEG_STATE_UNKNOWN;
  3136. aninfo.cur_time = 0;
  3137. tick = 0;
  3138. while (++tick < 195000) {
  3139. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3140. if (status == ANEG_DONE || status == ANEG_FAILED)
  3141. break;
  3142. udelay(1);
  3143. }
  3144. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3145. tw32_f(MAC_MODE, tp->mac_mode);
  3146. udelay(40);
  3147. *txflags = aninfo.txconfig;
  3148. *rxflags = aninfo.flags;
  3149. if (status == ANEG_DONE &&
  3150. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3151. MR_LP_ADV_FULL_DUPLEX)))
  3152. res = 1;
  3153. return res;
  3154. }
  3155. static void tg3_init_bcm8002(struct tg3 *tp)
  3156. {
  3157. u32 mac_status = tr32(MAC_STATUS);
  3158. int i;
  3159. /* Reset when initting first time or we have a link. */
  3160. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3161. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3162. return;
  3163. /* Set PLL lock range. */
  3164. tg3_writephy(tp, 0x16, 0x8007);
  3165. /* SW reset */
  3166. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3167. /* Wait for reset to complete. */
  3168. /* XXX schedule_timeout() ... */
  3169. for (i = 0; i < 500; i++)
  3170. udelay(10);
  3171. /* Config mode; select PMA/Ch 1 regs. */
  3172. tg3_writephy(tp, 0x10, 0x8411);
  3173. /* Enable auto-lock and comdet, select txclk for tx. */
  3174. tg3_writephy(tp, 0x11, 0x0a10);
  3175. tg3_writephy(tp, 0x18, 0x00a0);
  3176. tg3_writephy(tp, 0x16, 0x41ff);
  3177. /* Assert and deassert POR. */
  3178. tg3_writephy(tp, 0x13, 0x0400);
  3179. udelay(40);
  3180. tg3_writephy(tp, 0x13, 0x0000);
  3181. tg3_writephy(tp, 0x11, 0x0a50);
  3182. udelay(40);
  3183. tg3_writephy(tp, 0x11, 0x0a10);
  3184. /* Wait for signal to stabilize */
  3185. /* XXX schedule_timeout() ... */
  3186. for (i = 0; i < 15000; i++)
  3187. udelay(10);
  3188. /* Deselect the channel register so we can read the PHYID
  3189. * later.
  3190. */
  3191. tg3_writephy(tp, 0x10, 0x8011);
  3192. }
  3193. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3194. {
  3195. u16 flowctrl;
  3196. u32 sg_dig_ctrl, sg_dig_status;
  3197. u32 serdes_cfg, expected_sg_dig_ctrl;
  3198. int workaround, port_a;
  3199. int current_link_up;
  3200. serdes_cfg = 0;
  3201. expected_sg_dig_ctrl = 0;
  3202. workaround = 0;
  3203. port_a = 1;
  3204. current_link_up = 0;
  3205. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3206. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3207. workaround = 1;
  3208. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3209. port_a = 0;
  3210. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3211. /* preserve bits 20-23 for voltage regulator */
  3212. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3213. }
  3214. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3215. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3216. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3217. if (workaround) {
  3218. u32 val = serdes_cfg;
  3219. if (port_a)
  3220. val |= 0xc010000;
  3221. else
  3222. val |= 0x4010000;
  3223. tw32_f(MAC_SERDES_CFG, val);
  3224. }
  3225. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3226. }
  3227. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3228. tg3_setup_flow_control(tp, 0, 0);
  3229. current_link_up = 1;
  3230. }
  3231. goto out;
  3232. }
  3233. /* Want auto-negotiation. */
  3234. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3235. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3236. if (flowctrl & ADVERTISE_1000XPAUSE)
  3237. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3238. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3239. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3240. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3241. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3242. tp->serdes_counter &&
  3243. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3244. MAC_STATUS_RCVD_CFG)) ==
  3245. MAC_STATUS_PCS_SYNCED)) {
  3246. tp->serdes_counter--;
  3247. current_link_up = 1;
  3248. goto out;
  3249. }
  3250. restart_autoneg:
  3251. if (workaround)
  3252. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3253. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3254. udelay(5);
  3255. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3256. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3257. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3258. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3259. MAC_STATUS_SIGNAL_DET)) {
  3260. sg_dig_status = tr32(SG_DIG_STATUS);
  3261. mac_status = tr32(MAC_STATUS);
  3262. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3263. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3264. u32 local_adv = 0, remote_adv = 0;
  3265. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3266. local_adv |= ADVERTISE_1000XPAUSE;
  3267. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3268. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3269. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3270. remote_adv |= LPA_1000XPAUSE;
  3271. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3272. remote_adv |= LPA_1000XPAUSE_ASYM;
  3273. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3274. current_link_up = 1;
  3275. tp->serdes_counter = 0;
  3276. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3277. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3278. if (tp->serdes_counter)
  3279. tp->serdes_counter--;
  3280. else {
  3281. if (workaround) {
  3282. u32 val = serdes_cfg;
  3283. if (port_a)
  3284. val |= 0xc010000;
  3285. else
  3286. val |= 0x4010000;
  3287. tw32_f(MAC_SERDES_CFG, val);
  3288. }
  3289. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3290. udelay(40);
  3291. /* Link parallel detection - link is up */
  3292. /* only if we have PCS_SYNC and not */
  3293. /* receiving config code words */
  3294. mac_status = tr32(MAC_STATUS);
  3295. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3296. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3297. tg3_setup_flow_control(tp, 0, 0);
  3298. current_link_up = 1;
  3299. tp->phy_flags |=
  3300. TG3_PHYFLG_PARALLEL_DETECT;
  3301. tp->serdes_counter =
  3302. SERDES_PARALLEL_DET_TIMEOUT;
  3303. } else
  3304. goto restart_autoneg;
  3305. }
  3306. }
  3307. } else {
  3308. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3309. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3310. }
  3311. out:
  3312. return current_link_up;
  3313. }
  3314. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3315. {
  3316. int current_link_up = 0;
  3317. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3318. goto out;
  3319. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3320. u32 txflags, rxflags;
  3321. int i;
  3322. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3323. u32 local_adv = 0, remote_adv = 0;
  3324. if (txflags & ANEG_CFG_PS1)
  3325. local_adv |= ADVERTISE_1000XPAUSE;
  3326. if (txflags & ANEG_CFG_PS2)
  3327. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3328. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3329. remote_adv |= LPA_1000XPAUSE;
  3330. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3331. remote_adv |= LPA_1000XPAUSE_ASYM;
  3332. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3333. current_link_up = 1;
  3334. }
  3335. for (i = 0; i < 30; i++) {
  3336. udelay(20);
  3337. tw32_f(MAC_STATUS,
  3338. (MAC_STATUS_SYNC_CHANGED |
  3339. MAC_STATUS_CFG_CHANGED));
  3340. udelay(40);
  3341. if ((tr32(MAC_STATUS) &
  3342. (MAC_STATUS_SYNC_CHANGED |
  3343. MAC_STATUS_CFG_CHANGED)) == 0)
  3344. break;
  3345. }
  3346. mac_status = tr32(MAC_STATUS);
  3347. if (current_link_up == 0 &&
  3348. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3349. !(mac_status & MAC_STATUS_RCVD_CFG))
  3350. current_link_up = 1;
  3351. } else {
  3352. tg3_setup_flow_control(tp, 0, 0);
  3353. /* Forcing 1000FD link up. */
  3354. current_link_up = 1;
  3355. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3356. udelay(40);
  3357. tw32_f(MAC_MODE, tp->mac_mode);
  3358. udelay(40);
  3359. }
  3360. out:
  3361. return current_link_up;
  3362. }
  3363. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3364. {
  3365. u32 orig_pause_cfg;
  3366. u16 orig_active_speed;
  3367. u8 orig_active_duplex;
  3368. u32 mac_status;
  3369. int current_link_up;
  3370. int i;
  3371. orig_pause_cfg = tp->link_config.active_flowctrl;
  3372. orig_active_speed = tp->link_config.active_speed;
  3373. orig_active_duplex = tp->link_config.active_duplex;
  3374. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3375. netif_carrier_ok(tp->dev) &&
  3376. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3377. mac_status = tr32(MAC_STATUS);
  3378. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3379. MAC_STATUS_SIGNAL_DET |
  3380. MAC_STATUS_CFG_CHANGED |
  3381. MAC_STATUS_RCVD_CFG);
  3382. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3383. MAC_STATUS_SIGNAL_DET)) {
  3384. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3385. MAC_STATUS_CFG_CHANGED));
  3386. return 0;
  3387. }
  3388. }
  3389. tw32_f(MAC_TX_AUTO_NEG, 0);
  3390. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3391. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3392. tw32_f(MAC_MODE, tp->mac_mode);
  3393. udelay(40);
  3394. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3395. tg3_init_bcm8002(tp);
  3396. /* Enable link change event even when serdes polling. */
  3397. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3398. udelay(40);
  3399. current_link_up = 0;
  3400. mac_status = tr32(MAC_STATUS);
  3401. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3402. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3403. else
  3404. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3405. tp->napi[0].hw_status->status =
  3406. (SD_STATUS_UPDATED |
  3407. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3408. for (i = 0; i < 100; i++) {
  3409. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3410. MAC_STATUS_CFG_CHANGED));
  3411. udelay(5);
  3412. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3413. MAC_STATUS_CFG_CHANGED |
  3414. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3415. break;
  3416. }
  3417. mac_status = tr32(MAC_STATUS);
  3418. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3419. current_link_up = 0;
  3420. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3421. tp->serdes_counter == 0) {
  3422. tw32_f(MAC_MODE, (tp->mac_mode |
  3423. MAC_MODE_SEND_CONFIGS));
  3424. udelay(1);
  3425. tw32_f(MAC_MODE, tp->mac_mode);
  3426. }
  3427. }
  3428. if (current_link_up == 1) {
  3429. tp->link_config.active_speed = SPEED_1000;
  3430. tp->link_config.active_duplex = DUPLEX_FULL;
  3431. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3432. LED_CTRL_LNKLED_OVERRIDE |
  3433. LED_CTRL_1000MBPS_ON));
  3434. } else {
  3435. tp->link_config.active_speed = SPEED_INVALID;
  3436. tp->link_config.active_duplex = DUPLEX_INVALID;
  3437. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3438. LED_CTRL_LNKLED_OVERRIDE |
  3439. LED_CTRL_TRAFFIC_OVERRIDE));
  3440. }
  3441. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3442. if (current_link_up)
  3443. netif_carrier_on(tp->dev);
  3444. else
  3445. netif_carrier_off(tp->dev);
  3446. tg3_link_report(tp);
  3447. } else {
  3448. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3449. if (orig_pause_cfg != now_pause_cfg ||
  3450. orig_active_speed != tp->link_config.active_speed ||
  3451. orig_active_duplex != tp->link_config.active_duplex)
  3452. tg3_link_report(tp);
  3453. }
  3454. return 0;
  3455. }
  3456. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3457. {
  3458. int current_link_up, err = 0;
  3459. u32 bmsr, bmcr;
  3460. u16 current_speed;
  3461. u8 current_duplex;
  3462. u32 local_adv, remote_adv;
  3463. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3464. tw32_f(MAC_MODE, tp->mac_mode);
  3465. udelay(40);
  3466. tw32(MAC_EVENT, 0);
  3467. tw32_f(MAC_STATUS,
  3468. (MAC_STATUS_SYNC_CHANGED |
  3469. MAC_STATUS_CFG_CHANGED |
  3470. MAC_STATUS_MI_COMPLETION |
  3471. MAC_STATUS_LNKSTATE_CHANGED));
  3472. udelay(40);
  3473. if (force_reset)
  3474. tg3_phy_reset(tp);
  3475. current_link_up = 0;
  3476. current_speed = SPEED_INVALID;
  3477. current_duplex = DUPLEX_INVALID;
  3478. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3479. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3481. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3482. bmsr |= BMSR_LSTATUS;
  3483. else
  3484. bmsr &= ~BMSR_LSTATUS;
  3485. }
  3486. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3487. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3488. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3489. /* do nothing, just check for link up at the end */
  3490. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3491. u32 adv, new_adv;
  3492. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3493. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3494. ADVERTISE_1000XPAUSE |
  3495. ADVERTISE_1000XPSE_ASYM |
  3496. ADVERTISE_SLCT);
  3497. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3498. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3499. new_adv |= ADVERTISE_1000XHALF;
  3500. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3501. new_adv |= ADVERTISE_1000XFULL;
  3502. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3503. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3504. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3505. tg3_writephy(tp, MII_BMCR, bmcr);
  3506. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3507. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3508. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3509. return err;
  3510. }
  3511. } else {
  3512. u32 new_bmcr;
  3513. bmcr &= ~BMCR_SPEED1000;
  3514. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3515. if (tp->link_config.duplex == DUPLEX_FULL)
  3516. new_bmcr |= BMCR_FULLDPLX;
  3517. if (new_bmcr != bmcr) {
  3518. /* BMCR_SPEED1000 is a reserved bit that needs
  3519. * to be set on write.
  3520. */
  3521. new_bmcr |= BMCR_SPEED1000;
  3522. /* Force a linkdown */
  3523. if (netif_carrier_ok(tp->dev)) {
  3524. u32 adv;
  3525. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3526. adv &= ~(ADVERTISE_1000XFULL |
  3527. ADVERTISE_1000XHALF |
  3528. ADVERTISE_SLCT);
  3529. tg3_writephy(tp, MII_ADVERTISE, adv);
  3530. tg3_writephy(tp, MII_BMCR, bmcr |
  3531. BMCR_ANRESTART |
  3532. BMCR_ANENABLE);
  3533. udelay(10);
  3534. netif_carrier_off(tp->dev);
  3535. }
  3536. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3537. bmcr = new_bmcr;
  3538. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3539. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3540. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3541. ASIC_REV_5714) {
  3542. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3543. bmsr |= BMSR_LSTATUS;
  3544. else
  3545. bmsr &= ~BMSR_LSTATUS;
  3546. }
  3547. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3548. }
  3549. }
  3550. if (bmsr & BMSR_LSTATUS) {
  3551. current_speed = SPEED_1000;
  3552. current_link_up = 1;
  3553. if (bmcr & BMCR_FULLDPLX)
  3554. current_duplex = DUPLEX_FULL;
  3555. else
  3556. current_duplex = DUPLEX_HALF;
  3557. local_adv = 0;
  3558. remote_adv = 0;
  3559. if (bmcr & BMCR_ANENABLE) {
  3560. u32 common;
  3561. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3562. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3563. common = local_adv & remote_adv;
  3564. if (common & (ADVERTISE_1000XHALF |
  3565. ADVERTISE_1000XFULL)) {
  3566. if (common & ADVERTISE_1000XFULL)
  3567. current_duplex = DUPLEX_FULL;
  3568. else
  3569. current_duplex = DUPLEX_HALF;
  3570. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3571. /* Link is up via parallel detect */
  3572. } else {
  3573. current_link_up = 0;
  3574. }
  3575. }
  3576. }
  3577. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3578. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3579. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3580. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3581. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3582. tw32_f(MAC_MODE, tp->mac_mode);
  3583. udelay(40);
  3584. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3585. tp->link_config.active_speed = current_speed;
  3586. tp->link_config.active_duplex = current_duplex;
  3587. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3588. if (current_link_up)
  3589. netif_carrier_on(tp->dev);
  3590. else {
  3591. netif_carrier_off(tp->dev);
  3592. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3593. }
  3594. tg3_link_report(tp);
  3595. }
  3596. return err;
  3597. }
  3598. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3599. {
  3600. if (tp->serdes_counter) {
  3601. /* Give autoneg time to complete. */
  3602. tp->serdes_counter--;
  3603. return;
  3604. }
  3605. if (!netif_carrier_ok(tp->dev) &&
  3606. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3607. u32 bmcr;
  3608. tg3_readphy(tp, MII_BMCR, &bmcr);
  3609. if (bmcr & BMCR_ANENABLE) {
  3610. u32 phy1, phy2;
  3611. /* Select shadow register 0x1f */
  3612. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3613. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3614. /* Select expansion interrupt status register */
  3615. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3616. MII_TG3_DSP_EXP1_INT_STAT);
  3617. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3618. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3619. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3620. /* We have signal detect and not receiving
  3621. * config code words, link is up by parallel
  3622. * detection.
  3623. */
  3624. bmcr &= ~BMCR_ANENABLE;
  3625. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3626. tg3_writephy(tp, MII_BMCR, bmcr);
  3627. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3628. }
  3629. }
  3630. } else if (netif_carrier_ok(tp->dev) &&
  3631. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3632. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3633. u32 phy2;
  3634. /* Select expansion interrupt status register */
  3635. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3636. MII_TG3_DSP_EXP1_INT_STAT);
  3637. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3638. if (phy2 & 0x20) {
  3639. u32 bmcr;
  3640. /* Config code words received, turn on autoneg. */
  3641. tg3_readphy(tp, MII_BMCR, &bmcr);
  3642. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3643. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3644. }
  3645. }
  3646. }
  3647. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3648. {
  3649. int err;
  3650. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3651. err = tg3_setup_fiber_phy(tp, force_reset);
  3652. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3653. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3654. else
  3655. err = tg3_setup_copper_phy(tp, force_reset);
  3656. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3657. u32 val, scale;
  3658. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3659. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3660. scale = 65;
  3661. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3662. scale = 6;
  3663. else
  3664. scale = 12;
  3665. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3666. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3667. tw32(GRC_MISC_CFG, val);
  3668. }
  3669. if (tp->link_config.active_speed == SPEED_1000 &&
  3670. tp->link_config.active_duplex == DUPLEX_HALF)
  3671. tw32(MAC_TX_LENGTHS,
  3672. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3673. (6 << TX_LENGTHS_IPG_SHIFT) |
  3674. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3675. else
  3676. tw32(MAC_TX_LENGTHS,
  3677. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3678. (6 << TX_LENGTHS_IPG_SHIFT) |
  3679. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3680. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3681. if (netif_carrier_ok(tp->dev)) {
  3682. tw32(HOSTCC_STAT_COAL_TICKS,
  3683. tp->coal.stats_block_coalesce_usecs);
  3684. } else {
  3685. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3686. }
  3687. }
  3688. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3689. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3690. if (!netif_carrier_ok(tp->dev))
  3691. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3692. tp->pwrmgmt_thresh;
  3693. else
  3694. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3695. tw32(PCIE_PWR_MGMT_THRESH, val);
  3696. }
  3697. return err;
  3698. }
  3699. static inline int tg3_irq_sync(struct tg3 *tp)
  3700. {
  3701. return tp->irq_sync;
  3702. }
  3703. /* This is called whenever we suspect that the system chipset is re-
  3704. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3705. * is bogus tx completions. We try to recover by setting the
  3706. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3707. * in the workqueue.
  3708. */
  3709. static void tg3_tx_recover(struct tg3 *tp)
  3710. {
  3711. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3712. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3713. netdev_warn(tp->dev,
  3714. "The system may be re-ordering memory-mapped I/O "
  3715. "cycles to the network device, attempting to recover. "
  3716. "Please report the problem to the driver maintainer "
  3717. "and include system chipset information.\n");
  3718. spin_lock(&tp->lock);
  3719. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3720. spin_unlock(&tp->lock);
  3721. }
  3722. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3723. {
  3724. /* Tell compiler to fetch tx indices from memory. */
  3725. barrier();
  3726. return tnapi->tx_pending -
  3727. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3728. }
  3729. /* Tigon3 never reports partial packet sends. So we do not
  3730. * need special logic to handle SKBs that have not had all
  3731. * of their frags sent yet, like SunGEM does.
  3732. */
  3733. static void tg3_tx(struct tg3_napi *tnapi)
  3734. {
  3735. struct tg3 *tp = tnapi->tp;
  3736. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3737. u32 sw_idx = tnapi->tx_cons;
  3738. struct netdev_queue *txq;
  3739. int index = tnapi - tp->napi;
  3740. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3741. index--;
  3742. txq = netdev_get_tx_queue(tp->dev, index);
  3743. while (sw_idx != hw_idx) {
  3744. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3745. struct sk_buff *skb = ri->skb;
  3746. int i, tx_bug = 0;
  3747. if (unlikely(skb == NULL)) {
  3748. tg3_tx_recover(tp);
  3749. return;
  3750. }
  3751. pci_unmap_single(tp->pdev,
  3752. dma_unmap_addr(ri, mapping),
  3753. skb_headlen(skb),
  3754. PCI_DMA_TODEVICE);
  3755. ri->skb = NULL;
  3756. sw_idx = NEXT_TX(sw_idx);
  3757. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3758. ri = &tnapi->tx_buffers[sw_idx];
  3759. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3760. tx_bug = 1;
  3761. pci_unmap_page(tp->pdev,
  3762. dma_unmap_addr(ri, mapping),
  3763. skb_shinfo(skb)->frags[i].size,
  3764. PCI_DMA_TODEVICE);
  3765. sw_idx = NEXT_TX(sw_idx);
  3766. }
  3767. dev_kfree_skb(skb);
  3768. if (unlikely(tx_bug)) {
  3769. tg3_tx_recover(tp);
  3770. return;
  3771. }
  3772. }
  3773. tnapi->tx_cons = sw_idx;
  3774. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3775. * before checking for netif_queue_stopped(). Without the
  3776. * memory barrier, there is a small possibility that tg3_start_xmit()
  3777. * will miss it and cause the queue to be stopped forever.
  3778. */
  3779. smp_mb();
  3780. if (unlikely(netif_tx_queue_stopped(txq) &&
  3781. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3782. __netif_tx_lock(txq, smp_processor_id());
  3783. if (netif_tx_queue_stopped(txq) &&
  3784. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3785. netif_tx_wake_queue(txq);
  3786. __netif_tx_unlock(txq);
  3787. }
  3788. }
  3789. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3790. {
  3791. if (!ri->skb)
  3792. return;
  3793. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3794. map_sz, PCI_DMA_FROMDEVICE);
  3795. dev_kfree_skb_any(ri->skb);
  3796. ri->skb = NULL;
  3797. }
  3798. /* Returns size of skb allocated or < 0 on error.
  3799. *
  3800. * We only need to fill in the address because the other members
  3801. * of the RX descriptor are invariant, see tg3_init_rings.
  3802. *
  3803. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3804. * posting buffers we only dirty the first cache line of the RX
  3805. * descriptor (containing the address). Whereas for the RX status
  3806. * buffers the cpu only reads the last cacheline of the RX descriptor
  3807. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3808. */
  3809. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3810. u32 opaque_key, u32 dest_idx_unmasked)
  3811. {
  3812. struct tg3_rx_buffer_desc *desc;
  3813. struct ring_info *map;
  3814. struct sk_buff *skb;
  3815. dma_addr_t mapping;
  3816. int skb_size, dest_idx;
  3817. switch (opaque_key) {
  3818. case RXD_OPAQUE_RING_STD:
  3819. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3820. desc = &tpr->rx_std[dest_idx];
  3821. map = &tpr->rx_std_buffers[dest_idx];
  3822. skb_size = tp->rx_pkt_map_sz;
  3823. break;
  3824. case RXD_OPAQUE_RING_JUMBO:
  3825. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3826. desc = &tpr->rx_jmb[dest_idx].std;
  3827. map = &tpr->rx_jmb_buffers[dest_idx];
  3828. skb_size = TG3_RX_JMB_MAP_SZ;
  3829. break;
  3830. default:
  3831. return -EINVAL;
  3832. }
  3833. /* Do not overwrite any of the map or rp information
  3834. * until we are sure we can commit to a new buffer.
  3835. *
  3836. * Callers depend upon this behavior and assume that
  3837. * we leave everything unchanged if we fail.
  3838. */
  3839. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3840. if (skb == NULL)
  3841. return -ENOMEM;
  3842. skb_reserve(skb, tp->rx_offset);
  3843. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3844. PCI_DMA_FROMDEVICE);
  3845. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3846. dev_kfree_skb(skb);
  3847. return -EIO;
  3848. }
  3849. map->skb = skb;
  3850. dma_unmap_addr_set(map, mapping, mapping);
  3851. desc->addr_hi = ((u64)mapping >> 32);
  3852. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3853. return skb_size;
  3854. }
  3855. /* We only need to move over in the address because the other
  3856. * members of the RX descriptor are invariant. See notes above
  3857. * tg3_alloc_rx_skb for full details.
  3858. */
  3859. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3860. struct tg3_rx_prodring_set *dpr,
  3861. u32 opaque_key, int src_idx,
  3862. u32 dest_idx_unmasked)
  3863. {
  3864. struct tg3 *tp = tnapi->tp;
  3865. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3866. struct ring_info *src_map, *dest_map;
  3867. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3868. int dest_idx;
  3869. switch (opaque_key) {
  3870. case RXD_OPAQUE_RING_STD:
  3871. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3872. dest_desc = &dpr->rx_std[dest_idx];
  3873. dest_map = &dpr->rx_std_buffers[dest_idx];
  3874. src_desc = &spr->rx_std[src_idx];
  3875. src_map = &spr->rx_std_buffers[src_idx];
  3876. break;
  3877. case RXD_OPAQUE_RING_JUMBO:
  3878. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3879. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3880. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3881. src_desc = &spr->rx_jmb[src_idx].std;
  3882. src_map = &spr->rx_jmb_buffers[src_idx];
  3883. break;
  3884. default:
  3885. return;
  3886. }
  3887. dest_map->skb = src_map->skb;
  3888. dma_unmap_addr_set(dest_map, mapping,
  3889. dma_unmap_addr(src_map, mapping));
  3890. dest_desc->addr_hi = src_desc->addr_hi;
  3891. dest_desc->addr_lo = src_desc->addr_lo;
  3892. /* Ensure that the update to the skb happens after the physical
  3893. * addresses have been transferred to the new BD location.
  3894. */
  3895. smp_wmb();
  3896. src_map->skb = NULL;
  3897. }
  3898. /* The RX ring scheme is composed of multiple rings which post fresh
  3899. * buffers to the chip, and one special ring the chip uses to report
  3900. * status back to the host.
  3901. *
  3902. * The special ring reports the status of received packets to the
  3903. * host. The chip does not write into the original descriptor the
  3904. * RX buffer was obtained from. The chip simply takes the original
  3905. * descriptor as provided by the host, updates the status and length
  3906. * field, then writes this into the next status ring entry.
  3907. *
  3908. * Each ring the host uses to post buffers to the chip is described
  3909. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3910. * it is first placed into the on-chip ram. When the packet's length
  3911. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3912. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3913. * which is within the range of the new packet's length is chosen.
  3914. *
  3915. * The "separate ring for rx status" scheme may sound queer, but it makes
  3916. * sense from a cache coherency perspective. If only the host writes
  3917. * to the buffer post rings, and only the chip writes to the rx status
  3918. * rings, then cache lines never move beyond shared-modified state.
  3919. * If both the host and chip were to write into the same ring, cache line
  3920. * eviction could occur since both entities want it in an exclusive state.
  3921. */
  3922. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3923. {
  3924. struct tg3 *tp = tnapi->tp;
  3925. u32 work_mask, rx_std_posted = 0;
  3926. u32 std_prod_idx, jmb_prod_idx;
  3927. u32 sw_idx = tnapi->rx_rcb_ptr;
  3928. u16 hw_idx;
  3929. int received;
  3930. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3931. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3932. /*
  3933. * We need to order the read of hw_idx and the read of
  3934. * the opaque cookie.
  3935. */
  3936. rmb();
  3937. work_mask = 0;
  3938. received = 0;
  3939. std_prod_idx = tpr->rx_std_prod_idx;
  3940. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3941. while (sw_idx != hw_idx && budget > 0) {
  3942. struct ring_info *ri;
  3943. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3944. unsigned int len;
  3945. struct sk_buff *skb;
  3946. dma_addr_t dma_addr;
  3947. u32 opaque_key, desc_idx, *post_ptr;
  3948. bool hw_vlan __maybe_unused = false;
  3949. u16 vtag __maybe_unused = 0;
  3950. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3951. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3952. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3953. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3954. dma_addr = dma_unmap_addr(ri, mapping);
  3955. skb = ri->skb;
  3956. post_ptr = &std_prod_idx;
  3957. rx_std_posted++;
  3958. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3959. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3960. dma_addr = dma_unmap_addr(ri, mapping);
  3961. skb = ri->skb;
  3962. post_ptr = &jmb_prod_idx;
  3963. } else
  3964. goto next_pkt_nopost;
  3965. work_mask |= opaque_key;
  3966. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3967. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3968. drop_it:
  3969. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3970. desc_idx, *post_ptr);
  3971. drop_it_no_recycle:
  3972. /* Other statistics kept track of by card. */
  3973. tp->rx_dropped++;
  3974. goto next_pkt;
  3975. }
  3976. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3977. ETH_FCS_LEN;
  3978. if (len > TG3_RX_COPY_THRESH(tp)) {
  3979. int skb_size;
  3980. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3981. *post_ptr);
  3982. if (skb_size < 0)
  3983. goto drop_it;
  3984. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3985. PCI_DMA_FROMDEVICE);
  3986. /* Ensure that the update to the skb happens
  3987. * after the usage of the old DMA mapping.
  3988. */
  3989. smp_wmb();
  3990. ri->skb = NULL;
  3991. skb_put(skb, len);
  3992. } else {
  3993. struct sk_buff *copy_skb;
  3994. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3995. desc_idx, *post_ptr);
  3996. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3997. TG3_RAW_IP_ALIGN);
  3998. if (copy_skb == NULL)
  3999. goto drop_it_no_recycle;
  4000. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  4001. skb_put(copy_skb, len);
  4002. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4003. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4004. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4005. /* We'll reuse the original ring buffer. */
  4006. skb = copy_skb;
  4007. }
  4008. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4009. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4010. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4011. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4012. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4013. else
  4014. skb_checksum_none_assert(skb);
  4015. skb->protocol = eth_type_trans(skb, tp->dev);
  4016. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4017. skb->protocol != htons(ETH_P_8021Q)) {
  4018. dev_kfree_skb(skb);
  4019. goto drop_it_no_recycle;
  4020. }
  4021. if (desc->type_flags & RXD_FLAG_VLAN &&
  4022. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  4023. vtag = desc->err_vlan & RXD_VLAN_MASK;
  4024. #if TG3_VLAN_TAG_USED
  4025. if (tp->vlgrp)
  4026. hw_vlan = true;
  4027. else
  4028. #endif
  4029. {
  4030. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  4031. __skb_push(skb, VLAN_HLEN);
  4032. memmove(ve, skb->data + VLAN_HLEN,
  4033. ETH_ALEN * 2);
  4034. ve->h_vlan_proto = htons(ETH_P_8021Q);
  4035. ve->h_vlan_TCI = htons(vtag);
  4036. }
  4037. }
  4038. #if TG3_VLAN_TAG_USED
  4039. if (hw_vlan)
  4040. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  4041. else
  4042. #endif
  4043. napi_gro_receive(&tnapi->napi, skb);
  4044. received++;
  4045. budget--;
  4046. next_pkt:
  4047. (*post_ptr)++;
  4048. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4049. tpr->rx_std_prod_idx = std_prod_idx &
  4050. tp->rx_std_ring_mask;
  4051. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4052. tpr->rx_std_prod_idx);
  4053. work_mask &= ~RXD_OPAQUE_RING_STD;
  4054. rx_std_posted = 0;
  4055. }
  4056. next_pkt_nopost:
  4057. sw_idx++;
  4058. sw_idx &= tp->rx_ret_ring_mask;
  4059. /* Refresh hw_idx to see if there is new work */
  4060. if (sw_idx == hw_idx) {
  4061. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4062. rmb();
  4063. }
  4064. }
  4065. /* ACK the status ring. */
  4066. tnapi->rx_rcb_ptr = sw_idx;
  4067. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4068. /* Refill RX ring(s). */
  4069. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4070. if (work_mask & RXD_OPAQUE_RING_STD) {
  4071. tpr->rx_std_prod_idx = std_prod_idx &
  4072. tp->rx_std_ring_mask;
  4073. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4074. tpr->rx_std_prod_idx);
  4075. }
  4076. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4077. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4078. tp->rx_jmb_ring_mask;
  4079. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4080. tpr->rx_jmb_prod_idx);
  4081. }
  4082. mmiowb();
  4083. } else if (work_mask) {
  4084. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4085. * updated before the producer indices can be updated.
  4086. */
  4087. smp_wmb();
  4088. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4089. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4090. if (tnapi != &tp->napi[1])
  4091. napi_schedule(&tp->napi[1].napi);
  4092. }
  4093. return received;
  4094. }
  4095. static void tg3_poll_link(struct tg3 *tp)
  4096. {
  4097. /* handle link change and other phy events */
  4098. if (!(tp->tg3_flags &
  4099. (TG3_FLAG_USE_LINKCHG_REG |
  4100. TG3_FLAG_POLL_SERDES))) {
  4101. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4102. if (sblk->status & SD_STATUS_LINK_CHG) {
  4103. sblk->status = SD_STATUS_UPDATED |
  4104. (sblk->status & ~SD_STATUS_LINK_CHG);
  4105. spin_lock(&tp->lock);
  4106. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4107. tw32_f(MAC_STATUS,
  4108. (MAC_STATUS_SYNC_CHANGED |
  4109. MAC_STATUS_CFG_CHANGED |
  4110. MAC_STATUS_MI_COMPLETION |
  4111. MAC_STATUS_LNKSTATE_CHANGED));
  4112. udelay(40);
  4113. } else
  4114. tg3_setup_phy(tp, 0);
  4115. spin_unlock(&tp->lock);
  4116. }
  4117. }
  4118. }
  4119. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4120. struct tg3_rx_prodring_set *dpr,
  4121. struct tg3_rx_prodring_set *spr)
  4122. {
  4123. u32 si, di, cpycnt, src_prod_idx;
  4124. int i, err = 0;
  4125. while (1) {
  4126. src_prod_idx = spr->rx_std_prod_idx;
  4127. /* Make sure updates to the rx_std_buffers[] entries and the
  4128. * standard producer index are seen in the correct order.
  4129. */
  4130. smp_rmb();
  4131. if (spr->rx_std_cons_idx == src_prod_idx)
  4132. break;
  4133. if (spr->rx_std_cons_idx < src_prod_idx)
  4134. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4135. else
  4136. cpycnt = tp->rx_std_ring_mask + 1 -
  4137. spr->rx_std_cons_idx;
  4138. cpycnt = min(cpycnt,
  4139. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4140. si = spr->rx_std_cons_idx;
  4141. di = dpr->rx_std_prod_idx;
  4142. for (i = di; i < di + cpycnt; i++) {
  4143. if (dpr->rx_std_buffers[i].skb) {
  4144. cpycnt = i - di;
  4145. err = -ENOSPC;
  4146. break;
  4147. }
  4148. }
  4149. if (!cpycnt)
  4150. break;
  4151. /* Ensure that updates to the rx_std_buffers ring and the
  4152. * shadowed hardware producer ring from tg3_recycle_skb() are
  4153. * ordered correctly WRT the skb check above.
  4154. */
  4155. smp_rmb();
  4156. memcpy(&dpr->rx_std_buffers[di],
  4157. &spr->rx_std_buffers[si],
  4158. cpycnt * sizeof(struct ring_info));
  4159. for (i = 0; i < cpycnt; i++, di++, si++) {
  4160. struct tg3_rx_buffer_desc *sbd, *dbd;
  4161. sbd = &spr->rx_std[si];
  4162. dbd = &dpr->rx_std[di];
  4163. dbd->addr_hi = sbd->addr_hi;
  4164. dbd->addr_lo = sbd->addr_lo;
  4165. }
  4166. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4167. tp->rx_std_ring_mask;
  4168. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4169. tp->rx_std_ring_mask;
  4170. }
  4171. while (1) {
  4172. src_prod_idx = spr->rx_jmb_prod_idx;
  4173. /* Make sure updates to the rx_jmb_buffers[] entries and
  4174. * the jumbo producer index are seen in the correct order.
  4175. */
  4176. smp_rmb();
  4177. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4178. break;
  4179. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4180. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4181. else
  4182. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4183. spr->rx_jmb_cons_idx;
  4184. cpycnt = min(cpycnt,
  4185. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4186. si = spr->rx_jmb_cons_idx;
  4187. di = dpr->rx_jmb_prod_idx;
  4188. for (i = di; i < di + cpycnt; i++) {
  4189. if (dpr->rx_jmb_buffers[i].skb) {
  4190. cpycnt = i - di;
  4191. err = -ENOSPC;
  4192. break;
  4193. }
  4194. }
  4195. if (!cpycnt)
  4196. break;
  4197. /* Ensure that updates to the rx_jmb_buffers ring and the
  4198. * shadowed hardware producer ring from tg3_recycle_skb() are
  4199. * ordered correctly WRT the skb check above.
  4200. */
  4201. smp_rmb();
  4202. memcpy(&dpr->rx_jmb_buffers[di],
  4203. &spr->rx_jmb_buffers[si],
  4204. cpycnt * sizeof(struct ring_info));
  4205. for (i = 0; i < cpycnt; i++, di++, si++) {
  4206. struct tg3_rx_buffer_desc *sbd, *dbd;
  4207. sbd = &spr->rx_jmb[si].std;
  4208. dbd = &dpr->rx_jmb[di].std;
  4209. dbd->addr_hi = sbd->addr_hi;
  4210. dbd->addr_lo = sbd->addr_lo;
  4211. }
  4212. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4213. tp->rx_jmb_ring_mask;
  4214. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4215. tp->rx_jmb_ring_mask;
  4216. }
  4217. return err;
  4218. }
  4219. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4220. {
  4221. struct tg3 *tp = tnapi->tp;
  4222. /* run TX completion thread */
  4223. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4224. tg3_tx(tnapi);
  4225. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4226. return work_done;
  4227. }
  4228. /* run RX thread, within the bounds set by NAPI.
  4229. * All RX "locking" is done by ensuring outside
  4230. * code synchronizes with tg3->napi.poll()
  4231. */
  4232. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4233. work_done += tg3_rx(tnapi, budget - work_done);
  4234. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4235. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4236. int i, err = 0;
  4237. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4238. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4239. for (i = 1; i < tp->irq_cnt; i++)
  4240. err |= tg3_rx_prodring_xfer(tp, dpr,
  4241. &tp->napi[i].prodring);
  4242. wmb();
  4243. if (std_prod_idx != dpr->rx_std_prod_idx)
  4244. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4245. dpr->rx_std_prod_idx);
  4246. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4247. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4248. dpr->rx_jmb_prod_idx);
  4249. mmiowb();
  4250. if (err)
  4251. tw32_f(HOSTCC_MODE, tp->coal_now);
  4252. }
  4253. return work_done;
  4254. }
  4255. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4256. {
  4257. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4258. struct tg3 *tp = tnapi->tp;
  4259. int work_done = 0;
  4260. struct tg3_hw_status *sblk = tnapi->hw_status;
  4261. while (1) {
  4262. work_done = tg3_poll_work(tnapi, work_done, budget);
  4263. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4264. goto tx_recovery;
  4265. if (unlikely(work_done >= budget))
  4266. break;
  4267. /* tp->last_tag is used in tg3_int_reenable() below
  4268. * to tell the hw how much work has been processed,
  4269. * so we must read it before checking for more work.
  4270. */
  4271. tnapi->last_tag = sblk->status_tag;
  4272. tnapi->last_irq_tag = tnapi->last_tag;
  4273. rmb();
  4274. /* check for RX/TX work to do */
  4275. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4276. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4277. napi_complete(napi);
  4278. /* Reenable interrupts. */
  4279. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4280. mmiowb();
  4281. break;
  4282. }
  4283. }
  4284. return work_done;
  4285. tx_recovery:
  4286. /* work_done is guaranteed to be less than budget. */
  4287. napi_complete(napi);
  4288. schedule_work(&tp->reset_task);
  4289. return work_done;
  4290. }
  4291. static int tg3_poll(struct napi_struct *napi, int budget)
  4292. {
  4293. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4294. struct tg3 *tp = tnapi->tp;
  4295. int work_done = 0;
  4296. struct tg3_hw_status *sblk = tnapi->hw_status;
  4297. while (1) {
  4298. tg3_poll_link(tp);
  4299. work_done = tg3_poll_work(tnapi, work_done, budget);
  4300. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4301. goto tx_recovery;
  4302. if (unlikely(work_done >= budget))
  4303. break;
  4304. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4305. /* tp->last_tag is used in tg3_int_reenable() below
  4306. * to tell the hw how much work has been processed,
  4307. * so we must read it before checking for more work.
  4308. */
  4309. tnapi->last_tag = sblk->status_tag;
  4310. tnapi->last_irq_tag = tnapi->last_tag;
  4311. rmb();
  4312. } else
  4313. sblk->status &= ~SD_STATUS_UPDATED;
  4314. if (likely(!tg3_has_work(tnapi))) {
  4315. napi_complete(napi);
  4316. tg3_int_reenable(tnapi);
  4317. break;
  4318. }
  4319. }
  4320. return work_done;
  4321. tx_recovery:
  4322. /* work_done is guaranteed to be less than budget. */
  4323. napi_complete(napi);
  4324. schedule_work(&tp->reset_task);
  4325. return work_done;
  4326. }
  4327. static void tg3_napi_disable(struct tg3 *tp)
  4328. {
  4329. int i;
  4330. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4331. napi_disable(&tp->napi[i].napi);
  4332. }
  4333. static void tg3_napi_enable(struct tg3 *tp)
  4334. {
  4335. int i;
  4336. for (i = 0; i < tp->irq_cnt; i++)
  4337. napi_enable(&tp->napi[i].napi);
  4338. }
  4339. static void tg3_napi_init(struct tg3 *tp)
  4340. {
  4341. int i;
  4342. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4343. for (i = 1; i < tp->irq_cnt; i++)
  4344. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4345. }
  4346. static void tg3_napi_fini(struct tg3 *tp)
  4347. {
  4348. int i;
  4349. for (i = 0; i < tp->irq_cnt; i++)
  4350. netif_napi_del(&tp->napi[i].napi);
  4351. }
  4352. static inline void tg3_netif_stop(struct tg3 *tp)
  4353. {
  4354. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4355. tg3_napi_disable(tp);
  4356. netif_tx_disable(tp->dev);
  4357. }
  4358. static inline void tg3_netif_start(struct tg3 *tp)
  4359. {
  4360. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4361. * appropriate so long as all callers are assured to
  4362. * have free tx slots (such as after tg3_init_hw)
  4363. */
  4364. netif_tx_wake_all_queues(tp->dev);
  4365. tg3_napi_enable(tp);
  4366. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4367. tg3_enable_ints(tp);
  4368. }
  4369. static void tg3_irq_quiesce(struct tg3 *tp)
  4370. {
  4371. int i;
  4372. BUG_ON(tp->irq_sync);
  4373. tp->irq_sync = 1;
  4374. smp_mb();
  4375. for (i = 0; i < tp->irq_cnt; i++)
  4376. synchronize_irq(tp->napi[i].irq_vec);
  4377. }
  4378. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4379. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4380. * with as well. Most of the time, this is not necessary except when
  4381. * shutting down the device.
  4382. */
  4383. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4384. {
  4385. spin_lock_bh(&tp->lock);
  4386. if (irq_sync)
  4387. tg3_irq_quiesce(tp);
  4388. }
  4389. static inline void tg3_full_unlock(struct tg3 *tp)
  4390. {
  4391. spin_unlock_bh(&tp->lock);
  4392. }
  4393. /* One-shot MSI handler - Chip automatically disables interrupt
  4394. * after sending MSI so driver doesn't have to do it.
  4395. */
  4396. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4397. {
  4398. struct tg3_napi *tnapi = dev_id;
  4399. struct tg3 *tp = tnapi->tp;
  4400. prefetch(tnapi->hw_status);
  4401. if (tnapi->rx_rcb)
  4402. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4403. if (likely(!tg3_irq_sync(tp)))
  4404. napi_schedule(&tnapi->napi);
  4405. return IRQ_HANDLED;
  4406. }
  4407. /* MSI ISR - No need to check for interrupt sharing and no need to
  4408. * flush status block and interrupt mailbox. PCI ordering rules
  4409. * guarantee that MSI will arrive after the status block.
  4410. */
  4411. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4412. {
  4413. struct tg3_napi *tnapi = dev_id;
  4414. struct tg3 *tp = tnapi->tp;
  4415. prefetch(tnapi->hw_status);
  4416. if (tnapi->rx_rcb)
  4417. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4418. /*
  4419. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4420. * chip-internal interrupt pending events.
  4421. * Writing non-zero to intr-mbox-0 additional tells the
  4422. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4423. * event coalescing.
  4424. */
  4425. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4426. if (likely(!tg3_irq_sync(tp)))
  4427. napi_schedule(&tnapi->napi);
  4428. return IRQ_RETVAL(1);
  4429. }
  4430. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4431. {
  4432. struct tg3_napi *tnapi = dev_id;
  4433. struct tg3 *tp = tnapi->tp;
  4434. struct tg3_hw_status *sblk = tnapi->hw_status;
  4435. unsigned int handled = 1;
  4436. /* In INTx mode, it is possible for the interrupt to arrive at
  4437. * the CPU before the status block posted prior to the interrupt.
  4438. * Reading the PCI State register will confirm whether the
  4439. * interrupt is ours and will flush the status block.
  4440. */
  4441. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4442. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4443. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4444. handled = 0;
  4445. goto out;
  4446. }
  4447. }
  4448. /*
  4449. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4450. * chip-internal interrupt pending events.
  4451. * Writing non-zero to intr-mbox-0 additional tells the
  4452. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4453. * event coalescing.
  4454. *
  4455. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4456. * spurious interrupts. The flush impacts performance but
  4457. * excessive spurious interrupts can be worse in some cases.
  4458. */
  4459. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4460. if (tg3_irq_sync(tp))
  4461. goto out;
  4462. sblk->status &= ~SD_STATUS_UPDATED;
  4463. if (likely(tg3_has_work(tnapi))) {
  4464. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4465. napi_schedule(&tnapi->napi);
  4466. } else {
  4467. /* No work, shared interrupt perhaps? re-enable
  4468. * interrupts, and flush that PCI write
  4469. */
  4470. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4471. 0x00000000);
  4472. }
  4473. out:
  4474. return IRQ_RETVAL(handled);
  4475. }
  4476. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4477. {
  4478. struct tg3_napi *tnapi = dev_id;
  4479. struct tg3 *tp = tnapi->tp;
  4480. struct tg3_hw_status *sblk = tnapi->hw_status;
  4481. unsigned int handled = 1;
  4482. /* In INTx mode, it is possible for the interrupt to arrive at
  4483. * the CPU before the status block posted prior to the interrupt.
  4484. * Reading the PCI State register will confirm whether the
  4485. * interrupt is ours and will flush the status block.
  4486. */
  4487. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4488. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4489. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4490. handled = 0;
  4491. goto out;
  4492. }
  4493. }
  4494. /*
  4495. * writing any value to intr-mbox-0 clears PCI INTA# and
  4496. * chip-internal interrupt pending events.
  4497. * writing non-zero to intr-mbox-0 additional tells the
  4498. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4499. * event coalescing.
  4500. *
  4501. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4502. * spurious interrupts. The flush impacts performance but
  4503. * excessive spurious interrupts can be worse in some cases.
  4504. */
  4505. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4506. /*
  4507. * In a shared interrupt configuration, sometimes other devices'
  4508. * interrupts will scream. We record the current status tag here
  4509. * so that the above check can report that the screaming interrupts
  4510. * are unhandled. Eventually they will be silenced.
  4511. */
  4512. tnapi->last_irq_tag = sblk->status_tag;
  4513. if (tg3_irq_sync(tp))
  4514. goto out;
  4515. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4516. napi_schedule(&tnapi->napi);
  4517. out:
  4518. return IRQ_RETVAL(handled);
  4519. }
  4520. /* ISR for interrupt test */
  4521. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4522. {
  4523. struct tg3_napi *tnapi = dev_id;
  4524. struct tg3 *tp = tnapi->tp;
  4525. struct tg3_hw_status *sblk = tnapi->hw_status;
  4526. if ((sblk->status & SD_STATUS_UPDATED) ||
  4527. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4528. tg3_disable_ints(tp);
  4529. return IRQ_RETVAL(1);
  4530. }
  4531. return IRQ_RETVAL(0);
  4532. }
  4533. static int tg3_init_hw(struct tg3 *, int);
  4534. static int tg3_halt(struct tg3 *, int, int);
  4535. /* Restart hardware after configuration changes, self-test, etc.
  4536. * Invoked with tp->lock held.
  4537. */
  4538. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4539. __releases(tp->lock)
  4540. __acquires(tp->lock)
  4541. {
  4542. int err;
  4543. err = tg3_init_hw(tp, reset_phy);
  4544. if (err) {
  4545. netdev_err(tp->dev,
  4546. "Failed to re-initialize device, aborting\n");
  4547. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4548. tg3_full_unlock(tp);
  4549. del_timer_sync(&tp->timer);
  4550. tp->irq_sync = 0;
  4551. tg3_napi_enable(tp);
  4552. dev_close(tp->dev);
  4553. tg3_full_lock(tp, 0);
  4554. }
  4555. return err;
  4556. }
  4557. #ifdef CONFIG_NET_POLL_CONTROLLER
  4558. static void tg3_poll_controller(struct net_device *dev)
  4559. {
  4560. int i;
  4561. struct tg3 *tp = netdev_priv(dev);
  4562. for (i = 0; i < tp->irq_cnt; i++)
  4563. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4564. }
  4565. #endif
  4566. static void tg3_reset_task(struct work_struct *work)
  4567. {
  4568. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4569. int err;
  4570. unsigned int restart_timer;
  4571. tg3_full_lock(tp, 0);
  4572. if (!netif_running(tp->dev)) {
  4573. tg3_full_unlock(tp);
  4574. return;
  4575. }
  4576. tg3_full_unlock(tp);
  4577. tg3_phy_stop(tp);
  4578. tg3_netif_stop(tp);
  4579. tg3_full_lock(tp, 1);
  4580. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4581. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4582. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4583. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4584. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4585. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4586. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4587. }
  4588. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4589. err = tg3_init_hw(tp, 1);
  4590. if (err)
  4591. goto out;
  4592. tg3_netif_start(tp);
  4593. if (restart_timer)
  4594. mod_timer(&tp->timer, jiffies + 1);
  4595. out:
  4596. tg3_full_unlock(tp);
  4597. if (!err)
  4598. tg3_phy_start(tp);
  4599. }
  4600. static void tg3_dump_short_state(struct tg3 *tp)
  4601. {
  4602. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4603. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4604. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4605. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4606. }
  4607. static void tg3_tx_timeout(struct net_device *dev)
  4608. {
  4609. struct tg3 *tp = netdev_priv(dev);
  4610. if (netif_msg_tx_err(tp)) {
  4611. netdev_err(dev, "transmit timed out, resetting\n");
  4612. tg3_dump_short_state(tp);
  4613. }
  4614. schedule_work(&tp->reset_task);
  4615. }
  4616. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4617. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4618. {
  4619. u32 base = (u32) mapping & 0xffffffff;
  4620. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4621. }
  4622. /* Test for DMA addresses > 40-bit */
  4623. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4624. int len)
  4625. {
  4626. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4627. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4628. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4629. return 0;
  4630. #else
  4631. return 0;
  4632. #endif
  4633. }
  4634. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4635. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4636. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4637. struct sk_buff *skb, u32 last_plus_one,
  4638. u32 *start, u32 base_flags, u32 mss)
  4639. {
  4640. struct tg3 *tp = tnapi->tp;
  4641. struct sk_buff *new_skb;
  4642. dma_addr_t new_addr = 0;
  4643. u32 entry = *start;
  4644. int i, ret = 0;
  4645. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4646. new_skb = skb_copy(skb, GFP_ATOMIC);
  4647. else {
  4648. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4649. new_skb = skb_copy_expand(skb,
  4650. skb_headroom(skb) + more_headroom,
  4651. skb_tailroom(skb), GFP_ATOMIC);
  4652. }
  4653. if (!new_skb) {
  4654. ret = -1;
  4655. } else {
  4656. /* New SKB is guaranteed to be linear. */
  4657. entry = *start;
  4658. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4659. PCI_DMA_TODEVICE);
  4660. /* Make sure the mapping succeeded */
  4661. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4662. ret = -1;
  4663. dev_kfree_skb(new_skb);
  4664. new_skb = NULL;
  4665. /* Make sure new skb does not cross any 4G boundaries.
  4666. * Drop the packet if it does.
  4667. */
  4668. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4669. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4670. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4671. PCI_DMA_TODEVICE);
  4672. ret = -1;
  4673. dev_kfree_skb(new_skb);
  4674. new_skb = NULL;
  4675. } else {
  4676. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4677. base_flags, 1 | (mss << 1));
  4678. *start = NEXT_TX(entry);
  4679. }
  4680. }
  4681. /* Now clean up the sw ring entries. */
  4682. i = 0;
  4683. while (entry != last_plus_one) {
  4684. int len;
  4685. if (i == 0)
  4686. len = skb_headlen(skb);
  4687. else
  4688. len = skb_shinfo(skb)->frags[i-1].size;
  4689. pci_unmap_single(tp->pdev,
  4690. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4691. mapping),
  4692. len, PCI_DMA_TODEVICE);
  4693. if (i == 0) {
  4694. tnapi->tx_buffers[entry].skb = new_skb;
  4695. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4696. new_addr);
  4697. } else {
  4698. tnapi->tx_buffers[entry].skb = NULL;
  4699. }
  4700. entry = NEXT_TX(entry);
  4701. i++;
  4702. }
  4703. dev_kfree_skb(skb);
  4704. return ret;
  4705. }
  4706. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4707. dma_addr_t mapping, int len, u32 flags,
  4708. u32 mss_and_is_end)
  4709. {
  4710. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4711. int is_end = (mss_and_is_end & 0x1);
  4712. u32 mss = (mss_and_is_end >> 1);
  4713. u32 vlan_tag = 0;
  4714. if (is_end)
  4715. flags |= TXD_FLAG_END;
  4716. if (flags & TXD_FLAG_VLAN) {
  4717. vlan_tag = flags >> 16;
  4718. flags &= 0xffff;
  4719. }
  4720. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4721. txd->addr_hi = ((u64) mapping >> 32);
  4722. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4723. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4724. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4725. }
  4726. /* hard_start_xmit for devices that don't have any bugs and
  4727. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4728. */
  4729. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4730. struct net_device *dev)
  4731. {
  4732. struct tg3 *tp = netdev_priv(dev);
  4733. u32 len, entry, base_flags, mss;
  4734. dma_addr_t mapping;
  4735. struct tg3_napi *tnapi;
  4736. struct netdev_queue *txq;
  4737. unsigned int i, last;
  4738. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4739. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4740. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4741. tnapi++;
  4742. /* We are running in BH disabled context with netif_tx_lock
  4743. * and TX reclaim runs via tp->napi.poll inside of a software
  4744. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4745. * no IRQ context deadlocks to worry about either. Rejoice!
  4746. */
  4747. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4748. if (!netif_tx_queue_stopped(txq)) {
  4749. netif_tx_stop_queue(txq);
  4750. /* This is a hard error, log it. */
  4751. netdev_err(dev,
  4752. "BUG! Tx Ring full when queue awake!\n");
  4753. }
  4754. return NETDEV_TX_BUSY;
  4755. }
  4756. entry = tnapi->tx_prod;
  4757. base_flags = 0;
  4758. mss = skb_shinfo(skb)->gso_size;
  4759. if (mss) {
  4760. int tcp_opt_len, ip_tcp_len;
  4761. u32 hdrlen;
  4762. if (skb_header_cloned(skb) &&
  4763. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4764. dev_kfree_skb(skb);
  4765. goto out_unlock;
  4766. }
  4767. if (skb_is_gso_v6(skb)) {
  4768. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4769. } else {
  4770. struct iphdr *iph = ip_hdr(skb);
  4771. tcp_opt_len = tcp_optlen(skb);
  4772. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4773. iph->check = 0;
  4774. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4775. hdrlen = ip_tcp_len + tcp_opt_len;
  4776. }
  4777. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4778. mss |= (hdrlen & 0xc) << 12;
  4779. if (hdrlen & 0x10)
  4780. base_flags |= 0x00000010;
  4781. base_flags |= (hdrlen & 0x3e0) << 5;
  4782. } else
  4783. mss |= hdrlen << 9;
  4784. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4785. TXD_FLAG_CPU_POST_DMA);
  4786. tcp_hdr(skb)->check = 0;
  4787. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4788. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4789. }
  4790. #if TG3_VLAN_TAG_USED
  4791. if (vlan_tx_tag_present(skb))
  4792. base_flags |= (TXD_FLAG_VLAN |
  4793. (vlan_tx_tag_get(skb) << 16));
  4794. #endif
  4795. len = skb_headlen(skb);
  4796. /* Queue skb data, a.k.a. the main skb fragment. */
  4797. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4798. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4799. dev_kfree_skb(skb);
  4800. goto out_unlock;
  4801. }
  4802. tnapi->tx_buffers[entry].skb = skb;
  4803. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4804. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4805. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4806. base_flags |= TXD_FLAG_JMB_PKT;
  4807. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4808. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4809. entry = NEXT_TX(entry);
  4810. /* Now loop through additional data fragments, and queue them. */
  4811. if (skb_shinfo(skb)->nr_frags > 0) {
  4812. last = skb_shinfo(skb)->nr_frags - 1;
  4813. for (i = 0; i <= last; i++) {
  4814. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4815. len = frag->size;
  4816. mapping = pci_map_page(tp->pdev,
  4817. frag->page,
  4818. frag->page_offset,
  4819. len, PCI_DMA_TODEVICE);
  4820. if (pci_dma_mapping_error(tp->pdev, mapping))
  4821. goto dma_error;
  4822. tnapi->tx_buffers[entry].skb = NULL;
  4823. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4824. mapping);
  4825. tg3_set_txd(tnapi, entry, mapping, len,
  4826. base_flags, (i == last) | (mss << 1));
  4827. entry = NEXT_TX(entry);
  4828. }
  4829. }
  4830. /* Packets are ready, update Tx producer idx local and on card. */
  4831. tw32_tx_mbox(tnapi->prodmbox, entry);
  4832. tnapi->tx_prod = entry;
  4833. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4834. netif_tx_stop_queue(txq);
  4835. /* netif_tx_stop_queue() must be done before checking
  4836. * checking tx index in tg3_tx_avail() below, because in
  4837. * tg3_tx(), we update tx index before checking for
  4838. * netif_tx_queue_stopped().
  4839. */
  4840. smp_mb();
  4841. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4842. netif_tx_wake_queue(txq);
  4843. }
  4844. out_unlock:
  4845. mmiowb();
  4846. return NETDEV_TX_OK;
  4847. dma_error:
  4848. last = i;
  4849. entry = tnapi->tx_prod;
  4850. tnapi->tx_buffers[entry].skb = NULL;
  4851. pci_unmap_single(tp->pdev,
  4852. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4853. skb_headlen(skb),
  4854. PCI_DMA_TODEVICE);
  4855. for (i = 0; i <= last; i++) {
  4856. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4857. entry = NEXT_TX(entry);
  4858. pci_unmap_page(tp->pdev,
  4859. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4860. mapping),
  4861. frag->size, PCI_DMA_TODEVICE);
  4862. }
  4863. dev_kfree_skb(skb);
  4864. return NETDEV_TX_OK;
  4865. }
  4866. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4867. struct net_device *);
  4868. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4869. * TSO header is greater than 80 bytes.
  4870. */
  4871. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4872. {
  4873. struct sk_buff *segs, *nskb;
  4874. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4875. /* Estimate the number of fragments in the worst case */
  4876. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4877. netif_stop_queue(tp->dev);
  4878. /* netif_tx_stop_queue() must be done before checking
  4879. * checking tx index in tg3_tx_avail() below, because in
  4880. * tg3_tx(), we update tx index before checking for
  4881. * netif_tx_queue_stopped().
  4882. */
  4883. smp_mb();
  4884. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4885. return NETDEV_TX_BUSY;
  4886. netif_wake_queue(tp->dev);
  4887. }
  4888. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4889. if (IS_ERR(segs))
  4890. goto tg3_tso_bug_end;
  4891. do {
  4892. nskb = segs;
  4893. segs = segs->next;
  4894. nskb->next = NULL;
  4895. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4896. } while (segs);
  4897. tg3_tso_bug_end:
  4898. dev_kfree_skb(skb);
  4899. return NETDEV_TX_OK;
  4900. }
  4901. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4902. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4903. */
  4904. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4905. struct net_device *dev)
  4906. {
  4907. struct tg3 *tp = netdev_priv(dev);
  4908. u32 len, entry, base_flags, mss;
  4909. int would_hit_hwbug;
  4910. dma_addr_t mapping;
  4911. struct tg3_napi *tnapi;
  4912. struct netdev_queue *txq;
  4913. unsigned int i, last;
  4914. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4915. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4916. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4917. tnapi++;
  4918. /* We are running in BH disabled context with netif_tx_lock
  4919. * and TX reclaim runs via tp->napi.poll inside of a software
  4920. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4921. * no IRQ context deadlocks to worry about either. Rejoice!
  4922. */
  4923. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4924. if (!netif_tx_queue_stopped(txq)) {
  4925. netif_tx_stop_queue(txq);
  4926. /* This is a hard error, log it. */
  4927. netdev_err(dev,
  4928. "BUG! Tx Ring full when queue awake!\n");
  4929. }
  4930. return NETDEV_TX_BUSY;
  4931. }
  4932. entry = tnapi->tx_prod;
  4933. base_flags = 0;
  4934. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4935. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4936. mss = skb_shinfo(skb)->gso_size;
  4937. if (mss) {
  4938. struct iphdr *iph;
  4939. u32 tcp_opt_len, hdr_len;
  4940. if (skb_header_cloned(skb) &&
  4941. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4942. dev_kfree_skb(skb);
  4943. goto out_unlock;
  4944. }
  4945. iph = ip_hdr(skb);
  4946. tcp_opt_len = tcp_optlen(skb);
  4947. if (skb_is_gso_v6(skb)) {
  4948. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4949. } else {
  4950. u32 ip_tcp_len;
  4951. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4952. hdr_len = ip_tcp_len + tcp_opt_len;
  4953. iph->check = 0;
  4954. iph->tot_len = htons(mss + hdr_len);
  4955. }
  4956. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4957. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4958. return tg3_tso_bug(tp, skb);
  4959. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4960. TXD_FLAG_CPU_POST_DMA);
  4961. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4962. tcp_hdr(skb)->check = 0;
  4963. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4964. } else
  4965. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4966. iph->daddr, 0,
  4967. IPPROTO_TCP,
  4968. 0);
  4969. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4970. mss |= (hdr_len & 0xc) << 12;
  4971. if (hdr_len & 0x10)
  4972. base_flags |= 0x00000010;
  4973. base_flags |= (hdr_len & 0x3e0) << 5;
  4974. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4975. mss |= hdr_len << 9;
  4976. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4978. if (tcp_opt_len || iph->ihl > 5) {
  4979. int tsflags;
  4980. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4981. mss |= (tsflags << 11);
  4982. }
  4983. } else {
  4984. if (tcp_opt_len || iph->ihl > 5) {
  4985. int tsflags;
  4986. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4987. base_flags |= tsflags << 12;
  4988. }
  4989. }
  4990. }
  4991. #if TG3_VLAN_TAG_USED
  4992. if (vlan_tx_tag_present(skb))
  4993. base_flags |= (TXD_FLAG_VLAN |
  4994. (vlan_tx_tag_get(skb) << 16));
  4995. #endif
  4996. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4997. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4998. base_flags |= TXD_FLAG_JMB_PKT;
  4999. len = skb_headlen(skb);
  5000. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5001. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5002. dev_kfree_skb(skb);
  5003. goto out_unlock;
  5004. }
  5005. tnapi->tx_buffers[entry].skb = skb;
  5006. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5007. would_hit_hwbug = 0;
  5008. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5009. would_hit_hwbug = 1;
  5010. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5011. tg3_4g_overflow_test(mapping, len))
  5012. would_hit_hwbug = 1;
  5013. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5014. tg3_40bit_overflow_test(tp, mapping, len))
  5015. would_hit_hwbug = 1;
  5016. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5017. would_hit_hwbug = 1;
  5018. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5019. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5020. entry = NEXT_TX(entry);
  5021. /* Now loop through additional data fragments, and queue them. */
  5022. if (skb_shinfo(skb)->nr_frags > 0) {
  5023. last = skb_shinfo(skb)->nr_frags - 1;
  5024. for (i = 0; i <= last; i++) {
  5025. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5026. len = frag->size;
  5027. mapping = pci_map_page(tp->pdev,
  5028. frag->page,
  5029. frag->page_offset,
  5030. len, PCI_DMA_TODEVICE);
  5031. tnapi->tx_buffers[entry].skb = NULL;
  5032. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5033. mapping);
  5034. if (pci_dma_mapping_error(tp->pdev, mapping))
  5035. goto dma_error;
  5036. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5037. len <= 8)
  5038. would_hit_hwbug = 1;
  5039. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5040. tg3_4g_overflow_test(mapping, len))
  5041. would_hit_hwbug = 1;
  5042. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5043. tg3_40bit_overflow_test(tp, mapping, len))
  5044. would_hit_hwbug = 1;
  5045. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5046. tg3_set_txd(tnapi, entry, mapping, len,
  5047. base_flags, (i == last)|(mss << 1));
  5048. else
  5049. tg3_set_txd(tnapi, entry, mapping, len,
  5050. base_flags, (i == last));
  5051. entry = NEXT_TX(entry);
  5052. }
  5053. }
  5054. if (would_hit_hwbug) {
  5055. u32 last_plus_one = entry;
  5056. u32 start;
  5057. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5058. start &= (TG3_TX_RING_SIZE - 1);
  5059. /* If the workaround fails due to memory/mapping
  5060. * failure, silently drop this packet.
  5061. */
  5062. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5063. &start, base_flags, mss))
  5064. goto out_unlock;
  5065. entry = start;
  5066. }
  5067. /* Packets are ready, update Tx producer idx local and on card. */
  5068. tw32_tx_mbox(tnapi->prodmbox, entry);
  5069. tnapi->tx_prod = entry;
  5070. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5071. netif_tx_stop_queue(txq);
  5072. /* netif_tx_stop_queue() must be done before checking
  5073. * checking tx index in tg3_tx_avail() below, because in
  5074. * tg3_tx(), we update tx index before checking for
  5075. * netif_tx_queue_stopped().
  5076. */
  5077. smp_mb();
  5078. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5079. netif_tx_wake_queue(txq);
  5080. }
  5081. out_unlock:
  5082. mmiowb();
  5083. return NETDEV_TX_OK;
  5084. dma_error:
  5085. last = i;
  5086. entry = tnapi->tx_prod;
  5087. tnapi->tx_buffers[entry].skb = NULL;
  5088. pci_unmap_single(tp->pdev,
  5089. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5090. skb_headlen(skb),
  5091. PCI_DMA_TODEVICE);
  5092. for (i = 0; i <= last; i++) {
  5093. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5094. entry = NEXT_TX(entry);
  5095. pci_unmap_page(tp->pdev,
  5096. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5097. mapping),
  5098. frag->size, PCI_DMA_TODEVICE);
  5099. }
  5100. dev_kfree_skb(skb);
  5101. return NETDEV_TX_OK;
  5102. }
  5103. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5104. int new_mtu)
  5105. {
  5106. dev->mtu = new_mtu;
  5107. if (new_mtu > ETH_DATA_LEN) {
  5108. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5109. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5110. ethtool_op_set_tso(dev, 0);
  5111. } else {
  5112. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5113. }
  5114. } else {
  5115. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5116. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5117. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5118. }
  5119. }
  5120. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5121. {
  5122. struct tg3 *tp = netdev_priv(dev);
  5123. int err;
  5124. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5125. return -EINVAL;
  5126. if (!netif_running(dev)) {
  5127. /* We'll just catch it later when the
  5128. * device is up'd.
  5129. */
  5130. tg3_set_mtu(dev, tp, new_mtu);
  5131. return 0;
  5132. }
  5133. tg3_phy_stop(tp);
  5134. tg3_netif_stop(tp);
  5135. tg3_full_lock(tp, 1);
  5136. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5137. tg3_set_mtu(dev, tp, new_mtu);
  5138. err = tg3_restart_hw(tp, 0);
  5139. if (!err)
  5140. tg3_netif_start(tp);
  5141. tg3_full_unlock(tp);
  5142. if (!err)
  5143. tg3_phy_start(tp);
  5144. return err;
  5145. }
  5146. static void tg3_rx_prodring_free(struct tg3 *tp,
  5147. struct tg3_rx_prodring_set *tpr)
  5148. {
  5149. int i;
  5150. if (tpr != &tp->napi[0].prodring) {
  5151. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5152. i = (i + 1) & tp->rx_std_ring_mask)
  5153. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5154. tp->rx_pkt_map_sz);
  5155. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5156. for (i = tpr->rx_jmb_cons_idx;
  5157. i != tpr->rx_jmb_prod_idx;
  5158. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5159. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5160. TG3_RX_JMB_MAP_SZ);
  5161. }
  5162. }
  5163. return;
  5164. }
  5165. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5166. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5167. tp->rx_pkt_map_sz);
  5168. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5169. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5170. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5171. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5172. TG3_RX_JMB_MAP_SZ);
  5173. }
  5174. }
  5175. /* Initialize rx rings for packet processing.
  5176. *
  5177. * The chip has been shut down and the driver detached from
  5178. * the networking, so no interrupts or new tx packets will
  5179. * end up in the driver. tp->{tx,}lock are held and thus
  5180. * we may not sleep.
  5181. */
  5182. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5183. struct tg3_rx_prodring_set *tpr)
  5184. {
  5185. u32 i, rx_pkt_dma_sz;
  5186. tpr->rx_std_cons_idx = 0;
  5187. tpr->rx_std_prod_idx = 0;
  5188. tpr->rx_jmb_cons_idx = 0;
  5189. tpr->rx_jmb_prod_idx = 0;
  5190. if (tpr != &tp->napi[0].prodring) {
  5191. memset(&tpr->rx_std_buffers[0], 0,
  5192. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5193. if (tpr->rx_jmb_buffers)
  5194. memset(&tpr->rx_jmb_buffers[0], 0,
  5195. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5196. goto done;
  5197. }
  5198. /* Zero out all descriptors. */
  5199. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5200. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5201. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5202. tp->dev->mtu > ETH_DATA_LEN)
  5203. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5204. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5205. /* Initialize invariants of the rings, we only set this
  5206. * stuff once. This works because the card does not
  5207. * write into the rx buffer posting rings.
  5208. */
  5209. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5210. struct tg3_rx_buffer_desc *rxd;
  5211. rxd = &tpr->rx_std[i];
  5212. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5213. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5214. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5215. (i << RXD_OPAQUE_INDEX_SHIFT));
  5216. }
  5217. /* Now allocate fresh SKBs for each rx ring. */
  5218. for (i = 0; i < tp->rx_pending; i++) {
  5219. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5220. netdev_warn(tp->dev,
  5221. "Using a smaller RX standard ring. Only "
  5222. "%d out of %d buffers were allocated "
  5223. "successfully\n", i, tp->rx_pending);
  5224. if (i == 0)
  5225. goto initfail;
  5226. tp->rx_pending = i;
  5227. break;
  5228. }
  5229. }
  5230. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5231. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5232. goto done;
  5233. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5234. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5235. goto done;
  5236. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5237. struct tg3_rx_buffer_desc *rxd;
  5238. rxd = &tpr->rx_jmb[i].std;
  5239. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5240. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5241. RXD_FLAG_JUMBO;
  5242. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5243. (i << RXD_OPAQUE_INDEX_SHIFT));
  5244. }
  5245. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5246. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5247. netdev_warn(tp->dev,
  5248. "Using a smaller RX jumbo ring. Only %d "
  5249. "out of %d buffers were allocated "
  5250. "successfully\n", i, tp->rx_jumbo_pending);
  5251. if (i == 0)
  5252. goto initfail;
  5253. tp->rx_jumbo_pending = i;
  5254. break;
  5255. }
  5256. }
  5257. done:
  5258. return 0;
  5259. initfail:
  5260. tg3_rx_prodring_free(tp, tpr);
  5261. return -ENOMEM;
  5262. }
  5263. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5264. struct tg3_rx_prodring_set *tpr)
  5265. {
  5266. kfree(tpr->rx_std_buffers);
  5267. tpr->rx_std_buffers = NULL;
  5268. kfree(tpr->rx_jmb_buffers);
  5269. tpr->rx_jmb_buffers = NULL;
  5270. if (tpr->rx_std) {
  5271. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5272. tpr->rx_std, tpr->rx_std_mapping);
  5273. tpr->rx_std = NULL;
  5274. }
  5275. if (tpr->rx_jmb) {
  5276. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5277. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5278. tpr->rx_jmb = NULL;
  5279. }
  5280. }
  5281. static int tg3_rx_prodring_init(struct tg3 *tp,
  5282. struct tg3_rx_prodring_set *tpr)
  5283. {
  5284. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5285. GFP_KERNEL);
  5286. if (!tpr->rx_std_buffers)
  5287. return -ENOMEM;
  5288. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5289. TG3_RX_STD_RING_BYTES(tp),
  5290. &tpr->rx_std_mapping,
  5291. GFP_KERNEL);
  5292. if (!tpr->rx_std)
  5293. goto err_out;
  5294. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5295. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5296. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5297. GFP_KERNEL);
  5298. if (!tpr->rx_jmb_buffers)
  5299. goto err_out;
  5300. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5301. TG3_RX_JMB_RING_BYTES(tp),
  5302. &tpr->rx_jmb_mapping,
  5303. GFP_KERNEL);
  5304. if (!tpr->rx_jmb)
  5305. goto err_out;
  5306. }
  5307. return 0;
  5308. err_out:
  5309. tg3_rx_prodring_fini(tp, tpr);
  5310. return -ENOMEM;
  5311. }
  5312. /* Free up pending packets in all rx/tx rings.
  5313. *
  5314. * The chip has been shut down and the driver detached from
  5315. * the networking, so no interrupts or new tx packets will
  5316. * end up in the driver. tp->{tx,}lock is not held and we are not
  5317. * in an interrupt context and thus may sleep.
  5318. */
  5319. static void tg3_free_rings(struct tg3 *tp)
  5320. {
  5321. int i, j;
  5322. for (j = 0; j < tp->irq_cnt; j++) {
  5323. struct tg3_napi *tnapi = &tp->napi[j];
  5324. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5325. if (!tnapi->tx_buffers)
  5326. continue;
  5327. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5328. struct ring_info *txp;
  5329. struct sk_buff *skb;
  5330. unsigned int k;
  5331. txp = &tnapi->tx_buffers[i];
  5332. skb = txp->skb;
  5333. if (skb == NULL) {
  5334. i++;
  5335. continue;
  5336. }
  5337. pci_unmap_single(tp->pdev,
  5338. dma_unmap_addr(txp, mapping),
  5339. skb_headlen(skb),
  5340. PCI_DMA_TODEVICE);
  5341. txp->skb = NULL;
  5342. i++;
  5343. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5344. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5345. pci_unmap_page(tp->pdev,
  5346. dma_unmap_addr(txp, mapping),
  5347. skb_shinfo(skb)->frags[k].size,
  5348. PCI_DMA_TODEVICE);
  5349. i++;
  5350. }
  5351. dev_kfree_skb_any(skb);
  5352. }
  5353. }
  5354. }
  5355. /* Initialize tx/rx rings for packet processing.
  5356. *
  5357. * The chip has been shut down and the driver detached from
  5358. * the networking, so no interrupts or new tx packets will
  5359. * end up in the driver. tp->{tx,}lock are held and thus
  5360. * we may not sleep.
  5361. */
  5362. static int tg3_init_rings(struct tg3 *tp)
  5363. {
  5364. int i;
  5365. /* Free up all the SKBs. */
  5366. tg3_free_rings(tp);
  5367. for (i = 0; i < tp->irq_cnt; i++) {
  5368. struct tg3_napi *tnapi = &tp->napi[i];
  5369. tnapi->last_tag = 0;
  5370. tnapi->last_irq_tag = 0;
  5371. tnapi->hw_status->status = 0;
  5372. tnapi->hw_status->status_tag = 0;
  5373. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5374. tnapi->tx_prod = 0;
  5375. tnapi->tx_cons = 0;
  5376. if (tnapi->tx_ring)
  5377. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5378. tnapi->rx_rcb_ptr = 0;
  5379. if (tnapi->rx_rcb)
  5380. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5381. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5382. tg3_free_rings(tp);
  5383. return -ENOMEM;
  5384. }
  5385. }
  5386. return 0;
  5387. }
  5388. /*
  5389. * Must not be invoked with interrupt sources disabled and
  5390. * the hardware shutdown down.
  5391. */
  5392. static void tg3_free_consistent(struct tg3 *tp)
  5393. {
  5394. int i;
  5395. for (i = 0; i < tp->irq_cnt; i++) {
  5396. struct tg3_napi *tnapi = &tp->napi[i];
  5397. if (tnapi->tx_ring) {
  5398. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5399. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5400. tnapi->tx_ring = NULL;
  5401. }
  5402. kfree(tnapi->tx_buffers);
  5403. tnapi->tx_buffers = NULL;
  5404. if (tnapi->rx_rcb) {
  5405. dma_free_coherent(&tp->pdev->dev,
  5406. TG3_RX_RCB_RING_BYTES(tp),
  5407. tnapi->rx_rcb,
  5408. tnapi->rx_rcb_mapping);
  5409. tnapi->rx_rcb = NULL;
  5410. }
  5411. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5412. if (tnapi->hw_status) {
  5413. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5414. tnapi->hw_status,
  5415. tnapi->status_mapping);
  5416. tnapi->hw_status = NULL;
  5417. }
  5418. }
  5419. if (tp->hw_stats) {
  5420. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5421. tp->hw_stats, tp->stats_mapping);
  5422. tp->hw_stats = NULL;
  5423. }
  5424. }
  5425. /*
  5426. * Must not be invoked with interrupt sources disabled and
  5427. * the hardware shutdown down. Can sleep.
  5428. */
  5429. static int tg3_alloc_consistent(struct tg3 *tp)
  5430. {
  5431. int i;
  5432. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5433. sizeof(struct tg3_hw_stats),
  5434. &tp->stats_mapping,
  5435. GFP_KERNEL);
  5436. if (!tp->hw_stats)
  5437. goto err_out;
  5438. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5439. for (i = 0; i < tp->irq_cnt; i++) {
  5440. struct tg3_napi *tnapi = &tp->napi[i];
  5441. struct tg3_hw_status *sblk;
  5442. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5443. TG3_HW_STATUS_SIZE,
  5444. &tnapi->status_mapping,
  5445. GFP_KERNEL);
  5446. if (!tnapi->hw_status)
  5447. goto err_out;
  5448. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5449. sblk = tnapi->hw_status;
  5450. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5451. goto err_out;
  5452. /* If multivector TSS is enabled, vector 0 does not handle
  5453. * tx interrupts. Don't allocate any resources for it.
  5454. */
  5455. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5456. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5457. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5458. TG3_TX_RING_SIZE,
  5459. GFP_KERNEL);
  5460. if (!tnapi->tx_buffers)
  5461. goto err_out;
  5462. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5463. TG3_TX_RING_BYTES,
  5464. &tnapi->tx_desc_mapping,
  5465. GFP_KERNEL);
  5466. if (!tnapi->tx_ring)
  5467. goto err_out;
  5468. }
  5469. /*
  5470. * When RSS is enabled, the status block format changes
  5471. * slightly. The "rx_jumbo_consumer", "reserved",
  5472. * and "rx_mini_consumer" members get mapped to the
  5473. * other three rx return ring producer indexes.
  5474. */
  5475. switch (i) {
  5476. default:
  5477. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5478. break;
  5479. case 2:
  5480. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5481. break;
  5482. case 3:
  5483. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5484. break;
  5485. case 4:
  5486. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5487. break;
  5488. }
  5489. /*
  5490. * If multivector RSS is enabled, vector 0 does not handle
  5491. * rx or tx interrupts. Don't allocate any resources for it.
  5492. */
  5493. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5494. continue;
  5495. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5496. TG3_RX_RCB_RING_BYTES(tp),
  5497. &tnapi->rx_rcb_mapping,
  5498. GFP_KERNEL);
  5499. if (!tnapi->rx_rcb)
  5500. goto err_out;
  5501. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5502. }
  5503. return 0;
  5504. err_out:
  5505. tg3_free_consistent(tp);
  5506. return -ENOMEM;
  5507. }
  5508. #define MAX_WAIT_CNT 1000
  5509. /* To stop a block, clear the enable bit and poll till it
  5510. * clears. tp->lock is held.
  5511. */
  5512. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5513. {
  5514. unsigned int i;
  5515. u32 val;
  5516. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5517. switch (ofs) {
  5518. case RCVLSC_MODE:
  5519. case DMAC_MODE:
  5520. case MBFREE_MODE:
  5521. case BUFMGR_MODE:
  5522. case MEMARB_MODE:
  5523. /* We can't enable/disable these bits of the
  5524. * 5705/5750, just say success.
  5525. */
  5526. return 0;
  5527. default:
  5528. break;
  5529. }
  5530. }
  5531. val = tr32(ofs);
  5532. val &= ~enable_bit;
  5533. tw32_f(ofs, val);
  5534. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5535. udelay(100);
  5536. val = tr32(ofs);
  5537. if ((val & enable_bit) == 0)
  5538. break;
  5539. }
  5540. if (i == MAX_WAIT_CNT && !silent) {
  5541. dev_err(&tp->pdev->dev,
  5542. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5543. ofs, enable_bit);
  5544. return -ENODEV;
  5545. }
  5546. return 0;
  5547. }
  5548. /* tp->lock is held. */
  5549. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5550. {
  5551. int i, err;
  5552. tg3_disable_ints(tp);
  5553. tp->rx_mode &= ~RX_MODE_ENABLE;
  5554. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5555. udelay(10);
  5556. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5563. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5564. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5565. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5566. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5567. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5568. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5569. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5570. tw32_f(MAC_MODE, tp->mac_mode);
  5571. udelay(40);
  5572. tp->tx_mode &= ~TX_MODE_ENABLE;
  5573. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5574. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5575. udelay(100);
  5576. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5577. break;
  5578. }
  5579. if (i >= MAX_WAIT_CNT) {
  5580. dev_err(&tp->pdev->dev,
  5581. "%s timed out, TX_MODE_ENABLE will not clear "
  5582. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5583. err |= -ENODEV;
  5584. }
  5585. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5586. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5587. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5588. tw32(FTQ_RESET, 0xffffffff);
  5589. tw32(FTQ_RESET, 0x00000000);
  5590. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5591. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5592. for (i = 0; i < tp->irq_cnt; i++) {
  5593. struct tg3_napi *tnapi = &tp->napi[i];
  5594. if (tnapi->hw_status)
  5595. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5596. }
  5597. if (tp->hw_stats)
  5598. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5599. return err;
  5600. }
  5601. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5602. {
  5603. int i;
  5604. u32 apedata;
  5605. /* NCSI does not support APE events */
  5606. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5607. return;
  5608. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5609. if (apedata != APE_SEG_SIG_MAGIC)
  5610. return;
  5611. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5612. if (!(apedata & APE_FW_STATUS_READY))
  5613. return;
  5614. /* Wait for up to 1 millisecond for APE to service previous event. */
  5615. for (i = 0; i < 10; i++) {
  5616. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5617. return;
  5618. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5619. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5620. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5621. event | APE_EVENT_STATUS_EVENT_PENDING);
  5622. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5623. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5624. break;
  5625. udelay(100);
  5626. }
  5627. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5628. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5629. }
  5630. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5631. {
  5632. u32 event;
  5633. u32 apedata;
  5634. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5635. return;
  5636. switch (kind) {
  5637. case RESET_KIND_INIT:
  5638. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5639. APE_HOST_SEG_SIG_MAGIC);
  5640. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5641. APE_HOST_SEG_LEN_MAGIC);
  5642. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5643. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5644. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5645. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5646. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5647. APE_HOST_BEHAV_NO_PHYLOCK);
  5648. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5649. TG3_APE_HOST_DRVR_STATE_START);
  5650. event = APE_EVENT_STATUS_STATE_START;
  5651. break;
  5652. case RESET_KIND_SHUTDOWN:
  5653. /* With the interface we are currently using,
  5654. * APE does not track driver state. Wiping
  5655. * out the HOST SEGMENT SIGNATURE forces
  5656. * the APE to assume OS absent status.
  5657. */
  5658. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5659. if (device_may_wakeup(&tp->pdev->dev) &&
  5660. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5661. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5662. TG3_APE_HOST_WOL_SPEED_AUTO);
  5663. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5664. } else
  5665. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5666. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5667. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5668. break;
  5669. case RESET_KIND_SUSPEND:
  5670. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5671. break;
  5672. default:
  5673. return;
  5674. }
  5675. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5676. tg3_ape_send_event(tp, event);
  5677. }
  5678. /* tp->lock is held. */
  5679. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5680. {
  5681. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5682. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5683. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5684. switch (kind) {
  5685. case RESET_KIND_INIT:
  5686. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5687. DRV_STATE_START);
  5688. break;
  5689. case RESET_KIND_SHUTDOWN:
  5690. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5691. DRV_STATE_UNLOAD);
  5692. break;
  5693. case RESET_KIND_SUSPEND:
  5694. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5695. DRV_STATE_SUSPEND);
  5696. break;
  5697. default:
  5698. break;
  5699. }
  5700. }
  5701. if (kind == RESET_KIND_INIT ||
  5702. kind == RESET_KIND_SUSPEND)
  5703. tg3_ape_driver_state_change(tp, kind);
  5704. }
  5705. /* tp->lock is held. */
  5706. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5707. {
  5708. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5709. switch (kind) {
  5710. case RESET_KIND_INIT:
  5711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5712. DRV_STATE_START_DONE);
  5713. break;
  5714. case RESET_KIND_SHUTDOWN:
  5715. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5716. DRV_STATE_UNLOAD_DONE);
  5717. break;
  5718. default:
  5719. break;
  5720. }
  5721. }
  5722. if (kind == RESET_KIND_SHUTDOWN)
  5723. tg3_ape_driver_state_change(tp, kind);
  5724. }
  5725. /* tp->lock is held. */
  5726. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5727. {
  5728. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5729. switch (kind) {
  5730. case RESET_KIND_INIT:
  5731. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5732. DRV_STATE_START);
  5733. break;
  5734. case RESET_KIND_SHUTDOWN:
  5735. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5736. DRV_STATE_UNLOAD);
  5737. break;
  5738. case RESET_KIND_SUSPEND:
  5739. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5740. DRV_STATE_SUSPEND);
  5741. break;
  5742. default:
  5743. break;
  5744. }
  5745. }
  5746. }
  5747. static int tg3_poll_fw(struct tg3 *tp)
  5748. {
  5749. int i;
  5750. u32 val;
  5751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5752. /* Wait up to 20ms for init done. */
  5753. for (i = 0; i < 200; i++) {
  5754. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5755. return 0;
  5756. udelay(100);
  5757. }
  5758. return -ENODEV;
  5759. }
  5760. /* Wait for firmware initialization to complete. */
  5761. for (i = 0; i < 100000; i++) {
  5762. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5763. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5764. break;
  5765. udelay(10);
  5766. }
  5767. /* Chip might not be fitted with firmware. Some Sun onboard
  5768. * parts are configured like that. So don't signal the timeout
  5769. * of the above loop as an error, but do report the lack of
  5770. * running firmware once.
  5771. */
  5772. if (i >= 100000 &&
  5773. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5774. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5775. netdev_info(tp->dev, "No firmware running\n");
  5776. }
  5777. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5778. /* The 57765 A0 needs a little more
  5779. * time to do some important work.
  5780. */
  5781. mdelay(10);
  5782. }
  5783. return 0;
  5784. }
  5785. /* Save PCI command register before chip reset */
  5786. static void tg3_save_pci_state(struct tg3 *tp)
  5787. {
  5788. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5789. }
  5790. /* Restore PCI state after chip reset */
  5791. static void tg3_restore_pci_state(struct tg3 *tp)
  5792. {
  5793. u32 val;
  5794. /* Re-enable indirect register accesses. */
  5795. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5796. tp->misc_host_ctrl);
  5797. /* Set MAX PCI retry to zero. */
  5798. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5799. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5800. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5801. val |= PCISTATE_RETRY_SAME_DMA;
  5802. /* Allow reads and writes to the APE register and memory space. */
  5803. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5804. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5805. PCISTATE_ALLOW_APE_SHMEM_WR |
  5806. PCISTATE_ALLOW_APE_PSPACE_WR;
  5807. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5808. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5809. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5810. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5811. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5812. else {
  5813. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5814. tp->pci_cacheline_sz);
  5815. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5816. tp->pci_lat_timer);
  5817. }
  5818. }
  5819. /* Make sure PCI-X relaxed ordering bit is clear. */
  5820. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5821. u16 pcix_cmd;
  5822. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5823. &pcix_cmd);
  5824. pcix_cmd &= ~PCI_X_CMD_ERO;
  5825. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5826. pcix_cmd);
  5827. }
  5828. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5829. /* Chip reset on 5780 will reset MSI enable bit,
  5830. * so need to restore it.
  5831. */
  5832. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5833. u16 ctrl;
  5834. pci_read_config_word(tp->pdev,
  5835. tp->msi_cap + PCI_MSI_FLAGS,
  5836. &ctrl);
  5837. pci_write_config_word(tp->pdev,
  5838. tp->msi_cap + PCI_MSI_FLAGS,
  5839. ctrl | PCI_MSI_FLAGS_ENABLE);
  5840. val = tr32(MSGINT_MODE);
  5841. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5842. }
  5843. }
  5844. }
  5845. static void tg3_stop_fw(struct tg3 *);
  5846. /* tp->lock is held. */
  5847. static int tg3_chip_reset(struct tg3 *tp)
  5848. {
  5849. u32 val;
  5850. void (*write_op)(struct tg3 *, u32, u32);
  5851. int i, err;
  5852. tg3_nvram_lock(tp);
  5853. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5854. /* No matching tg3_nvram_unlock() after this because
  5855. * chip reset below will undo the nvram lock.
  5856. */
  5857. tp->nvram_lock_cnt = 0;
  5858. /* GRC_MISC_CFG core clock reset will clear the memory
  5859. * enable bit in PCI register 4 and the MSI enable bit
  5860. * on some chips, so we save relevant registers here.
  5861. */
  5862. tg3_save_pci_state(tp);
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5864. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5865. tw32(GRC_FASTBOOT_PC, 0);
  5866. /*
  5867. * We must avoid the readl() that normally takes place.
  5868. * It locks machines, causes machine checks, and other
  5869. * fun things. So, temporarily disable the 5701
  5870. * hardware workaround, while we do the reset.
  5871. */
  5872. write_op = tp->write32;
  5873. if (write_op == tg3_write_flush_reg32)
  5874. tp->write32 = tg3_write32;
  5875. /* Prevent the irq handler from reading or writing PCI registers
  5876. * during chip reset when the memory enable bit in the PCI command
  5877. * register may be cleared. The chip does not generate interrupt
  5878. * at this time, but the irq handler may still be called due to irq
  5879. * sharing or irqpoll.
  5880. */
  5881. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5882. for (i = 0; i < tp->irq_cnt; i++) {
  5883. struct tg3_napi *tnapi = &tp->napi[i];
  5884. if (tnapi->hw_status) {
  5885. tnapi->hw_status->status = 0;
  5886. tnapi->hw_status->status_tag = 0;
  5887. }
  5888. tnapi->last_tag = 0;
  5889. tnapi->last_irq_tag = 0;
  5890. }
  5891. smp_mb();
  5892. for (i = 0; i < tp->irq_cnt; i++)
  5893. synchronize_irq(tp->napi[i].irq_vec);
  5894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5895. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5896. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5897. }
  5898. /* do the reset */
  5899. val = GRC_MISC_CFG_CORECLK_RESET;
  5900. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5901. /* Force PCIe 1.0a mode */
  5902. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5903. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5904. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5905. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5906. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5907. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5908. tw32(GRC_MISC_CFG, (1 << 29));
  5909. val |= (1 << 29);
  5910. }
  5911. }
  5912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5913. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5914. tw32(GRC_VCPU_EXT_CTRL,
  5915. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5916. }
  5917. /* Manage gphy power for all CPMU absent PCIe devices. */
  5918. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5919. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5920. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5921. tw32(GRC_MISC_CFG, val);
  5922. /* restore 5701 hardware bug workaround write method */
  5923. tp->write32 = write_op;
  5924. /* Unfortunately, we have to delay before the PCI read back.
  5925. * Some 575X chips even will not respond to a PCI cfg access
  5926. * when the reset command is given to the chip.
  5927. *
  5928. * How do these hardware designers expect things to work
  5929. * properly if the PCI write is posted for a long period
  5930. * of time? It is always necessary to have some method by
  5931. * which a register read back can occur to push the write
  5932. * out which does the reset.
  5933. *
  5934. * For most tg3 variants the trick below was working.
  5935. * Ho hum...
  5936. */
  5937. udelay(120);
  5938. /* Flush PCI posted writes. The normal MMIO registers
  5939. * are inaccessible at this time so this is the only
  5940. * way to make this reliably (actually, this is no longer
  5941. * the case, see above). I tried to use indirect
  5942. * register read/write but this upset some 5701 variants.
  5943. */
  5944. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5945. udelay(120);
  5946. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5947. u16 val16;
  5948. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5949. int i;
  5950. u32 cfg_val;
  5951. /* Wait for link training to complete. */
  5952. for (i = 0; i < 5000; i++)
  5953. udelay(100);
  5954. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5955. pci_write_config_dword(tp->pdev, 0xc4,
  5956. cfg_val | (1 << 15));
  5957. }
  5958. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5959. pci_read_config_word(tp->pdev,
  5960. tp->pcie_cap + PCI_EXP_DEVCTL,
  5961. &val16);
  5962. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5963. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5964. /*
  5965. * Older PCIe devices only support the 128 byte
  5966. * MPS setting. Enforce the restriction.
  5967. */
  5968. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5969. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5970. pci_write_config_word(tp->pdev,
  5971. tp->pcie_cap + PCI_EXP_DEVCTL,
  5972. val16);
  5973. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5974. /* Clear error status */
  5975. pci_write_config_word(tp->pdev,
  5976. tp->pcie_cap + PCI_EXP_DEVSTA,
  5977. PCI_EXP_DEVSTA_CED |
  5978. PCI_EXP_DEVSTA_NFED |
  5979. PCI_EXP_DEVSTA_FED |
  5980. PCI_EXP_DEVSTA_URD);
  5981. }
  5982. tg3_restore_pci_state(tp);
  5983. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5984. val = 0;
  5985. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5986. val = tr32(MEMARB_MODE);
  5987. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5988. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5989. tg3_stop_fw(tp);
  5990. tw32(0x5000, 0x400);
  5991. }
  5992. tw32(GRC_MODE, tp->grc_mode);
  5993. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5994. val = tr32(0xc4);
  5995. tw32(0xc4, val | (1 << 15));
  5996. }
  5997. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5999. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6000. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6001. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6002. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6003. }
  6004. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6005. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6006. MAC_MODE_APE_RX_EN |
  6007. MAC_MODE_TDE_ENABLE;
  6008. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6009. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6010. val = tp->mac_mode;
  6011. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6012. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6013. val = tp->mac_mode;
  6014. } else
  6015. val = 0;
  6016. tw32_f(MAC_MODE, val);
  6017. udelay(40);
  6018. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6019. err = tg3_poll_fw(tp);
  6020. if (err)
  6021. return err;
  6022. tg3_mdio_start(tp);
  6023. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6024. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6025. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6026. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6027. val = tr32(0x7c00);
  6028. tw32(0x7c00, val | (1 << 25));
  6029. }
  6030. /* Reprobe ASF enable state. */
  6031. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6032. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6033. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6034. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6035. u32 nic_cfg;
  6036. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6037. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6038. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6039. tp->last_event_jiffies = jiffies;
  6040. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6041. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6042. }
  6043. }
  6044. return 0;
  6045. }
  6046. /* tp->lock is held. */
  6047. static void tg3_stop_fw(struct tg3 *tp)
  6048. {
  6049. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6050. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6051. /* Wait for RX cpu to ACK the previous event. */
  6052. tg3_wait_for_event_ack(tp);
  6053. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6054. tg3_generate_fw_event(tp);
  6055. /* Wait for RX cpu to ACK this event. */
  6056. tg3_wait_for_event_ack(tp);
  6057. }
  6058. }
  6059. /* tp->lock is held. */
  6060. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6061. {
  6062. int err;
  6063. tg3_stop_fw(tp);
  6064. tg3_write_sig_pre_reset(tp, kind);
  6065. tg3_abort_hw(tp, silent);
  6066. err = tg3_chip_reset(tp);
  6067. __tg3_set_mac_addr(tp, 0);
  6068. tg3_write_sig_legacy(tp, kind);
  6069. tg3_write_sig_post_reset(tp, kind);
  6070. if (err)
  6071. return err;
  6072. return 0;
  6073. }
  6074. #define RX_CPU_SCRATCH_BASE 0x30000
  6075. #define RX_CPU_SCRATCH_SIZE 0x04000
  6076. #define TX_CPU_SCRATCH_BASE 0x34000
  6077. #define TX_CPU_SCRATCH_SIZE 0x04000
  6078. /* tp->lock is held. */
  6079. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6080. {
  6081. int i;
  6082. BUG_ON(offset == TX_CPU_BASE &&
  6083. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6085. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6086. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6087. return 0;
  6088. }
  6089. if (offset == RX_CPU_BASE) {
  6090. for (i = 0; i < 10000; i++) {
  6091. tw32(offset + CPU_STATE, 0xffffffff);
  6092. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6093. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6094. break;
  6095. }
  6096. tw32(offset + CPU_STATE, 0xffffffff);
  6097. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6098. udelay(10);
  6099. } else {
  6100. for (i = 0; i < 10000; i++) {
  6101. tw32(offset + CPU_STATE, 0xffffffff);
  6102. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6103. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6104. break;
  6105. }
  6106. }
  6107. if (i >= 10000) {
  6108. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6109. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6110. return -ENODEV;
  6111. }
  6112. /* Clear firmware's nvram arbitration. */
  6113. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6114. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6115. return 0;
  6116. }
  6117. struct fw_info {
  6118. unsigned int fw_base;
  6119. unsigned int fw_len;
  6120. const __be32 *fw_data;
  6121. };
  6122. /* tp->lock is held. */
  6123. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6124. int cpu_scratch_size, struct fw_info *info)
  6125. {
  6126. int err, lock_err, i;
  6127. void (*write_op)(struct tg3 *, u32, u32);
  6128. if (cpu_base == TX_CPU_BASE &&
  6129. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6130. netdev_err(tp->dev,
  6131. "%s: Trying to load TX cpu firmware which is 5705\n",
  6132. __func__);
  6133. return -EINVAL;
  6134. }
  6135. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6136. write_op = tg3_write_mem;
  6137. else
  6138. write_op = tg3_write_indirect_reg32;
  6139. /* It is possible that bootcode is still loading at this point.
  6140. * Get the nvram lock first before halting the cpu.
  6141. */
  6142. lock_err = tg3_nvram_lock(tp);
  6143. err = tg3_halt_cpu(tp, cpu_base);
  6144. if (!lock_err)
  6145. tg3_nvram_unlock(tp);
  6146. if (err)
  6147. goto out;
  6148. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6149. write_op(tp, cpu_scratch_base + i, 0);
  6150. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6151. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6152. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6153. write_op(tp, (cpu_scratch_base +
  6154. (info->fw_base & 0xffff) +
  6155. (i * sizeof(u32))),
  6156. be32_to_cpu(info->fw_data[i]));
  6157. err = 0;
  6158. out:
  6159. return err;
  6160. }
  6161. /* tp->lock is held. */
  6162. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6163. {
  6164. struct fw_info info;
  6165. const __be32 *fw_data;
  6166. int err, i;
  6167. fw_data = (void *)tp->fw->data;
  6168. /* Firmware blob starts with version numbers, followed by
  6169. start address and length. We are setting complete length.
  6170. length = end_address_of_bss - start_address_of_text.
  6171. Remainder is the blob to be loaded contiguously
  6172. from start address. */
  6173. info.fw_base = be32_to_cpu(fw_data[1]);
  6174. info.fw_len = tp->fw->size - 12;
  6175. info.fw_data = &fw_data[3];
  6176. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6177. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6178. &info);
  6179. if (err)
  6180. return err;
  6181. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6182. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6183. &info);
  6184. if (err)
  6185. return err;
  6186. /* Now startup only the RX cpu. */
  6187. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6188. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6189. for (i = 0; i < 5; i++) {
  6190. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6191. break;
  6192. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6193. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6194. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6195. udelay(1000);
  6196. }
  6197. if (i >= 5) {
  6198. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6199. "should be %08x\n", __func__,
  6200. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6201. return -ENODEV;
  6202. }
  6203. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6204. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6205. return 0;
  6206. }
  6207. /* 5705 needs a special version of the TSO firmware. */
  6208. /* tp->lock is held. */
  6209. static int tg3_load_tso_firmware(struct tg3 *tp)
  6210. {
  6211. struct fw_info info;
  6212. const __be32 *fw_data;
  6213. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6214. int err, i;
  6215. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6216. return 0;
  6217. fw_data = (void *)tp->fw->data;
  6218. /* Firmware blob starts with version numbers, followed by
  6219. start address and length. We are setting complete length.
  6220. length = end_address_of_bss - start_address_of_text.
  6221. Remainder is the blob to be loaded contiguously
  6222. from start address. */
  6223. info.fw_base = be32_to_cpu(fw_data[1]);
  6224. cpu_scratch_size = tp->fw_len;
  6225. info.fw_len = tp->fw->size - 12;
  6226. info.fw_data = &fw_data[3];
  6227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6228. cpu_base = RX_CPU_BASE;
  6229. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6230. } else {
  6231. cpu_base = TX_CPU_BASE;
  6232. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6233. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6234. }
  6235. err = tg3_load_firmware_cpu(tp, cpu_base,
  6236. cpu_scratch_base, cpu_scratch_size,
  6237. &info);
  6238. if (err)
  6239. return err;
  6240. /* Now startup the cpu. */
  6241. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6242. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6243. for (i = 0; i < 5; i++) {
  6244. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6245. break;
  6246. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6247. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6248. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6249. udelay(1000);
  6250. }
  6251. if (i >= 5) {
  6252. netdev_err(tp->dev,
  6253. "%s fails to set CPU PC, is %08x should be %08x\n",
  6254. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6255. return -ENODEV;
  6256. }
  6257. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6258. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6259. return 0;
  6260. }
  6261. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6262. {
  6263. struct tg3 *tp = netdev_priv(dev);
  6264. struct sockaddr *addr = p;
  6265. int err = 0, skip_mac_1 = 0;
  6266. if (!is_valid_ether_addr(addr->sa_data))
  6267. return -EINVAL;
  6268. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6269. if (!netif_running(dev))
  6270. return 0;
  6271. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6272. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6273. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6274. addr0_low = tr32(MAC_ADDR_0_LOW);
  6275. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6276. addr1_low = tr32(MAC_ADDR_1_LOW);
  6277. /* Skip MAC addr 1 if ASF is using it. */
  6278. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6279. !(addr1_high == 0 && addr1_low == 0))
  6280. skip_mac_1 = 1;
  6281. }
  6282. spin_lock_bh(&tp->lock);
  6283. __tg3_set_mac_addr(tp, skip_mac_1);
  6284. spin_unlock_bh(&tp->lock);
  6285. return err;
  6286. }
  6287. /* tp->lock is held. */
  6288. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6289. dma_addr_t mapping, u32 maxlen_flags,
  6290. u32 nic_addr)
  6291. {
  6292. tg3_write_mem(tp,
  6293. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6294. ((u64) mapping >> 32));
  6295. tg3_write_mem(tp,
  6296. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6297. ((u64) mapping & 0xffffffff));
  6298. tg3_write_mem(tp,
  6299. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6300. maxlen_flags);
  6301. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6302. tg3_write_mem(tp,
  6303. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6304. nic_addr);
  6305. }
  6306. static void __tg3_set_rx_mode(struct net_device *);
  6307. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6308. {
  6309. int i;
  6310. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6311. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6312. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6313. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6314. } else {
  6315. tw32(HOSTCC_TXCOL_TICKS, 0);
  6316. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6317. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6318. }
  6319. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6320. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6321. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6322. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6323. } else {
  6324. tw32(HOSTCC_RXCOL_TICKS, 0);
  6325. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6326. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6327. }
  6328. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6329. u32 val = ec->stats_block_coalesce_usecs;
  6330. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6331. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6332. if (!netif_carrier_ok(tp->dev))
  6333. val = 0;
  6334. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6335. }
  6336. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6337. u32 reg;
  6338. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6339. tw32(reg, ec->rx_coalesce_usecs);
  6340. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6341. tw32(reg, ec->rx_max_coalesced_frames);
  6342. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6343. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6344. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6345. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6346. tw32(reg, ec->tx_coalesce_usecs);
  6347. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6348. tw32(reg, ec->tx_max_coalesced_frames);
  6349. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6350. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6351. }
  6352. }
  6353. for (; i < tp->irq_max - 1; i++) {
  6354. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6355. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6356. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6357. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6358. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6359. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6360. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6361. }
  6362. }
  6363. }
  6364. /* tp->lock is held. */
  6365. static void tg3_rings_reset(struct tg3 *tp)
  6366. {
  6367. int i;
  6368. u32 stblk, txrcb, rxrcb, limit;
  6369. struct tg3_napi *tnapi = &tp->napi[0];
  6370. /* Disable all transmit rings but the first. */
  6371. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6372. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6373. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6375. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6376. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6377. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6378. else
  6379. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6380. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6381. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6382. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6383. BDINFO_FLAGS_DISABLED);
  6384. /* Disable all receive return rings but the first. */
  6385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6387. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6388. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6389. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6390. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6392. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6393. else
  6394. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6395. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6396. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6397. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6398. BDINFO_FLAGS_DISABLED);
  6399. /* Disable interrupts */
  6400. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6401. /* Zero mailbox registers. */
  6402. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6403. for (i = 1; i < tp->irq_max; i++) {
  6404. tp->napi[i].tx_prod = 0;
  6405. tp->napi[i].tx_cons = 0;
  6406. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6407. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6408. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6409. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6410. }
  6411. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6412. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6413. } else {
  6414. tp->napi[0].tx_prod = 0;
  6415. tp->napi[0].tx_cons = 0;
  6416. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6417. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6418. }
  6419. /* Make sure the NIC-based send BD rings are disabled. */
  6420. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6421. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6422. for (i = 0; i < 16; i++)
  6423. tw32_tx_mbox(mbox + i * 8, 0);
  6424. }
  6425. txrcb = NIC_SRAM_SEND_RCB;
  6426. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6427. /* Clear status block in ram. */
  6428. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6429. /* Set status block DMA address */
  6430. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6431. ((u64) tnapi->status_mapping >> 32));
  6432. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6433. ((u64) tnapi->status_mapping & 0xffffffff));
  6434. if (tnapi->tx_ring) {
  6435. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6436. (TG3_TX_RING_SIZE <<
  6437. BDINFO_FLAGS_MAXLEN_SHIFT),
  6438. NIC_SRAM_TX_BUFFER_DESC);
  6439. txrcb += TG3_BDINFO_SIZE;
  6440. }
  6441. if (tnapi->rx_rcb) {
  6442. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6443. (tp->rx_ret_ring_mask + 1) <<
  6444. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6445. rxrcb += TG3_BDINFO_SIZE;
  6446. }
  6447. stblk = HOSTCC_STATBLCK_RING1;
  6448. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6449. u64 mapping = (u64)tnapi->status_mapping;
  6450. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6451. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6452. /* Clear status block in ram. */
  6453. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6454. if (tnapi->tx_ring) {
  6455. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6456. (TG3_TX_RING_SIZE <<
  6457. BDINFO_FLAGS_MAXLEN_SHIFT),
  6458. NIC_SRAM_TX_BUFFER_DESC);
  6459. txrcb += TG3_BDINFO_SIZE;
  6460. }
  6461. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6462. ((tp->rx_ret_ring_mask + 1) <<
  6463. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6464. stblk += 8;
  6465. rxrcb += TG3_BDINFO_SIZE;
  6466. }
  6467. }
  6468. /* tp->lock is held. */
  6469. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6470. {
  6471. u32 val, rdmac_mode;
  6472. int i, err, limit;
  6473. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6474. tg3_disable_ints(tp);
  6475. tg3_stop_fw(tp);
  6476. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6477. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6478. tg3_abort_hw(tp, 1);
  6479. /* Enable MAC control of LPI */
  6480. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6481. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6482. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6483. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6484. tw32_f(TG3_CPMU_EEE_CTRL,
  6485. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6486. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6487. TG3_CPMU_EEEMD_LPI_IN_TX |
  6488. TG3_CPMU_EEEMD_LPI_IN_RX |
  6489. TG3_CPMU_EEEMD_EEE_ENABLE;
  6490. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6491. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6492. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6493. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6494. tw32_f(TG3_CPMU_EEE_MODE, val);
  6495. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6496. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6497. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6498. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6499. TG3_CPMU_DBTMR1_APE_TX_2047US |
  6500. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6501. }
  6502. if (reset_phy)
  6503. tg3_phy_reset(tp);
  6504. err = tg3_chip_reset(tp);
  6505. if (err)
  6506. return err;
  6507. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6508. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6509. val = tr32(TG3_CPMU_CTRL);
  6510. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6511. tw32(TG3_CPMU_CTRL, val);
  6512. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6513. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6514. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6515. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6516. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6517. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6518. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6519. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6520. val = tr32(TG3_CPMU_HST_ACC);
  6521. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6522. val |= CPMU_HST_ACC_MACCLK_6_25;
  6523. tw32(TG3_CPMU_HST_ACC, val);
  6524. }
  6525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6526. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6527. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6528. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6529. tw32(PCIE_PWR_MGMT_THRESH, val);
  6530. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6531. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6532. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6533. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6534. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6535. }
  6536. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6537. u32 grc_mode = tr32(GRC_MODE);
  6538. /* Access the lower 1K of PL PCIE block registers. */
  6539. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6540. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6541. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6542. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6543. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6544. tw32(GRC_MODE, grc_mode);
  6545. }
  6546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6547. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6548. u32 grc_mode = tr32(GRC_MODE);
  6549. /* Access the lower 1K of PL PCIE block registers. */
  6550. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6551. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6552. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6553. TG3_PCIE_PL_LO_PHYCTL5);
  6554. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6555. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6556. tw32(GRC_MODE, grc_mode);
  6557. }
  6558. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6559. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6560. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6561. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6562. }
  6563. /* This works around an issue with Athlon chipsets on
  6564. * B3 tigon3 silicon. This bit has no effect on any
  6565. * other revision. But do not set this on PCI Express
  6566. * chips and don't even touch the clocks if the CPMU is present.
  6567. */
  6568. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6569. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6570. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6571. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6572. }
  6573. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6574. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6575. val = tr32(TG3PCI_PCISTATE);
  6576. val |= PCISTATE_RETRY_SAME_DMA;
  6577. tw32(TG3PCI_PCISTATE, val);
  6578. }
  6579. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6580. /* Allow reads and writes to the
  6581. * APE register and memory space.
  6582. */
  6583. val = tr32(TG3PCI_PCISTATE);
  6584. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6585. PCISTATE_ALLOW_APE_SHMEM_WR |
  6586. PCISTATE_ALLOW_APE_PSPACE_WR;
  6587. tw32(TG3PCI_PCISTATE, val);
  6588. }
  6589. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6590. /* Enable some hw fixes. */
  6591. val = tr32(TG3PCI_MSI_DATA);
  6592. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6593. tw32(TG3PCI_MSI_DATA, val);
  6594. }
  6595. /* Descriptor ring init may make accesses to the
  6596. * NIC SRAM area to setup the TX descriptors, so we
  6597. * can only do this after the hardware has been
  6598. * successfully reset.
  6599. */
  6600. err = tg3_init_rings(tp);
  6601. if (err)
  6602. return err;
  6603. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6604. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6605. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6606. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6607. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6608. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6609. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6610. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6611. /* This value is determined during the probe time DMA
  6612. * engine test, tg3_test_dma.
  6613. */
  6614. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6615. }
  6616. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6617. GRC_MODE_4X_NIC_SEND_RINGS |
  6618. GRC_MODE_NO_TX_PHDR_CSUM |
  6619. GRC_MODE_NO_RX_PHDR_CSUM);
  6620. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6621. /* Pseudo-header checksum is done by hardware logic and not
  6622. * the offload processers, so make the chip do the pseudo-
  6623. * header checksums on receive. For transmit it is more
  6624. * convenient to do the pseudo-header checksum in software
  6625. * as Linux does that on transmit for us in all cases.
  6626. */
  6627. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6628. tw32(GRC_MODE,
  6629. tp->grc_mode |
  6630. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6631. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6632. val = tr32(GRC_MISC_CFG);
  6633. val &= ~0xff;
  6634. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6635. tw32(GRC_MISC_CFG, val);
  6636. /* Initialize MBUF/DESC pool. */
  6637. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6638. /* Do nothing. */
  6639. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6640. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6642. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6643. else
  6644. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6645. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6646. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6647. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6648. int fw_len;
  6649. fw_len = tp->fw_len;
  6650. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6651. tw32(BUFMGR_MB_POOL_ADDR,
  6652. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6653. tw32(BUFMGR_MB_POOL_SIZE,
  6654. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6655. }
  6656. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6657. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6658. tp->bufmgr_config.mbuf_read_dma_low_water);
  6659. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6660. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6661. tw32(BUFMGR_MB_HIGH_WATER,
  6662. tp->bufmgr_config.mbuf_high_water);
  6663. } else {
  6664. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6665. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6666. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6667. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6668. tw32(BUFMGR_MB_HIGH_WATER,
  6669. tp->bufmgr_config.mbuf_high_water_jumbo);
  6670. }
  6671. tw32(BUFMGR_DMA_LOW_WATER,
  6672. tp->bufmgr_config.dma_low_water);
  6673. tw32(BUFMGR_DMA_HIGH_WATER,
  6674. tp->bufmgr_config.dma_high_water);
  6675. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6677. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6678. tw32(BUFMGR_MODE, val);
  6679. for (i = 0; i < 2000; i++) {
  6680. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6681. break;
  6682. udelay(10);
  6683. }
  6684. if (i >= 2000) {
  6685. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6686. return -ENODEV;
  6687. }
  6688. /* Setup replenish threshold. */
  6689. val = tp->rx_pending / 8;
  6690. if (val == 0)
  6691. val = 1;
  6692. else if (val > tp->rx_std_max_post)
  6693. val = tp->rx_std_max_post;
  6694. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6695. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6696. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6697. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6698. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6699. }
  6700. tw32(RCVBDI_STD_THRESH, val);
  6701. /* Initialize TG3_BDINFO's at:
  6702. * RCVDBDI_STD_BD: standard eth size rx ring
  6703. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6704. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6705. *
  6706. * like so:
  6707. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6708. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6709. * ring attribute flags
  6710. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6711. *
  6712. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6713. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6714. *
  6715. * The size of each ring is fixed in the firmware, but the location is
  6716. * configurable.
  6717. */
  6718. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6719. ((u64) tpr->rx_std_mapping >> 32));
  6720. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6721. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6722. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6723. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6724. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6725. NIC_SRAM_RX_BUFFER_DESC);
  6726. /* Disable the mini ring */
  6727. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6728. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6729. BDINFO_FLAGS_DISABLED);
  6730. /* Program the jumbo buffer descriptor ring control
  6731. * blocks on those devices that have them.
  6732. */
  6733. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6734. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6735. /* Setup replenish threshold. */
  6736. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6737. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6738. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6739. ((u64) tpr->rx_jmb_mapping >> 32));
  6740. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6741. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6742. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6743. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6744. BDINFO_FLAGS_USE_EXT_RECV);
  6745. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6747. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6748. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6749. } else {
  6750. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6751. BDINFO_FLAGS_DISABLED);
  6752. }
  6753. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6755. val = RX_STD_MAX_SIZE_5705;
  6756. else
  6757. val = RX_STD_MAX_SIZE_5717;
  6758. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6759. val |= (TG3_RX_STD_DMA_SZ << 2);
  6760. } else
  6761. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6762. } else
  6763. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6764. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6765. tpr->rx_std_prod_idx = tp->rx_pending;
  6766. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6767. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6768. tp->rx_jumbo_pending : 0;
  6769. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6770. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6771. tw32(STD_REPLENISH_LWM, 32);
  6772. tw32(JMB_REPLENISH_LWM, 16);
  6773. }
  6774. tg3_rings_reset(tp);
  6775. /* Initialize MAC address and backoff seed. */
  6776. __tg3_set_mac_addr(tp, 0);
  6777. /* MTU + ethernet header + FCS + optional VLAN tag */
  6778. tw32(MAC_RX_MTU_SIZE,
  6779. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6780. /* The slot time is changed by tg3_setup_phy if we
  6781. * run at gigabit with half duplex.
  6782. */
  6783. tw32(MAC_TX_LENGTHS,
  6784. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6785. (6 << TX_LENGTHS_IPG_SHIFT) |
  6786. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6787. /* Receive rules. */
  6788. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6789. tw32(RCVLPC_CONFIG, 0x0181);
  6790. /* Calculate RDMAC_MODE setting early, we need it to determine
  6791. * the RCVLPC_STATE_ENABLE mask.
  6792. */
  6793. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6794. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6795. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6796. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6797. RDMAC_MODE_LNGREAD_ENAB);
  6798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6799. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6803. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6804. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6805. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6806. /* If statement applies to 5705 and 5750 PCI devices only */
  6807. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6808. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6809. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6810. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6812. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6813. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6814. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6815. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6816. }
  6817. }
  6818. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6819. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6820. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6821. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6822. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6825. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6830. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6831. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6833. val &= ~TG3_RDMA_RSRVCTRL_TXMRGN_MASK;
  6834. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B;
  6835. }
  6836. tw32(TG3_RDMA_RSRVCTRL_REG,
  6837. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6838. }
  6839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6840. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6841. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6842. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6843. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6844. }
  6845. /* Receive/send statistics. */
  6846. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6847. val = tr32(RCVLPC_STATS_ENABLE);
  6848. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6849. tw32(RCVLPC_STATS_ENABLE, val);
  6850. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6851. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6852. val = tr32(RCVLPC_STATS_ENABLE);
  6853. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6854. tw32(RCVLPC_STATS_ENABLE, val);
  6855. } else {
  6856. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6857. }
  6858. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6859. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6860. tw32(SNDDATAI_STATSCTRL,
  6861. (SNDDATAI_SCTRL_ENABLE |
  6862. SNDDATAI_SCTRL_FASTUPD));
  6863. /* Setup host coalescing engine. */
  6864. tw32(HOSTCC_MODE, 0);
  6865. for (i = 0; i < 2000; i++) {
  6866. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6867. break;
  6868. udelay(10);
  6869. }
  6870. __tg3_set_coalesce(tp, &tp->coal);
  6871. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6872. /* Status/statistics block address. See tg3_timer,
  6873. * the tg3_periodic_fetch_stats call there, and
  6874. * tg3_get_stats to see how this works for 5705/5750 chips.
  6875. */
  6876. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6877. ((u64) tp->stats_mapping >> 32));
  6878. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6879. ((u64) tp->stats_mapping & 0xffffffff));
  6880. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6881. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6882. /* Clear statistics and status block memory areas */
  6883. for (i = NIC_SRAM_STATS_BLK;
  6884. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6885. i += sizeof(u32)) {
  6886. tg3_write_mem(tp, i, 0);
  6887. udelay(40);
  6888. }
  6889. }
  6890. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6891. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6892. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6893. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6894. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6895. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6896. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6897. /* reset to prevent losing 1st rx packet intermittently */
  6898. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6899. udelay(10);
  6900. }
  6901. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6902. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6903. else
  6904. tp->mac_mode = 0;
  6905. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6906. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6907. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6908. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6909. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6910. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6911. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6912. udelay(40);
  6913. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6914. * If TG3_FLG2_IS_NIC is zero, we should read the
  6915. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6916. * whether used as inputs or outputs, are set by boot code after
  6917. * reset.
  6918. */
  6919. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6920. u32 gpio_mask;
  6921. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6922. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6923. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6925. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6926. GRC_LCLCTRL_GPIO_OUTPUT3;
  6927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6928. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6929. tp->grc_local_ctrl &= ~gpio_mask;
  6930. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6931. /* GPIO1 must be driven high for eeprom write protect */
  6932. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6933. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6934. GRC_LCLCTRL_GPIO_OUTPUT1);
  6935. }
  6936. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6937. udelay(100);
  6938. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6939. val = tr32(MSGINT_MODE);
  6940. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6941. tw32(MSGINT_MODE, val);
  6942. }
  6943. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6944. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6945. udelay(40);
  6946. }
  6947. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6948. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6949. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6950. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6951. WDMAC_MODE_LNGREAD_ENAB);
  6952. /* If statement applies to 5705 and 5750 PCI devices only */
  6953. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6954. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6956. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6957. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6958. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6959. /* nothing */
  6960. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6961. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6962. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6963. val |= WDMAC_MODE_RX_ACCEL;
  6964. }
  6965. }
  6966. /* Enable host coalescing bug fix */
  6967. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6968. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6970. val |= WDMAC_MODE_BURST_ALL_DATA;
  6971. tw32_f(WDMAC_MODE, val);
  6972. udelay(40);
  6973. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6974. u16 pcix_cmd;
  6975. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6976. &pcix_cmd);
  6977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6978. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6979. pcix_cmd |= PCI_X_CMD_READ_2K;
  6980. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6981. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6982. pcix_cmd |= PCI_X_CMD_READ_2K;
  6983. }
  6984. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6985. pcix_cmd);
  6986. }
  6987. tw32_f(RDMAC_MODE, rdmac_mode);
  6988. udelay(40);
  6989. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6990. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6991. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6993. tw32(SNDDATAC_MODE,
  6994. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6995. else
  6996. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6997. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6998. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6999. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7002. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7003. tw32(RCVDBDI_MODE, val);
  7004. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7005. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7006. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7007. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7008. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7009. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7010. tw32(SNDBDI_MODE, val);
  7011. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7012. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7013. err = tg3_load_5701_a0_firmware_fix(tp);
  7014. if (err)
  7015. return err;
  7016. }
  7017. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7018. err = tg3_load_tso_firmware(tp);
  7019. if (err)
  7020. return err;
  7021. }
  7022. tp->tx_mode = TX_MODE_ENABLE;
  7023. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7025. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7026. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7027. udelay(100);
  7028. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7029. u32 reg = MAC_RSS_INDIR_TBL_0;
  7030. u8 *ent = (u8 *)&val;
  7031. /* Setup the indirection table */
  7032. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7033. int idx = i % sizeof(val);
  7034. ent[idx] = i % (tp->irq_cnt - 1);
  7035. if (idx == sizeof(val) - 1) {
  7036. tw32(reg, val);
  7037. reg += 4;
  7038. }
  7039. }
  7040. /* Setup the "secret" hash key. */
  7041. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7042. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7043. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7044. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7045. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7046. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7047. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7048. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7049. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7050. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7051. }
  7052. tp->rx_mode = RX_MODE_ENABLE;
  7053. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7054. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7055. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7056. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7057. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7058. RX_MODE_RSS_IPV6_HASH_EN |
  7059. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7060. RX_MODE_RSS_IPV4_HASH_EN |
  7061. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7062. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7063. udelay(10);
  7064. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7065. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7066. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7067. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7068. udelay(10);
  7069. }
  7070. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7071. udelay(10);
  7072. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7073. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7074. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7075. /* Set drive transmission level to 1.2V */
  7076. /* only if the signal pre-emphasis bit is not set */
  7077. val = tr32(MAC_SERDES_CFG);
  7078. val &= 0xfffff000;
  7079. val |= 0x880;
  7080. tw32(MAC_SERDES_CFG, val);
  7081. }
  7082. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7083. tw32(MAC_SERDES_CFG, 0x616000);
  7084. }
  7085. /* Prevent chip from dropping frames when flow control
  7086. * is enabled.
  7087. */
  7088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7089. val = 1;
  7090. else
  7091. val = 2;
  7092. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7094. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7095. /* Use hardware link auto-negotiation */
  7096. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7097. }
  7098. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7099. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7100. u32 tmp;
  7101. tmp = tr32(SERDES_RX_CTRL);
  7102. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7103. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7104. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7105. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7106. }
  7107. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7108. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7109. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7110. tp->link_config.speed = tp->link_config.orig_speed;
  7111. tp->link_config.duplex = tp->link_config.orig_duplex;
  7112. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7113. }
  7114. err = tg3_setup_phy(tp, 0);
  7115. if (err)
  7116. return err;
  7117. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7118. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7119. u32 tmp;
  7120. /* Clear CRC stats. */
  7121. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7122. tg3_writephy(tp, MII_TG3_TEST1,
  7123. tmp | MII_TG3_TEST1_CRC_EN);
  7124. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7125. }
  7126. }
  7127. }
  7128. __tg3_set_rx_mode(tp->dev);
  7129. /* Initialize receive rules. */
  7130. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7131. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7132. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7133. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7134. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7135. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7136. limit = 8;
  7137. else
  7138. limit = 16;
  7139. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7140. limit -= 4;
  7141. switch (limit) {
  7142. case 16:
  7143. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7144. case 15:
  7145. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7146. case 14:
  7147. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7148. case 13:
  7149. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7150. case 12:
  7151. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7152. case 11:
  7153. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7154. case 10:
  7155. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7156. case 9:
  7157. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7158. case 8:
  7159. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7160. case 7:
  7161. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7162. case 6:
  7163. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7164. case 5:
  7165. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7166. case 4:
  7167. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7168. case 3:
  7169. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7170. case 2:
  7171. case 1:
  7172. default:
  7173. break;
  7174. }
  7175. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7176. /* Write our heartbeat update interval to APE. */
  7177. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7178. APE_HOST_HEARTBEAT_INT_DISABLE);
  7179. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7180. return 0;
  7181. }
  7182. /* Called at device open time to get the chip ready for
  7183. * packet processing. Invoked with tp->lock held.
  7184. */
  7185. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7186. {
  7187. tg3_switch_clocks(tp);
  7188. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7189. return tg3_reset_hw(tp, reset_phy);
  7190. }
  7191. #define TG3_STAT_ADD32(PSTAT, REG) \
  7192. do { u32 __val = tr32(REG); \
  7193. (PSTAT)->low += __val; \
  7194. if ((PSTAT)->low < __val) \
  7195. (PSTAT)->high += 1; \
  7196. } while (0)
  7197. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7198. {
  7199. struct tg3_hw_stats *sp = tp->hw_stats;
  7200. if (!netif_carrier_ok(tp->dev))
  7201. return;
  7202. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7203. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7204. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7205. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7206. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7207. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7208. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7209. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7210. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7211. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7212. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7213. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7214. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7215. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7216. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7217. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7218. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7219. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7220. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7221. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7222. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7223. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7224. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7225. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7226. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7227. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7228. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7229. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7230. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7231. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7232. }
  7233. static void tg3_timer(unsigned long __opaque)
  7234. {
  7235. struct tg3 *tp = (struct tg3 *) __opaque;
  7236. if (tp->irq_sync)
  7237. goto restart_timer;
  7238. spin_lock(&tp->lock);
  7239. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7240. /* All of this garbage is because when using non-tagged
  7241. * IRQ status the mailbox/status_block protocol the chip
  7242. * uses with the cpu is race prone.
  7243. */
  7244. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7245. tw32(GRC_LOCAL_CTRL,
  7246. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7247. } else {
  7248. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7249. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7250. }
  7251. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7252. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7253. spin_unlock(&tp->lock);
  7254. schedule_work(&tp->reset_task);
  7255. return;
  7256. }
  7257. }
  7258. /* This part only runs once per second. */
  7259. if (!--tp->timer_counter) {
  7260. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7261. tg3_periodic_fetch_stats(tp);
  7262. if (tp->setlpicnt && !--tp->setlpicnt) {
  7263. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7264. tw32(TG3_CPMU_EEE_MODE,
  7265. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7266. }
  7267. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7268. u32 mac_stat;
  7269. int phy_event;
  7270. mac_stat = tr32(MAC_STATUS);
  7271. phy_event = 0;
  7272. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7273. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7274. phy_event = 1;
  7275. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7276. phy_event = 1;
  7277. if (phy_event)
  7278. tg3_setup_phy(tp, 0);
  7279. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7280. u32 mac_stat = tr32(MAC_STATUS);
  7281. int need_setup = 0;
  7282. if (netif_carrier_ok(tp->dev) &&
  7283. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7284. need_setup = 1;
  7285. }
  7286. if (!netif_carrier_ok(tp->dev) &&
  7287. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7288. MAC_STATUS_SIGNAL_DET))) {
  7289. need_setup = 1;
  7290. }
  7291. if (need_setup) {
  7292. if (!tp->serdes_counter) {
  7293. tw32_f(MAC_MODE,
  7294. (tp->mac_mode &
  7295. ~MAC_MODE_PORT_MODE_MASK));
  7296. udelay(40);
  7297. tw32_f(MAC_MODE, tp->mac_mode);
  7298. udelay(40);
  7299. }
  7300. tg3_setup_phy(tp, 0);
  7301. }
  7302. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7303. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7304. tg3_serdes_parallel_detect(tp);
  7305. }
  7306. tp->timer_counter = tp->timer_multiplier;
  7307. }
  7308. /* Heartbeat is only sent once every 2 seconds.
  7309. *
  7310. * The heartbeat is to tell the ASF firmware that the host
  7311. * driver is still alive. In the event that the OS crashes,
  7312. * ASF needs to reset the hardware to free up the FIFO space
  7313. * that may be filled with rx packets destined for the host.
  7314. * If the FIFO is full, ASF will no longer function properly.
  7315. *
  7316. * Unintended resets have been reported on real time kernels
  7317. * where the timer doesn't run on time. Netpoll will also have
  7318. * same problem.
  7319. *
  7320. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7321. * to check the ring condition when the heartbeat is expiring
  7322. * before doing the reset. This will prevent most unintended
  7323. * resets.
  7324. */
  7325. if (!--tp->asf_counter) {
  7326. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7327. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7328. tg3_wait_for_event_ack(tp);
  7329. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7330. FWCMD_NICDRV_ALIVE3);
  7331. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7332. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7333. TG3_FW_UPDATE_TIMEOUT_SEC);
  7334. tg3_generate_fw_event(tp);
  7335. }
  7336. tp->asf_counter = tp->asf_multiplier;
  7337. }
  7338. spin_unlock(&tp->lock);
  7339. restart_timer:
  7340. tp->timer.expires = jiffies + tp->timer_offset;
  7341. add_timer(&tp->timer);
  7342. }
  7343. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7344. {
  7345. irq_handler_t fn;
  7346. unsigned long flags;
  7347. char *name;
  7348. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7349. if (tp->irq_cnt == 1)
  7350. name = tp->dev->name;
  7351. else {
  7352. name = &tnapi->irq_lbl[0];
  7353. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7354. name[IFNAMSIZ-1] = 0;
  7355. }
  7356. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7357. fn = tg3_msi;
  7358. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7359. fn = tg3_msi_1shot;
  7360. flags = IRQF_SAMPLE_RANDOM;
  7361. } else {
  7362. fn = tg3_interrupt;
  7363. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7364. fn = tg3_interrupt_tagged;
  7365. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7366. }
  7367. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7368. }
  7369. static int tg3_test_interrupt(struct tg3 *tp)
  7370. {
  7371. struct tg3_napi *tnapi = &tp->napi[0];
  7372. struct net_device *dev = tp->dev;
  7373. int err, i, intr_ok = 0;
  7374. u32 val;
  7375. if (!netif_running(dev))
  7376. return -ENODEV;
  7377. tg3_disable_ints(tp);
  7378. free_irq(tnapi->irq_vec, tnapi);
  7379. /*
  7380. * Turn off MSI one shot mode. Otherwise this test has no
  7381. * observable way to know whether the interrupt was delivered.
  7382. */
  7383. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7384. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7385. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7386. tw32(MSGINT_MODE, val);
  7387. }
  7388. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7389. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7390. if (err)
  7391. return err;
  7392. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7393. tg3_enable_ints(tp);
  7394. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7395. tnapi->coal_now);
  7396. for (i = 0; i < 5; i++) {
  7397. u32 int_mbox, misc_host_ctrl;
  7398. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7399. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7400. if ((int_mbox != 0) ||
  7401. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7402. intr_ok = 1;
  7403. break;
  7404. }
  7405. msleep(10);
  7406. }
  7407. tg3_disable_ints(tp);
  7408. free_irq(tnapi->irq_vec, tnapi);
  7409. err = tg3_request_irq(tp, 0);
  7410. if (err)
  7411. return err;
  7412. if (intr_ok) {
  7413. /* Reenable MSI one shot mode. */
  7414. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7415. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7416. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7417. tw32(MSGINT_MODE, val);
  7418. }
  7419. return 0;
  7420. }
  7421. return -EIO;
  7422. }
  7423. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7424. * successfully restored
  7425. */
  7426. static int tg3_test_msi(struct tg3 *tp)
  7427. {
  7428. int err;
  7429. u16 pci_cmd;
  7430. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7431. return 0;
  7432. /* Turn off SERR reporting in case MSI terminates with Master
  7433. * Abort.
  7434. */
  7435. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7436. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7437. pci_cmd & ~PCI_COMMAND_SERR);
  7438. err = tg3_test_interrupt(tp);
  7439. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7440. if (!err)
  7441. return 0;
  7442. /* other failures */
  7443. if (err != -EIO)
  7444. return err;
  7445. /* MSI test failed, go back to INTx mode */
  7446. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7447. "to INTx mode. Please report this failure to the PCI "
  7448. "maintainer and include system chipset information\n");
  7449. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7450. pci_disable_msi(tp->pdev);
  7451. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7452. tp->napi[0].irq_vec = tp->pdev->irq;
  7453. err = tg3_request_irq(tp, 0);
  7454. if (err)
  7455. return err;
  7456. /* Need to reset the chip because the MSI cycle may have terminated
  7457. * with Master Abort.
  7458. */
  7459. tg3_full_lock(tp, 1);
  7460. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7461. err = tg3_init_hw(tp, 1);
  7462. tg3_full_unlock(tp);
  7463. if (err)
  7464. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7465. return err;
  7466. }
  7467. static int tg3_request_firmware(struct tg3 *tp)
  7468. {
  7469. const __be32 *fw_data;
  7470. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7471. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7472. tp->fw_needed);
  7473. return -ENOENT;
  7474. }
  7475. fw_data = (void *)tp->fw->data;
  7476. /* Firmware blob starts with version numbers, followed by
  7477. * start address and _full_ length including BSS sections
  7478. * (which must be longer than the actual data, of course
  7479. */
  7480. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7481. if (tp->fw_len < (tp->fw->size - 12)) {
  7482. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7483. tp->fw_len, tp->fw_needed);
  7484. release_firmware(tp->fw);
  7485. tp->fw = NULL;
  7486. return -EINVAL;
  7487. }
  7488. /* We no longer need firmware; we have it. */
  7489. tp->fw_needed = NULL;
  7490. return 0;
  7491. }
  7492. static bool tg3_enable_msix(struct tg3 *tp)
  7493. {
  7494. int i, rc, cpus = num_online_cpus();
  7495. struct msix_entry msix_ent[tp->irq_max];
  7496. if (cpus == 1)
  7497. /* Just fallback to the simpler MSI mode. */
  7498. return false;
  7499. /*
  7500. * We want as many rx rings enabled as there are cpus.
  7501. * The first MSIX vector only deals with link interrupts, etc,
  7502. * so we add one to the number of vectors we are requesting.
  7503. */
  7504. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7505. for (i = 0; i < tp->irq_max; i++) {
  7506. msix_ent[i].entry = i;
  7507. msix_ent[i].vector = 0;
  7508. }
  7509. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7510. if (rc < 0) {
  7511. return false;
  7512. } else if (rc != 0) {
  7513. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7514. return false;
  7515. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7516. tp->irq_cnt, rc);
  7517. tp->irq_cnt = rc;
  7518. }
  7519. for (i = 0; i < tp->irq_max; i++)
  7520. tp->napi[i].irq_vec = msix_ent[i].vector;
  7521. netif_set_real_num_tx_queues(tp->dev, 1);
  7522. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7523. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7524. pci_disable_msix(tp->pdev);
  7525. return false;
  7526. }
  7527. if (tp->irq_cnt > 1) {
  7528. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7530. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7531. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7532. }
  7533. }
  7534. return true;
  7535. }
  7536. static void tg3_ints_init(struct tg3 *tp)
  7537. {
  7538. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7539. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7540. /* All MSI supporting chips should support tagged
  7541. * status. Assert that this is the case.
  7542. */
  7543. netdev_warn(tp->dev,
  7544. "MSI without TAGGED_STATUS? Not using MSI\n");
  7545. goto defcfg;
  7546. }
  7547. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7548. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7549. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7550. pci_enable_msi(tp->pdev) == 0)
  7551. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7552. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7553. u32 msi_mode = tr32(MSGINT_MODE);
  7554. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7555. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7556. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7557. }
  7558. defcfg:
  7559. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7560. tp->irq_cnt = 1;
  7561. tp->napi[0].irq_vec = tp->pdev->irq;
  7562. netif_set_real_num_tx_queues(tp->dev, 1);
  7563. netif_set_real_num_rx_queues(tp->dev, 1);
  7564. }
  7565. }
  7566. static void tg3_ints_fini(struct tg3 *tp)
  7567. {
  7568. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7569. pci_disable_msix(tp->pdev);
  7570. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7571. pci_disable_msi(tp->pdev);
  7572. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7573. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7574. }
  7575. static int tg3_open(struct net_device *dev)
  7576. {
  7577. struct tg3 *tp = netdev_priv(dev);
  7578. int i, err;
  7579. if (tp->fw_needed) {
  7580. err = tg3_request_firmware(tp);
  7581. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7582. if (err)
  7583. return err;
  7584. } else if (err) {
  7585. netdev_warn(tp->dev, "TSO capability disabled\n");
  7586. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7587. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7588. netdev_notice(tp->dev, "TSO capability restored\n");
  7589. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7590. }
  7591. }
  7592. netif_carrier_off(tp->dev);
  7593. err = tg3_power_up(tp);
  7594. if (err)
  7595. return err;
  7596. tg3_full_lock(tp, 0);
  7597. tg3_disable_ints(tp);
  7598. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7599. tg3_full_unlock(tp);
  7600. /*
  7601. * Setup interrupts first so we know how
  7602. * many NAPI resources to allocate
  7603. */
  7604. tg3_ints_init(tp);
  7605. /* The placement of this call is tied
  7606. * to the setup and use of Host TX descriptors.
  7607. */
  7608. err = tg3_alloc_consistent(tp);
  7609. if (err)
  7610. goto err_out1;
  7611. tg3_napi_init(tp);
  7612. tg3_napi_enable(tp);
  7613. for (i = 0; i < tp->irq_cnt; i++) {
  7614. struct tg3_napi *tnapi = &tp->napi[i];
  7615. err = tg3_request_irq(tp, i);
  7616. if (err) {
  7617. for (i--; i >= 0; i--)
  7618. free_irq(tnapi->irq_vec, tnapi);
  7619. break;
  7620. }
  7621. }
  7622. if (err)
  7623. goto err_out2;
  7624. tg3_full_lock(tp, 0);
  7625. err = tg3_init_hw(tp, 1);
  7626. if (err) {
  7627. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7628. tg3_free_rings(tp);
  7629. } else {
  7630. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7631. tp->timer_offset = HZ;
  7632. else
  7633. tp->timer_offset = HZ / 10;
  7634. BUG_ON(tp->timer_offset > HZ);
  7635. tp->timer_counter = tp->timer_multiplier =
  7636. (HZ / tp->timer_offset);
  7637. tp->asf_counter = tp->asf_multiplier =
  7638. ((HZ / tp->timer_offset) * 2);
  7639. init_timer(&tp->timer);
  7640. tp->timer.expires = jiffies + tp->timer_offset;
  7641. tp->timer.data = (unsigned long) tp;
  7642. tp->timer.function = tg3_timer;
  7643. }
  7644. tg3_full_unlock(tp);
  7645. if (err)
  7646. goto err_out3;
  7647. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7648. err = tg3_test_msi(tp);
  7649. if (err) {
  7650. tg3_full_lock(tp, 0);
  7651. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7652. tg3_free_rings(tp);
  7653. tg3_full_unlock(tp);
  7654. goto err_out2;
  7655. }
  7656. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7657. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7658. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7659. tw32(PCIE_TRANSACTION_CFG,
  7660. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7661. }
  7662. }
  7663. tg3_phy_start(tp);
  7664. tg3_full_lock(tp, 0);
  7665. add_timer(&tp->timer);
  7666. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7667. tg3_enable_ints(tp);
  7668. tg3_full_unlock(tp);
  7669. netif_tx_start_all_queues(dev);
  7670. return 0;
  7671. err_out3:
  7672. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7673. struct tg3_napi *tnapi = &tp->napi[i];
  7674. free_irq(tnapi->irq_vec, tnapi);
  7675. }
  7676. err_out2:
  7677. tg3_napi_disable(tp);
  7678. tg3_napi_fini(tp);
  7679. tg3_free_consistent(tp);
  7680. err_out1:
  7681. tg3_ints_fini(tp);
  7682. return err;
  7683. }
  7684. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7685. struct rtnl_link_stats64 *);
  7686. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7687. static int tg3_close(struct net_device *dev)
  7688. {
  7689. int i;
  7690. struct tg3 *tp = netdev_priv(dev);
  7691. tg3_napi_disable(tp);
  7692. cancel_work_sync(&tp->reset_task);
  7693. netif_tx_stop_all_queues(dev);
  7694. del_timer_sync(&tp->timer);
  7695. tg3_phy_stop(tp);
  7696. tg3_full_lock(tp, 1);
  7697. tg3_disable_ints(tp);
  7698. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7699. tg3_free_rings(tp);
  7700. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7701. tg3_full_unlock(tp);
  7702. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7703. struct tg3_napi *tnapi = &tp->napi[i];
  7704. free_irq(tnapi->irq_vec, tnapi);
  7705. }
  7706. tg3_ints_fini(tp);
  7707. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7708. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7709. sizeof(tp->estats_prev));
  7710. tg3_napi_fini(tp);
  7711. tg3_free_consistent(tp);
  7712. tg3_power_down(tp);
  7713. netif_carrier_off(tp->dev);
  7714. return 0;
  7715. }
  7716. static inline u64 get_stat64(tg3_stat64_t *val)
  7717. {
  7718. return ((u64)val->high << 32) | ((u64)val->low);
  7719. }
  7720. static u64 calc_crc_errors(struct tg3 *tp)
  7721. {
  7722. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7723. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7724. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7726. u32 val;
  7727. spin_lock_bh(&tp->lock);
  7728. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7729. tg3_writephy(tp, MII_TG3_TEST1,
  7730. val | MII_TG3_TEST1_CRC_EN);
  7731. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7732. } else
  7733. val = 0;
  7734. spin_unlock_bh(&tp->lock);
  7735. tp->phy_crc_errors += val;
  7736. return tp->phy_crc_errors;
  7737. }
  7738. return get_stat64(&hw_stats->rx_fcs_errors);
  7739. }
  7740. #define ESTAT_ADD(member) \
  7741. estats->member = old_estats->member + \
  7742. get_stat64(&hw_stats->member)
  7743. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7744. {
  7745. struct tg3_ethtool_stats *estats = &tp->estats;
  7746. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7747. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7748. if (!hw_stats)
  7749. return old_estats;
  7750. ESTAT_ADD(rx_octets);
  7751. ESTAT_ADD(rx_fragments);
  7752. ESTAT_ADD(rx_ucast_packets);
  7753. ESTAT_ADD(rx_mcast_packets);
  7754. ESTAT_ADD(rx_bcast_packets);
  7755. ESTAT_ADD(rx_fcs_errors);
  7756. ESTAT_ADD(rx_align_errors);
  7757. ESTAT_ADD(rx_xon_pause_rcvd);
  7758. ESTAT_ADD(rx_xoff_pause_rcvd);
  7759. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7760. ESTAT_ADD(rx_xoff_entered);
  7761. ESTAT_ADD(rx_frame_too_long_errors);
  7762. ESTAT_ADD(rx_jabbers);
  7763. ESTAT_ADD(rx_undersize_packets);
  7764. ESTAT_ADD(rx_in_length_errors);
  7765. ESTAT_ADD(rx_out_length_errors);
  7766. ESTAT_ADD(rx_64_or_less_octet_packets);
  7767. ESTAT_ADD(rx_65_to_127_octet_packets);
  7768. ESTAT_ADD(rx_128_to_255_octet_packets);
  7769. ESTAT_ADD(rx_256_to_511_octet_packets);
  7770. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7771. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7772. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7773. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7774. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7775. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7776. ESTAT_ADD(tx_octets);
  7777. ESTAT_ADD(tx_collisions);
  7778. ESTAT_ADD(tx_xon_sent);
  7779. ESTAT_ADD(tx_xoff_sent);
  7780. ESTAT_ADD(tx_flow_control);
  7781. ESTAT_ADD(tx_mac_errors);
  7782. ESTAT_ADD(tx_single_collisions);
  7783. ESTAT_ADD(tx_mult_collisions);
  7784. ESTAT_ADD(tx_deferred);
  7785. ESTAT_ADD(tx_excessive_collisions);
  7786. ESTAT_ADD(tx_late_collisions);
  7787. ESTAT_ADD(tx_collide_2times);
  7788. ESTAT_ADD(tx_collide_3times);
  7789. ESTAT_ADD(tx_collide_4times);
  7790. ESTAT_ADD(tx_collide_5times);
  7791. ESTAT_ADD(tx_collide_6times);
  7792. ESTAT_ADD(tx_collide_7times);
  7793. ESTAT_ADD(tx_collide_8times);
  7794. ESTAT_ADD(tx_collide_9times);
  7795. ESTAT_ADD(tx_collide_10times);
  7796. ESTAT_ADD(tx_collide_11times);
  7797. ESTAT_ADD(tx_collide_12times);
  7798. ESTAT_ADD(tx_collide_13times);
  7799. ESTAT_ADD(tx_collide_14times);
  7800. ESTAT_ADD(tx_collide_15times);
  7801. ESTAT_ADD(tx_ucast_packets);
  7802. ESTAT_ADD(tx_mcast_packets);
  7803. ESTAT_ADD(tx_bcast_packets);
  7804. ESTAT_ADD(tx_carrier_sense_errors);
  7805. ESTAT_ADD(tx_discards);
  7806. ESTAT_ADD(tx_errors);
  7807. ESTAT_ADD(dma_writeq_full);
  7808. ESTAT_ADD(dma_write_prioq_full);
  7809. ESTAT_ADD(rxbds_empty);
  7810. ESTAT_ADD(rx_discards);
  7811. ESTAT_ADD(rx_errors);
  7812. ESTAT_ADD(rx_threshold_hit);
  7813. ESTAT_ADD(dma_readq_full);
  7814. ESTAT_ADD(dma_read_prioq_full);
  7815. ESTAT_ADD(tx_comp_queue_full);
  7816. ESTAT_ADD(ring_set_send_prod_index);
  7817. ESTAT_ADD(ring_status_update);
  7818. ESTAT_ADD(nic_irqs);
  7819. ESTAT_ADD(nic_avoided_irqs);
  7820. ESTAT_ADD(nic_tx_threshold_hit);
  7821. return estats;
  7822. }
  7823. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7824. struct rtnl_link_stats64 *stats)
  7825. {
  7826. struct tg3 *tp = netdev_priv(dev);
  7827. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7828. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7829. if (!hw_stats)
  7830. return old_stats;
  7831. stats->rx_packets = old_stats->rx_packets +
  7832. get_stat64(&hw_stats->rx_ucast_packets) +
  7833. get_stat64(&hw_stats->rx_mcast_packets) +
  7834. get_stat64(&hw_stats->rx_bcast_packets);
  7835. stats->tx_packets = old_stats->tx_packets +
  7836. get_stat64(&hw_stats->tx_ucast_packets) +
  7837. get_stat64(&hw_stats->tx_mcast_packets) +
  7838. get_stat64(&hw_stats->tx_bcast_packets);
  7839. stats->rx_bytes = old_stats->rx_bytes +
  7840. get_stat64(&hw_stats->rx_octets);
  7841. stats->tx_bytes = old_stats->tx_bytes +
  7842. get_stat64(&hw_stats->tx_octets);
  7843. stats->rx_errors = old_stats->rx_errors +
  7844. get_stat64(&hw_stats->rx_errors);
  7845. stats->tx_errors = old_stats->tx_errors +
  7846. get_stat64(&hw_stats->tx_errors) +
  7847. get_stat64(&hw_stats->tx_mac_errors) +
  7848. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7849. get_stat64(&hw_stats->tx_discards);
  7850. stats->multicast = old_stats->multicast +
  7851. get_stat64(&hw_stats->rx_mcast_packets);
  7852. stats->collisions = old_stats->collisions +
  7853. get_stat64(&hw_stats->tx_collisions);
  7854. stats->rx_length_errors = old_stats->rx_length_errors +
  7855. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7856. get_stat64(&hw_stats->rx_undersize_packets);
  7857. stats->rx_over_errors = old_stats->rx_over_errors +
  7858. get_stat64(&hw_stats->rxbds_empty);
  7859. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7860. get_stat64(&hw_stats->rx_align_errors);
  7861. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7862. get_stat64(&hw_stats->tx_discards);
  7863. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7864. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7865. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7866. calc_crc_errors(tp);
  7867. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7868. get_stat64(&hw_stats->rx_discards);
  7869. stats->rx_dropped = tp->rx_dropped;
  7870. return stats;
  7871. }
  7872. static inline u32 calc_crc(unsigned char *buf, int len)
  7873. {
  7874. u32 reg;
  7875. u32 tmp;
  7876. int j, k;
  7877. reg = 0xffffffff;
  7878. for (j = 0; j < len; j++) {
  7879. reg ^= buf[j];
  7880. for (k = 0; k < 8; k++) {
  7881. tmp = reg & 0x01;
  7882. reg >>= 1;
  7883. if (tmp)
  7884. reg ^= 0xedb88320;
  7885. }
  7886. }
  7887. return ~reg;
  7888. }
  7889. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7890. {
  7891. /* accept or reject all multicast frames */
  7892. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7893. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7894. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7895. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7896. }
  7897. static void __tg3_set_rx_mode(struct net_device *dev)
  7898. {
  7899. struct tg3 *tp = netdev_priv(dev);
  7900. u32 rx_mode;
  7901. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7902. RX_MODE_KEEP_VLAN_TAG);
  7903. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7904. * flag clear.
  7905. */
  7906. #if TG3_VLAN_TAG_USED
  7907. if (!tp->vlgrp &&
  7908. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7909. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7910. #else
  7911. /* By definition, VLAN is disabled always in this
  7912. * case.
  7913. */
  7914. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7915. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7916. #endif
  7917. if (dev->flags & IFF_PROMISC) {
  7918. /* Promiscuous mode. */
  7919. rx_mode |= RX_MODE_PROMISC;
  7920. } else if (dev->flags & IFF_ALLMULTI) {
  7921. /* Accept all multicast. */
  7922. tg3_set_multi(tp, 1);
  7923. } else if (netdev_mc_empty(dev)) {
  7924. /* Reject all multicast. */
  7925. tg3_set_multi(tp, 0);
  7926. } else {
  7927. /* Accept one or more multicast(s). */
  7928. struct netdev_hw_addr *ha;
  7929. u32 mc_filter[4] = { 0, };
  7930. u32 regidx;
  7931. u32 bit;
  7932. u32 crc;
  7933. netdev_for_each_mc_addr(ha, dev) {
  7934. crc = calc_crc(ha->addr, ETH_ALEN);
  7935. bit = ~crc & 0x7f;
  7936. regidx = (bit & 0x60) >> 5;
  7937. bit &= 0x1f;
  7938. mc_filter[regidx] |= (1 << bit);
  7939. }
  7940. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7941. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7942. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7943. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7944. }
  7945. if (rx_mode != tp->rx_mode) {
  7946. tp->rx_mode = rx_mode;
  7947. tw32_f(MAC_RX_MODE, rx_mode);
  7948. udelay(10);
  7949. }
  7950. }
  7951. static void tg3_set_rx_mode(struct net_device *dev)
  7952. {
  7953. struct tg3 *tp = netdev_priv(dev);
  7954. if (!netif_running(dev))
  7955. return;
  7956. tg3_full_lock(tp, 0);
  7957. __tg3_set_rx_mode(dev);
  7958. tg3_full_unlock(tp);
  7959. }
  7960. #define TG3_REGDUMP_LEN (32 * 1024)
  7961. static int tg3_get_regs_len(struct net_device *dev)
  7962. {
  7963. return TG3_REGDUMP_LEN;
  7964. }
  7965. static void tg3_get_regs(struct net_device *dev,
  7966. struct ethtool_regs *regs, void *_p)
  7967. {
  7968. u32 *p = _p;
  7969. struct tg3 *tp = netdev_priv(dev);
  7970. u8 *orig_p = _p;
  7971. int i;
  7972. regs->version = 0;
  7973. memset(p, 0, TG3_REGDUMP_LEN);
  7974. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7975. return;
  7976. tg3_full_lock(tp, 0);
  7977. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7978. #define GET_REG32_LOOP(base, len) \
  7979. do { p = (u32 *)(orig_p + (base)); \
  7980. for (i = 0; i < len; i += 4) \
  7981. __GET_REG32((base) + i); \
  7982. } while (0)
  7983. #define GET_REG32_1(reg) \
  7984. do { p = (u32 *)(orig_p + (reg)); \
  7985. __GET_REG32((reg)); \
  7986. } while (0)
  7987. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7988. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7989. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7990. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7991. GET_REG32_1(SNDDATAC_MODE);
  7992. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7993. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7994. GET_REG32_1(SNDBDC_MODE);
  7995. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7996. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7997. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7998. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7999. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  8000. GET_REG32_1(RCVDCC_MODE);
  8001. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  8002. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  8003. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  8004. GET_REG32_1(MBFREE_MODE);
  8005. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  8006. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  8007. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  8008. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  8009. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  8010. GET_REG32_1(RX_CPU_MODE);
  8011. GET_REG32_1(RX_CPU_STATE);
  8012. GET_REG32_1(RX_CPU_PGMCTR);
  8013. GET_REG32_1(RX_CPU_HWBKPT);
  8014. GET_REG32_1(TX_CPU_MODE);
  8015. GET_REG32_1(TX_CPU_STATE);
  8016. GET_REG32_1(TX_CPU_PGMCTR);
  8017. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  8018. GET_REG32_LOOP(FTQ_RESET, 0x120);
  8019. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  8020. GET_REG32_1(DMAC_MODE);
  8021. GET_REG32_LOOP(GRC_MODE, 0x4c);
  8022. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  8023. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  8024. #undef __GET_REG32
  8025. #undef GET_REG32_LOOP
  8026. #undef GET_REG32_1
  8027. tg3_full_unlock(tp);
  8028. }
  8029. static int tg3_get_eeprom_len(struct net_device *dev)
  8030. {
  8031. struct tg3 *tp = netdev_priv(dev);
  8032. return tp->nvram_size;
  8033. }
  8034. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8035. {
  8036. struct tg3 *tp = netdev_priv(dev);
  8037. int ret;
  8038. u8 *pd;
  8039. u32 i, offset, len, b_offset, b_count;
  8040. __be32 val;
  8041. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8042. return -EINVAL;
  8043. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8044. return -EAGAIN;
  8045. offset = eeprom->offset;
  8046. len = eeprom->len;
  8047. eeprom->len = 0;
  8048. eeprom->magic = TG3_EEPROM_MAGIC;
  8049. if (offset & 3) {
  8050. /* adjustments to start on required 4 byte boundary */
  8051. b_offset = offset & 3;
  8052. b_count = 4 - b_offset;
  8053. if (b_count > len) {
  8054. /* i.e. offset=1 len=2 */
  8055. b_count = len;
  8056. }
  8057. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8058. if (ret)
  8059. return ret;
  8060. memcpy(data, ((char *)&val) + b_offset, b_count);
  8061. len -= b_count;
  8062. offset += b_count;
  8063. eeprom->len += b_count;
  8064. }
  8065. /* read bytes upto the last 4 byte boundary */
  8066. pd = &data[eeprom->len];
  8067. for (i = 0; i < (len - (len & 3)); i += 4) {
  8068. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8069. if (ret) {
  8070. eeprom->len += i;
  8071. return ret;
  8072. }
  8073. memcpy(pd + i, &val, 4);
  8074. }
  8075. eeprom->len += i;
  8076. if (len & 3) {
  8077. /* read last bytes not ending on 4 byte boundary */
  8078. pd = &data[eeprom->len];
  8079. b_count = len & 3;
  8080. b_offset = offset + len - b_count;
  8081. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8082. if (ret)
  8083. return ret;
  8084. memcpy(pd, &val, b_count);
  8085. eeprom->len += b_count;
  8086. }
  8087. return 0;
  8088. }
  8089. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8090. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8091. {
  8092. struct tg3 *tp = netdev_priv(dev);
  8093. int ret;
  8094. u32 offset, len, b_offset, odd_len;
  8095. u8 *buf;
  8096. __be32 start, end;
  8097. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8098. return -EAGAIN;
  8099. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8100. eeprom->magic != TG3_EEPROM_MAGIC)
  8101. return -EINVAL;
  8102. offset = eeprom->offset;
  8103. len = eeprom->len;
  8104. if ((b_offset = (offset & 3))) {
  8105. /* adjustments to start on required 4 byte boundary */
  8106. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8107. if (ret)
  8108. return ret;
  8109. len += b_offset;
  8110. offset &= ~3;
  8111. if (len < 4)
  8112. len = 4;
  8113. }
  8114. odd_len = 0;
  8115. if (len & 3) {
  8116. /* adjustments to end on required 4 byte boundary */
  8117. odd_len = 1;
  8118. len = (len + 3) & ~3;
  8119. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8120. if (ret)
  8121. return ret;
  8122. }
  8123. buf = data;
  8124. if (b_offset || odd_len) {
  8125. buf = kmalloc(len, GFP_KERNEL);
  8126. if (!buf)
  8127. return -ENOMEM;
  8128. if (b_offset)
  8129. memcpy(buf, &start, 4);
  8130. if (odd_len)
  8131. memcpy(buf+len-4, &end, 4);
  8132. memcpy(buf + b_offset, data, eeprom->len);
  8133. }
  8134. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8135. if (buf != data)
  8136. kfree(buf);
  8137. return ret;
  8138. }
  8139. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8140. {
  8141. struct tg3 *tp = netdev_priv(dev);
  8142. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8143. struct phy_device *phydev;
  8144. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8145. return -EAGAIN;
  8146. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8147. return phy_ethtool_gset(phydev, cmd);
  8148. }
  8149. cmd->supported = (SUPPORTED_Autoneg);
  8150. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8151. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8152. SUPPORTED_1000baseT_Full);
  8153. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8154. cmd->supported |= (SUPPORTED_100baseT_Half |
  8155. SUPPORTED_100baseT_Full |
  8156. SUPPORTED_10baseT_Half |
  8157. SUPPORTED_10baseT_Full |
  8158. SUPPORTED_TP);
  8159. cmd->port = PORT_TP;
  8160. } else {
  8161. cmd->supported |= SUPPORTED_FIBRE;
  8162. cmd->port = PORT_FIBRE;
  8163. }
  8164. cmd->advertising = tp->link_config.advertising;
  8165. if (netif_running(dev)) {
  8166. cmd->speed = tp->link_config.active_speed;
  8167. cmd->duplex = tp->link_config.active_duplex;
  8168. } else {
  8169. cmd->speed = SPEED_INVALID;
  8170. cmd->duplex = DUPLEX_INVALID;
  8171. }
  8172. cmd->phy_address = tp->phy_addr;
  8173. cmd->transceiver = XCVR_INTERNAL;
  8174. cmd->autoneg = tp->link_config.autoneg;
  8175. cmd->maxtxpkt = 0;
  8176. cmd->maxrxpkt = 0;
  8177. return 0;
  8178. }
  8179. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8180. {
  8181. struct tg3 *tp = netdev_priv(dev);
  8182. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8183. struct phy_device *phydev;
  8184. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8185. return -EAGAIN;
  8186. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8187. return phy_ethtool_sset(phydev, cmd);
  8188. }
  8189. if (cmd->autoneg != AUTONEG_ENABLE &&
  8190. cmd->autoneg != AUTONEG_DISABLE)
  8191. return -EINVAL;
  8192. if (cmd->autoneg == AUTONEG_DISABLE &&
  8193. cmd->duplex != DUPLEX_FULL &&
  8194. cmd->duplex != DUPLEX_HALF)
  8195. return -EINVAL;
  8196. if (cmd->autoneg == AUTONEG_ENABLE) {
  8197. u32 mask = ADVERTISED_Autoneg |
  8198. ADVERTISED_Pause |
  8199. ADVERTISED_Asym_Pause;
  8200. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8201. mask |= ADVERTISED_1000baseT_Half |
  8202. ADVERTISED_1000baseT_Full;
  8203. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8204. mask |= ADVERTISED_100baseT_Half |
  8205. ADVERTISED_100baseT_Full |
  8206. ADVERTISED_10baseT_Half |
  8207. ADVERTISED_10baseT_Full |
  8208. ADVERTISED_TP;
  8209. else
  8210. mask |= ADVERTISED_FIBRE;
  8211. if (cmd->advertising & ~mask)
  8212. return -EINVAL;
  8213. mask &= (ADVERTISED_1000baseT_Half |
  8214. ADVERTISED_1000baseT_Full |
  8215. ADVERTISED_100baseT_Half |
  8216. ADVERTISED_100baseT_Full |
  8217. ADVERTISED_10baseT_Half |
  8218. ADVERTISED_10baseT_Full);
  8219. cmd->advertising &= mask;
  8220. } else {
  8221. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8222. if (cmd->speed != SPEED_1000)
  8223. return -EINVAL;
  8224. if (cmd->duplex != DUPLEX_FULL)
  8225. return -EINVAL;
  8226. } else {
  8227. if (cmd->speed != SPEED_100 &&
  8228. cmd->speed != SPEED_10)
  8229. return -EINVAL;
  8230. }
  8231. }
  8232. tg3_full_lock(tp, 0);
  8233. tp->link_config.autoneg = cmd->autoneg;
  8234. if (cmd->autoneg == AUTONEG_ENABLE) {
  8235. tp->link_config.advertising = (cmd->advertising |
  8236. ADVERTISED_Autoneg);
  8237. tp->link_config.speed = SPEED_INVALID;
  8238. tp->link_config.duplex = DUPLEX_INVALID;
  8239. } else {
  8240. tp->link_config.advertising = 0;
  8241. tp->link_config.speed = cmd->speed;
  8242. tp->link_config.duplex = cmd->duplex;
  8243. }
  8244. tp->link_config.orig_speed = tp->link_config.speed;
  8245. tp->link_config.orig_duplex = tp->link_config.duplex;
  8246. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8247. if (netif_running(dev))
  8248. tg3_setup_phy(tp, 1);
  8249. tg3_full_unlock(tp);
  8250. return 0;
  8251. }
  8252. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8253. {
  8254. struct tg3 *tp = netdev_priv(dev);
  8255. strcpy(info->driver, DRV_MODULE_NAME);
  8256. strcpy(info->version, DRV_MODULE_VERSION);
  8257. strcpy(info->fw_version, tp->fw_ver);
  8258. strcpy(info->bus_info, pci_name(tp->pdev));
  8259. }
  8260. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8261. {
  8262. struct tg3 *tp = netdev_priv(dev);
  8263. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8264. device_can_wakeup(&tp->pdev->dev))
  8265. wol->supported = WAKE_MAGIC;
  8266. else
  8267. wol->supported = 0;
  8268. wol->wolopts = 0;
  8269. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8270. device_can_wakeup(&tp->pdev->dev))
  8271. wol->wolopts = WAKE_MAGIC;
  8272. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8273. }
  8274. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8275. {
  8276. struct tg3 *tp = netdev_priv(dev);
  8277. struct device *dp = &tp->pdev->dev;
  8278. if (wol->wolopts & ~WAKE_MAGIC)
  8279. return -EINVAL;
  8280. if ((wol->wolopts & WAKE_MAGIC) &&
  8281. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8282. return -EINVAL;
  8283. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8284. spin_lock_bh(&tp->lock);
  8285. if (device_may_wakeup(dp))
  8286. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8287. else
  8288. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8289. spin_unlock_bh(&tp->lock);
  8290. return 0;
  8291. }
  8292. static u32 tg3_get_msglevel(struct net_device *dev)
  8293. {
  8294. struct tg3 *tp = netdev_priv(dev);
  8295. return tp->msg_enable;
  8296. }
  8297. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8298. {
  8299. struct tg3 *tp = netdev_priv(dev);
  8300. tp->msg_enable = value;
  8301. }
  8302. static int tg3_set_tso(struct net_device *dev, u32 value)
  8303. {
  8304. struct tg3 *tp = netdev_priv(dev);
  8305. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8306. if (value)
  8307. return -EINVAL;
  8308. return 0;
  8309. }
  8310. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8311. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8312. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8313. if (value) {
  8314. dev->features |= NETIF_F_TSO6;
  8315. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8317. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8318. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8321. dev->features |= NETIF_F_TSO_ECN;
  8322. } else
  8323. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8324. }
  8325. return ethtool_op_set_tso(dev, value);
  8326. }
  8327. static int tg3_nway_reset(struct net_device *dev)
  8328. {
  8329. struct tg3 *tp = netdev_priv(dev);
  8330. int r;
  8331. if (!netif_running(dev))
  8332. return -EAGAIN;
  8333. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8334. return -EINVAL;
  8335. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8336. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8337. return -EAGAIN;
  8338. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8339. } else {
  8340. u32 bmcr;
  8341. spin_lock_bh(&tp->lock);
  8342. r = -EINVAL;
  8343. tg3_readphy(tp, MII_BMCR, &bmcr);
  8344. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8345. ((bmcr & BMCR_ANENABLE) ||
  8346. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8347. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8348. BMCR_ANENABLE);
  8349. r = 0;
  8350. }
  8351. spin_unlock_bh(&tp->lock);
  8352. }
  8353. return r;
  8354. }
  8355. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8356. {
  8357. struct tg3 *tp = netdev_priv(dev);
  8358. ering->rx_max_pending = tp->rx_std_ring_mask;
  8359. ering->rx_mini_max_pending = 0;
  8360. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8361. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8362. else
  8363. ering->rx_jumbo_max_pending = 0;
  8364. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8365. ering->rx_pending = tp->rx_pending;
  8366. ering->rx_mini_pending = 0;
  8367. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8368. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8369. else
  8370. ering->rx_jumbo_pending = 0;
  8371. ering->tx_pending = tp->napi[0].tx_pending;
  8372. }
  8373. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8374. {
  8375. struct tg3 *tp = netdev_priv(dev);
  8376. int i, irq_sync = 0, err = 0;
  8377. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8378. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8379. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8380. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8381. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8382. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8383. return -EINVAL;
  8384. if (netif_running(dev)) {
  8385. tg3_phy_stop(tp);
  8386. tg3_netif_stop(tp);
  8387. irq_sync = 1;
  8388. }
  8389. tg3_full_lock(tp, irq_sync);
  8390. tp->rx_pending = ering->rx_pending;
  8391. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8392. tp->rx_pending > 63)
  8393. tp->rx_pending = 63;
  8394. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8395. for (i = 0; i < tp->irq_max; i++)
  8396. tp->napi[i].tx_pending = ering->tx_pending;
  8397. if (netif_running(dev)) {
  8398. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8399. err = tg3_restart_hw(tp, 1);
  8400. if (!err)
  8401. tg3_netif_start(tp);
  8402. }
  8403. tg3_full_unlock(tp);
  8404. if (irq_sync && !err)
  8405. tg3_phy_start(tp);
  8406. return err;
  8407. }
  8408. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8409. {
  8410. struct tg3 *tp = netdev_priv(dev);
  8411. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8412. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8413. epause->rx_pause = 1;
  8414. else
  8415. epause->rx_pause = 0;
  8416. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8417. epause->tx_pause = 1;
  8418. else
  8419. epause->tx_pause = 0;
  8420. }
  8421. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8422. {
  8423. struct tg3 *tp = netdev_priv(dev);
  8424. int err = 0;
  8425. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8426. u32 newadv;
  8427. struct phy_device *phydev;
  8428. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8429. if (!(phydev->supported & SUPPORTED_Pause) ||
  8430. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8431. (epause->rx_pause != epause->tx_pause)))
  8432. return -EINVAL;
  8433. tp->link_config.flowctrl = 0;
  8434. if (epause->rx_pause) {
  8435. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8436. if (epause->tx_pause) {
  8437. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8438. newadv = ADVERTISED_Pause;
  8439. } else
  8440. newadv = ADVERTISED_Pause |
  8441. ADVERTISED_Asym_Pause;
  8442. } else if (epause->tx_pause) {
  8443. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8444. newadv = ADVERTISED_Asym_Pause;
  8445. } else
  8446. newadv = 0;
  8447. if (epause->autoneg)
  8448. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8449. else
  8450. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8451. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8452. u32 oldadv = phydev->advertising &
  8453. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8454. if (oldadv != newadv) {
  8455. phydev->advertising &=
  8456. ~(ADVERTISED_Pause |
  8457. ADVERTISED_Asym_Pause);
  8458. phydev->advertising |= newadv;
  8459. if (phydev->autoneg) {
  8460. /*
  8461. * Always renegotiate the link to
  8462. * inform our link partner of our
  8463. * flow control settings, even if the
  8464. * flow control is forced. Let
  8465. * tg3_adjust_link() do the final
  8466. * flow control setup.
  8467. */
  8468. return phy_start_aneg(phydev);
  8469. }
  8470. }
  8471. if (!epause->autoneg)
  8472. tg3_setup_flow_control(tp, 0, 0);
  8473. } else {
  8474. tp->link_config.orig_advertising &=
  8475. ~(ADVERTISED_Pause |
  8476. ADVERTISED_Asym_Pause);
  8477. tp->link_config.orig_advertising |= newadv;
  8478. }
  8479. } else {
  8480. int irq_sync = 0;
  8481. if (netif_running(dev)) {
  8482. tg3_netif_stop(tp);
  8483. irq_sync = 1;
  8484. }
  8485. tg3_full_lock(tp, irq_sync);
  8486. if (epause->autoneg)
  8487. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8488. else
  8489. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8490. if (epause->rx_pause)
  8491. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8492. else
  8493. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8494. if (epause->tx_pause)
  8495. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8496. else
  8497. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8498. if (netif_running(dev)) {
  8499. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8500. err = tg3_restart_hw(tp, 1);
  8501. if (!err)
  8502. tg3_netif_start(tp);
  8503. }
  8504. tg3_full_unlock(tp);
  8505. }
  8506. return err;
  8507. }
  8508. static u32 tg3_get_rx_csum(struct net_device *dev)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8512. }
  8513. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8514. {
  8515. struct tg3 *tp = netdev_priv(dev);
  8516. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8517. if (data != 0)
  8518. return -EINVAL;
  8519. return 0;
  8520. }
  8521. spin_lock_bh(&tp->lock);
  8522. if (data)
  8523. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8524. else
  8525. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8526. spin_unlock_bh(&tp->lock);
  8527. return 0;
  8528. }
  8529. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8530. {
  8531. struct tg3 *tp = netdev_priv(dev);
  8532. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8533. if (data != 0)
  8534. return -EINVAL;
  8535. return 0;
  8536. }
  8537. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8538. ethtool_op_set_tx_ipv6_csum(dev, data);
  8539. else
  8540. ethtool_op_set_tx_csum(dev, data);
  8541. return 0;
  8542. }
  8543. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8544. {
  8545. switch (sset) {
  8546. case ETH_SS_TEST:
  8547. return TG3_NUM_TEST;
  8548. case ETH_SS_STATS:
  8549. return TG3_NUM_STATS;
  8550. default:
  8551. return -EOPNOTSUPP;
  8552. }
  8553. }
  8554. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8555. {
  8556. switch (stringset) {
  8557. case ETH_SS_STATS:
  8558. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8559. break;
  8560. case ETH_SS_TEST:
  8561. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8562. break;
  8563. default:
  8564. WARN_ON(1); /* we need a WARN() */
  8565. break;
  8566. }
  8567. }
  8568. static int tg3_phys_id(struct net_device *dev, u32 data)
  8569. {
  8570. struct tg3 *tp = netdev_priv(dev);
  8571. int i;
  8572. if (!netif_running(tp->dev))
  8573. return -EAGAIN;
  8574. if (data == 0)
  8575. data = UINT_MAX / 2;
  8576. for (i = 0; i < (data * 2); i++) {
  8577. if ((i % 2) == 0)
  8578. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8579. LED_CTRL_1000MBPS_ON |
  8580. LED_CTRL_100MBPS_ON |
  8581. LED_CTRL_10MBPS_ON |
  8582. LED_CTRL_TRAFFIC_OVERRIDE |
  8583. LED_CTRL_TRAFFIC_BLINK |
  8584. LED_CTRL_TRAFFIC_LED);
  8585. else
  8586. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8587. LED_CTRL_TRAFFIC_OVERRIDE);
  8588. if (msleep_interruptible(500))
  8589. break;
  8590. }
  8591. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8592. return 0;
  8593. }
  8594. static void tg3_get_ethtool_stats(struct net_device *dev,
  8595. struct ethtool_stats *estats, u64 *tmp_stats)
  8596. {
  8597. struct tg3 *tp = netdev_priv(dev);
  8598. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8599. }
  8600. #define NVRAM_TEST_SIZE 0x100
  8601. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8602. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8603. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8604. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8605. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8606. static int tg3_test_nvram(struct tg3 *tp)
  8607. {
  8608. u32 csum, magic;
  8609. __be32 *buf;
  8610. int i, j, k, err = 0, size;
  8611. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8612. return 0;
  8613. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8614. return -EIO;
  8615. if (magic == TG3_EEPROM_MAGIC)
  8616. size = NVRAM_TEST_SIZE;
  8617. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8618. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8619. TG3_EEPROM_SB_FORMAT_1) {
  8620. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8621. case TG3_EEPROM_SB_REVISION_0:
  8622. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8623. break;
  8624. case TG3_EEPROM_SB_REVISION_2:
  8625. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8626. break;
  8627. case TG3_EEPROM_SB_REVISION_3:
  8628. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8629. break;
  8630. default:
  8631. return 0;
  8632. }
  8633. } else
  8634. return 0;
  8635. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8636. size = NVRAM_SELFBOOT_HW_SIZE;
  8637. else
  8638. return -EIO;
  8639. buf = kmalloc(size, GFP_KERNEL);
  8640. if (buf == NULL)
  8641. return -ENOMEM;
  8642. err = -EIO;
  8643. for (i = 0, j = 0; i < size; i += 4, j++) {
  8644. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8645. if (err)
  8646. break;
  8647. }
  8648. if (i < size)
  8649. goto out;
  8650. /* Selfboot format */
  8651. magic = be32_to_cpu(buf[0]);
  8652. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8653. TG3_EEPROM_MAGIC_FW) {
  8654. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8655. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8656. TG3_EEPROM_SB_REVISION_2) {
  8657. /* For rev 2, the csum doesn't include the MBA. */
  8658. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8659. csum8 += buf8[i];
  8660. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8661. csum8 += buf8[i];
  8662. } else {
  8663. for (i = 0; i < size; i++)
  8664. csum8 += buf8[i];
  8665. }
  8666. if (csum8 == 0) {
  8667. err = 0;
  8668. goto out;
  8669. }
  8670. err = -EIO;
  8671. goto out;
  8672. }
  8673. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8674. TG3_EEPROM_MAGIC_HW) {
  8675. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8676. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8677. u8 *buf8 = (u8 *) buf;
  8678. /* Separate the parity bits and the data bytes. */
  8679. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8680. if ((i == 0) || (i == 8)) {
  8681. int l;
  8682. u8 msk;
  8683. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8684. parity[k++] = buf8[i] & msk;
  8685. i++;
  8686. } else if (i == 16) {
  8687. int l;
  8688. u8 msk;
  8689. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8690. parity[k++] = buf8[i] & msk;
  8691. i++;
  8692. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8693. parity[k++] = buf8[i] & msk;
  8694. i++;
  8695. }
  8696. data[j++] = buf8[i];
  8697. }
  8698. err = -EIO;
  8699. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8700. u8 hw8 = hweight8(data[i]);
  8701. if ((hw8 & 0x1) && parity[i])
  8702. goto out;
  8703. else if (!(hw8 & 0x1) && !parity[i])
  8704. goto out;
  8705. }
  8706. err = 0;
  8707. goto out;
  8708. }
  8709. /* Bootstrap checksum at offset 0x10 */
  8710. csum = calc_crc((unsigned char *) buf, 0x10);
  8711. if (csum != be32_to_cpu(buf[0x10/4]))
  8712. goto out;
  8713. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8714. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8715. if (csum != be32_to_cpu(buf[0xfc/4]))
  8716. goto out;
  8717. err = 0;
  8718. out:
  8719. kfree(buf);
  8720. return err;
  8721. }
  8722. #define TG3_SERDES_TIMEOUT_SEC 2
  8723. #define TG3_COPPER_TIMEOUT_SEC 6
  8724. static int tg3_test_link(struct tg3 *tp)
  8725. {
  8726. int i, max;
  8727. if (!netif_running(tp->dev))
  8728. return -ENODEV;
  8729. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8730. max = TG3_SERDES_TIMEOUT_SEC;
  8731. else
  8732. max = TG3_COPPER_TIMEOUT_SEC;
  8733. for (i = 0; i < max; i++) {
  8734. if (netif_carrier_ok(tp->dev))
  8735. return 0;
  8736. if (msleep_interruptible(1000))
  8737. break;
  8738. }
  8739. return -EIO;
  8740. }
  8741. /* Only test the commonly used registers */
  8742. static int tg3_test_registers(struct tg3 *tp)
  8743. {
  8744. int i, is_5705, is_5750;
  8745. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8746. static struct {
  8747. u16 offset;
  8748. u16 flags;
  8749. #define TG3_FL_5705 0x1
  8750. #define TG3_FL_NOT_5705 0x2
  8751. #define TG3_FL_NOT_5788 0x4
  8752. #define TG3_FL_NOT_5750 0x8
  8753. u32 read_mask;
  8754. u32 write_mask;
  8755. } reg_tbl[] = {
  8756. /* MAC Control Registers */
  8757. { MAC_MODE, TG3_FL_NOT_5705,
  8758. 0x00000000, 0x00ef6f8c },
  8759. { MAC_MODE, TG3_FL_5705,
  8760. 0x00000000, 0x01ef6b8c },
  8761. { MAC_STATUS, TG3_FL_NOT_5705,
  8762. 0x03800107, 0x00000000 },
  8763. { MAC_STATUS, TG3_FL_5705,
  8764. 0x03800100, 0x00000000 },
  8765. { MAC_ADDR_0_HIGH, 0x0000,
  8766. 0x00000000, 0x0000ffff },
  8767. { MAC_ADDR_0_LOW, 0x0000,
  8768. 0x00000000, 0xffffffff },
  8769. { MAC_RX_MTU_SIZE, 0x0000,
  8770. 0x00000000, 0x0000ffff },
  8771. { MAC_TX_MODE, 0x0000,
  8772. 0x00000000, 0x00000070 },
  8773. { MAC_TX_LENGTHS, 0x0000,
  8774. 0x00000000, 0x00003fff },
  8775. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8776. 0x00000000, 0x000007fc },
  8777. { MAC_RX_MODE, TG3_FL_5705,
  8778. 0x00000000, 0x000007dc },
  8779. { MAC_HASH_REG_0, 0x0000,
  8780. 0x00000000, 0xffffffff },
  8781. { MAC_HASH_REG_1, 0x0000,
  8782. 0x00000000, 0xffffffff },
  8783. { MAC_HASH_REG_2, 0x0000,
  8784. 0x00000000, 0xffffffff },
  8785. { MAC_HASH_REG_3, 0x0000,
  8786. 0x00000000, 0xffffffff },
  8787. /* Receive Data and Receive BD Initiator Control Registers. */
  8788. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8789. 0x00000000, 0xffffffff },
  8790. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8791. 0x00000000, 0xffffffff },
  8792. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8793. 0x00000000, 0x00000003 },
  8794. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8795. 0x00000000, 0xffffffff },
  8796. { RCVDBDI_STD_BD+0, 0x0000,
  8797. 0x00000000, 0xffffffff },
  8798. { RCVDBDI_STD_BD+4, 0x0000,
  8799. 0x00000000, 0xffffffff },
  8800. { RCVDBDI_STD_BD+8, 0x0000,
  8801. 0x00000000, 0xffff0002 },
  8802. { RCVDBDI_STD_BD+0xc, 0x0000,
  8803. 0x00000000, 0xffffffff },
  8804. /* Receive BD Initiator Control Registers. */
  8805. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8806. 0x00000000, 0xffffffff },
  8807. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8808. 0x00000000, 0x000003ff },
  8809. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8810. 0x00000000, 0xffffffff },
  8811. /* Host Coalescing Control Registers. */
  8812. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8813. 0x00000000, 0x00000004 },
  8814. { HOSTCC_MODE, TG3_FL_5705,
  8815. 0x00000000, 0x000000f6 },
  8816. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8817. 0x00000000, 0xffffffff },
  8818. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8819. 0x00000000, 0x000003ff },
  8820. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8821. 0x00000000, 0xffffffff },
  8822. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8823. 0x00000000, 0x000003ff },
  8824. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8825. 0x00000000, 0xffffffff },
  8826. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8827. 0x00000000, 0x000000ff },
  8828. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8829. 0x00000000, 0xffffffff },
  8830. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8831. 0x00000000, 0x000000ff },
  8832. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8833. 0x00000000, 0xffffffff },
  8834. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8835. 0x00000000, 0xffffffff },
  8836. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8837. 0x00000000, 0xffffffff },
  8838. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8839. 0x00000000, 0x000000ff },
  8840. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8841. 0x00000000, 0xffffffff },
  8842. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8843. 0x00000000, 0x000000ff },
  8844. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8845. 0x00000000, 0xffffffff },
  8846. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8847. 0x00000000, 0xffffffff },
  8848. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8849. 0x00000000, 0xffffffff },
  8850. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8851. 0x00000000, 0xffffffff },
  8852. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8853. 0x00000000, 0xffffffff },
  8854. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8855. 0xffffffff, 0x00000000 },
  8856. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8857. 0xffffffff, 0x00000000 },
  8858. /* Buffer Manager Control Registers. */
  8859. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8860. 0x00000000, 0x007fff80 },
  8861. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8862. 0x00000000, 0x007fffff },
  8863. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8864. 0x00000000, 0x0000003f },
  8865. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8866. 0x00000000, 0x000001ff },
  8867. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8868. 0x00000000, 0x000001ff },
  8869. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8870. 0xffffffff, 0x00000000 },
  8871. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8872. 0xffffffff, 0x00000000 },
  8873. /* Mailbox Registers */
  8874. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8875. 0x00000000, 0x000001ff },
  8876. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8877. 0x00000000, 0x000001ff },
  8878. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8879. 0x00000000, 0x000007ff },
  8880. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8881. 0x00000000, 0x000001ff },
  8882. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8883. };
  8884. is_5705 = is_5750 = 0;
  8885. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8886. is_5705 = 1;
  8887. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8888. is_5750 = 1;
  8889. }
  8890. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8891. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8892. continue;
  8893. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8894. continue;
  8895. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8896. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8897. continue;
  8898. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8899. continue;
  8900. offset = (u32) reg_tbl[i].offset;
  8901. read_mask = reg_tbl[i].read_mask;
  8902. write_mask = reg_tbl[i].write_mask;
  8903. /* Save the original register content */
  8904. save_val = tr32(offset);
  8905. /* Determine the read-only value. */
  8906. read_val = save_val & read_mask;
  8907. /* Write zero to the register, then make sure the read-only bits
  8908. * are not changed and the read/write bits are all zeros.
  8909. */
  8910. tw32(offset, 0);
  8911. val = tr32(offset);
  8912. /* Test the read-only and read/write bits. */
  8913. if (((val & read_mask) != read_val) || (val & write_mask))
  8914. goto out;
  8915. /* Write ones to all the bits defined by RdMask and WrMask, then
  8916. * make sure the read-only bits are not changed and the
  8917. * read/write bits are all ones.
  8918. */
  8919. tw32(offset, read_mask | write_mask);
  8920. val = tr32(offset);
  8921. /* Test the read-only bits. */
  8922. if ((val & read_mask) != read_val)
  8923. goto out;
  8924. /* Test the read/write bits. */
  8925. if ((val & write_mask) != write_mask)
  8926. goto out;
  8927. tw32(offset, save_val);
  8928. }
  8929. return 0;
  8930. out:
  8931. if (netif_msg_hw(tp))
  8932. netdev_err(tp->dev,
  8933. "Register test failed at offset %x\n", offset);
  8934. tw32(offset, save_val);
  8935. return -EIO;
  8936. }
  8937. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8938. {
  8939. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8940. int i;
  8941. u32 j;
  8942. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8943. for (j = 0; j < len; j += 4) {
  8944. u32 val;
  8945. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8946. tg3_read_mem(tp, offset + j, &val);
  8947. if (val != test_pattern[i])
  8948. return -EIO;
  8949. }
  8950. }
  8951. return 0;
  8952. }
  8953. static int tg3_test_memory(struct tg3 *tp)
  8954. {
  8955. static struct mem_entry {
  8956. u32 offset;
  8957. u32 len;
  8958. } mem_tbl_570x[] = {
  8959. { 0x00000000, 0x00b50},
  8960. { 0x00002000, 0x1c000},
  8961. { 0xffffffff, 0x00000}
  8962. }, mem_tbl_5705[] = {
  8963. { 0x00000100, 0x0000c},
  8964. { 0x00000200, 0x00008},
  8965. { 0x00004000, 0x00800},
  8966. { 0x00006000, 0x01000},
  8967. { 0x00008000, 0x02000},
  8968. { 0x00010000, 0x0e000},
  8969. { 0xffffffff, 0x00000}
  8970. }, mem_tbl_5755[] = {
  8971. { 0x00000200, 0x00008},
  8972. { 0x00004000, 0x00800},
  8973. { 0x00006000, 0x00800},
  8974. { 0x00008000, 0x02000},
  8975. { 0x00010000, 0x0c000},
  8976. { 0xffffffff, 0x00000}
  8977. }, mem_tbl_5906[] = {
  8978. { 0x00000200, 0x00008},
  8979. { 0x00004000, 0x00400},
  8980. { 0x00006000, 0x00400},
  8981. { 0x00008000, 0x01000},
  8982. { 0x00010000, 0x01000},
  8983. { 0xffffffff, 0x00000}
  8984. }, mem_tbl_5717[] = {
  8985. { 0x00000200, 0x00008},
  8986. { 0x00010000, 0x0a000},
  8987. { 0x00020000, 0x13c00},
  8988. { 0xffffffff, 0x00000}
  8989. }, mem_tbl_57765[] = {
  8990. { 0x00000200, 0x00008},
  8991. { 0x00004000, 0x00800},
  8992. { 0x00006000, 0x09800},
  8993. { 0x00010000, 0x0a000},
  8994. { 0xffffffff, 0x00000}
  8995. };
  8996. struct mem_entry *mem_tbl;
  8997. int err = 0;
  8998. int i;
  8999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9001. mem_tbl = mem_tbl_5717;
  9002. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9003. mem_tbl = mem_tbl_57765;
  9004. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9005. mem_tbl = mem_tbl_5755;
  9006. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9007. mem_tbl = mem_tbl_5906;
  9008. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9009. mem_tbl = mem_tbl_5705;
  9010. else
  9011. mem_tbl = mem_tbl_570x;
  9012. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9013. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9014. if (err)
  9015. break;
  9016. }
  9017. return err;
  9018. }
  9019. #define TG3_MAC_LOOPBACK 0
  9020. #define TG3_PHY_LOOPBACK 1
  9021. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  9022. {
  9023. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9024. u32 desc_idx, coal_now;
  9025. struct sk_buff *skb, *rx_skb;
  9026. u8 *tx_data;
  9027. dma_addr_t map;
  9028. int num_pkts, tx_len, rx_len, i, err;
  9029. struct tg3_rx_buffer_desc *desc;
  9030. struct tg3_napi *tnapi, *rnapi;
  9031. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9032. tnapi = &tp->napi[0];
  9033. rnapi = &tp->napi[0];
  9034. if (tp->irq_cnt > 1) {
  9035. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9036. rnapi = &tp->napi[1];
  9037. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9038. tnapi = &tp->napi[1];
  9039. }
  9040. coal_now = tnapi->coal_now | rnapi->coal_now;
  9041. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9042. /* HW errata - mac loopback fails in some cases on 5780.
  9043. * Normal traffic and PHY loopback are not affected by
  9044. * errata.
  9045. */
  9046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9047. return 0;
  9048. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9049. MAC_MODE_PORT_INT_LPBACK;
  9050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9051. mac_mode |= MAC_MODE_LINK_POLARITY;
  9052. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9053. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9054. else
  9055. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9056. tw32(MAC_MODE, mac_mode);
  9057. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9058. u32 val;
  9059. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9060. tg3_phy_fet_toggle_apd(tp, false);
  9061. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9062. } else
  9063. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9064. tg3_phy_toggle_automdix(tp, 0);
  9065. tg3_writephy(tp, MII_BMCR, val);
  9066. udelay(40);
  9067. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9068. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9069. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9070. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9071. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9072. /* The write needs to be flushed for the AC131 */
  9073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9074. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9075. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9076. } else
  9077. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9078. /* reset to prevent losing 1st rx packet intermittently */
  9079. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9080. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9081. udelay(10);
  9082. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9083. }
  9084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9085. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9086. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9087. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9088. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9089. mac_mode |= MAC_MODE_LINK_POLARITY;
  9090. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9091. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9092. }
  9093. tw32(MAC_MODE, mac_mode);
  9094. } else {
  9095. return -EINVAL;
  9096. }
  9097. err = -EIO;
  9098. tx_len = 1514;
  9099. skb = netdev_alloc_skb(tp->dev, tx_len);
  9100. if (!skb)
  9101. return -ENOMEM;
  9102. tx_data = skb_put(skb, tx_len);
  9103. memcpy(tx_data, tp->dev->dev_addr, 6);
  9104. memset(tx_data + 6, 0x0, 8);
  9105. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9106. for (i = 14; i < tx_len; i++)
  9107. tx_data[i] = (u8) (i & 0xff);
  9108. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9109. if (pci_dma_mapping_error(tp->pdev, map)) {
  9110. dev_kfree_skb(skb);
  9111. return -EIO;
  9112. }
  9113. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9114. rnapi->coal_now);
  9115. udelay(10);
  9116. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9117. num_pkts = 0;
  9118. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9119. tnapi->tx_prod++;
  9120. num_pkts++;
  9121. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9122. tr32_mailbox(tnapi->prodmbox);
  9123. udelay(10);
  9124. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9125. for (i = 0; i < 35; i++) {
  9126. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9127. coal_now);
  9128. udelay(10);
  9129. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9130. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9131. if ((tx_idx == tnapi->tx_prod) &&
  9132. (rx_idx == (rx_start_idx + num_pkts)))
  9133. break;
  9134. }
  9135. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9136. dev_kfree_skb(skb);
  9137. if (tx_idx != tnapi->tx_prod)
  9138. goto out;
  9139. if (rx_idx != rx_start_idx + num_pkts)
  9140. goto out;
  9141. desc = &rnapi->rx_rcb[rx_start_idx];
  9142. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9143. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9144. if (opaque_key != RXD_OPAQUE_RING_STD)
  9145. goto out;
  9146. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9147. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9148. goto out;
  9149. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9150. if (rx_len != tx_len)
  9151. goto out;
  9152. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9153. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9154. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9155. for (i = 14; i < tx_len; i++) {
  9156. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9157. goto out;
  9158. }
  9159. err = 0;
  9160. /* tg3_free_rings will unmap and free the rx_skb */
  9161. out:
  9162. return err;
  9163. }
  9164. #define TG3_MAC_LOOPBACK_FAILED 1
  9165. #define TG3_PHY_LOOPBACK_FAILED 2
  9166. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9167. TG3_PHY_LOOPBACK_FAILED)
  9168. static int tg3_test_loopback(struct tg3 *tp)
  9169. {
  9170. int err = 0;
  9171. u32 cpmuctrl = 0;
  9172. if (!netif_running(tp->dev))
  9173. return TG3_LOOPBACK_FAILED;
  9174. err = tg3_reset_hw(tp, 1);
  9175. if (err)
  9176. return TG3_LOOPBACK_FAILED;
  9177. /* Turn off gphy autopowerdown. */
  9178. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9179. tg3_phy_toggle_apd(tp, false);
  9180. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9181. int i;
  9182. u32 status;
  9183. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9184. /* Wait for up to 40 microseconds to acquire lock. */
  9185. for (i = 0; i < 4; i++) {
  9186. status = tr32(TG3_CPMU_MUTEX_GNT);
  9187. if (status == CPMU_MUTEX_GNT_DRIVER)
  9188. break;
  9189. udelay(10);
  9190. }
  9191. if (status != CPMU_MUTEX_GNT_DRIVER)
  9192. return TG3_LOOPBACK_FAILED;
  9193. /* Turn off link-based power management. */
  9194. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9195. tw32(TG3_CPMU_CTRL,
  9196. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9197. CPMU_CTRL_LINK_AWARE_MODE));
  9198. }
  9199. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9200. err |= TG3_MAC_LOOPBACK_FAILED;
  9201. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9202. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9203. /* Release the mutex */
  9204. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9205. }
  9206. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9207. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9208. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9209. err |= TG3_PHY_LOOPBACK_FAILED;
  9210. }
  9211. /* Re-enable gphy autopowerdown. */
  9212. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9213. tg3_phy_toggle_apd(tp, true);
  9214. return err;
  9215. }
  9216. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9217. u64 *data)
  9218. {
  9219. struct tg3 *tp = netdev_priv(dev);
  9220. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9221. tg3_power_up(tp);
  9222. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9223. if (tg3_test_nvram(tp) != 0) {
  9224. etest->flags |= ETH_TEST_FL_FAILED;
  9225. data[0] = 1;
  9226. }
  9227. if (tg3_test_link(tp) != 0) {
  9228. etest->flags |= ETH_TEST_FL_FAILED;
  9229. data[1] = 1;
  9230. }
  9231. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9232. int err, err2 = 0, irq_sync = 0;
  9233. if (netif_running(dev)) {
  9234. tg3_phy_stop(tp);
  9235. tg3_netif_stop(tp);
  9236. irq_sync = 1;
  9237. }
  9238. tg3_full_lock(tp, irq_sync);
  9239. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9240. err = tg3_nvram_lock(tp);
  9241. tg3_halt_cpu(tp, RX_CPU_BASE);
  9242. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9243. tg3_halt_cpu(tp, TX_CPU_BASE);
  9244. if (!err)
  9245. tg3_nvram_unlock(tp);
  9246. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9247. tg3_phy_reset(tp);
  9248. if (tg3_test_registers(tp) != 0) {
  9249. etest->flags |= ETH_TEST_FL_FAILED;
  9250. data[2] = 1;
  9251. }
  9252. if (tg3_test_memory(tp) != 0) {
  9253. etest->flags |= ETH_TEST_FL_FAILED;
  9254. data[3] = 1;
  9255. }
  9256. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9257. etest->flags |= ETH_TEST_FL_FAILED;
  9258. tg3_full_unlock(tp);
  9259. if (tg3_test_interrupt(tp) != 0) {
  9260. etest->flags |= ETH_TEST_FL_FAILED;
  9261. data[5] = 1;
  9262. }
  9263. tg3_full_lock(tp, 0);
  9264. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9265. if (netif_running(dev)) {
  9266. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9267. err2 = tg3_restart_hw(tp, 1);
  9268. if (!err2)
  9269. tg3_netif_start(tp);
  9270. }
  9271. tg3_full_unlock(tp);
  9272. if (irq_sync && !err2)
  9273. tg3_phy_start(tp);
  9274. }
  9275. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9276. tg3_power_down(tp);
  9277. }
  9278. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9279. {
  9280. struct mii_ioctl_data *data = if_mii(ifr);
  9281. struct tg3 *tp = netdev_priv(dev);
  9282. int err;
  9283. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9284. struct phy_device *phydev;
  9285. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9286. return -EAGAIN;
  9287. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9288. return phy_mii_ioctl(phydev, ifr, cmd);
  9289. }
  9290. switch (cmd) {
  9291. case SIOCGMIIPHY:
  9292. data->phy_id = tp->phy_addr;
  9293. /* fallthru */
  9294. case SIOCGMIIREG: {
  9295. u32 mii_regval;
  9296. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9297. break; /* We have no PHY */
  9298. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9299. return -EAGAIN;
  9300. spin_lock_bh(&tp->lock);
  9301. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9302. spin_unlock_bh(&tp->lock);
  9303. data->val_out = mii_regval;
  9304. return err;
  9305. }
  9306. case SIOCSMIIREG:
  9307. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9308. break; /* We have no PHY */
  9309. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9310. return -EAGAIN;
  9311. spin_lock_bh(&tp->lock);
  9312. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9313. spin_unlock_bh(&tp->lock);
  9314. return err;
  9315. default:
  9316. /* do nothing */
  9317. break;
  9318. }
  9319. return -EOPNOTSUPP;
  9320. }
  9321. #if TG3_VLAN_TAG_USED
  9322. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9323. {
  9324. struct tg3 *tp = netdev_priv(dev);
  9325. if (!netif_running(dev)) {
  9326. tp->vlgrp = grp;
  9327. return;
  9328. }
  9329. tg3_netif_stop(tp);
  9330. tg3_full_lock(tp, 0);
  9331. tp->vlgrp = grp;
  9332. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9333. __tg3_set_rx_mode(dev);
  9334. tg3_netif_start(tp);
  9335. tg3_full_unlock(tp);
  9336. }
  9337. #endif
  9338. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9339. {
  9340. struct tg3 *tp = netdev_priv(dev);
  9341. memcpy(ec, &tp->coal, sizeof(*ec));
  9342. return 0;
  9343. }
  9344. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9345. {
  9346. struct tg3 *tp = netdev_priv(dev);
  9347. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9348. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9349. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9350. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9351. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9352. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9353. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9354. }
  9355. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9356. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9357. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9358. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9359. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9360. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9361. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9362. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9363. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9364. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9365. return -EINVAL;
  9366. /* No rx interrupts will be generated if both are zero */
  9367. if ((ec->rx_coalesce_usecs == 0) &&
  9368. (ec->rx_max_coalesced_frames == 0))
  9369. return -EINVAL;
  9370. /* No tx interrupts will be generated if both are zero */
  9371. if ((ec->tx_coalesce_usecs == 0) &&
  9372. (ec->tx_max_coalesced_frames == 0))
  9373. return -EINVAL;
  9374. /* Only copy relevant parameters, ignore all others. */
  9375. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9376. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9377. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9378. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9379. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9380. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9381. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9382. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9383. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9384. if (netif_running(dev)) {
  9385. tg3_full_lock(tp, 0);
  9386. __tg3_set_coalesce(tp, &tp->coal);
  9387. tg3_full_unlock(tp);
  9388. }
  9389. return 0;
  9390. }
  9391. static const struct ethtool_ops tg3_ethtool_ops = {
  9392. .get_settings = tg3_get_settings,
  9393. .set_settings = tg3_set_settings,
  9394. .get_drvinfo = tg3_get_drvinfo,
  9395. .get_regs_len = tg3_get_regs_len,
  9396. .get_regs = tg3_get_regs,
  9397. .get_wol = tg3_get_wol,
  9398. .set_wol = tg3_set_wol,
  9399. .get_msglevel = tg3_get_msglevel,
  9400. .set_msglevel = tg3_set_msglevel,
  9401. .nway_reset = tg3_nway_reset,
  9402. .get_link = ethtool_op_get_link,
  9403. .get_eeprom_len = tg3_get_eeprom_len,
  9404. .get_eeprom = tg3_get_eeprom,
  9405. .set_eeprom = tg3_set_eeprom,
  9406. .get_ringparam = tg3_get_ringparam,
  9407. .set_ringparam = tg3_set_ringparam,
  9408. .get_pauseparam = tg3_get_pauseparam,
  9409. .set_pauseparam = tg3_set_pauseparam,
  9410. .get_rx_csum = tg3_get_rx_csum,
  9411. .set_rx_csum = tg3_set_rx_csum,
  9412. .set_tx_csum = tg3_set_tx_csum,
  9413. .set_sg = ethtool_op_set_sg,
  9414. .set_tso = tg3_set_tso,
  9415. .self_test = tg3_self_test,
  9416. .get_strings = tg3_get_strings,
  9417. .phys_id = tg3_phys_id,
  9418. .get_ethtool_stats = tg3_get_ethtool_stats,
  9419. .get_coalesce = tg3_get_coalesce,
  9420. .set_coalesce = tg3_set_coalesce,
  9421. .get_sset_count = tg3_get_sset_count,
  9422. };
  9423. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9424. {
  9425. u32 cursize, val, magic;
  9426. tp->nvram_size = EEPROM_CHIP_SIZE;
  9427. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9428. return;
  9429. if ((magic != TG3_EEPROM_MAGIC) &&
  9430. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9431. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9432. return;
  9433. /*
  9434. * Size the chip by reading offsets at increasing powers of two.
  9435. * When we encounter our validation signature, we know the addressing
  9436. * has wrapped around, and thus have our chip size.
  9437. */
  9438. cursize = 0x10;
  9439. while (cursize < tp->nvram_size) {
  9440. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9441. return;
  9442. if (val == magic)
  9443. break;
  9444. cursize <<= 1;
  9445. }
  9446. tp->nvram_size = cursize;
  9447. }
  9448. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9449. {
  9450. u32 val;
  9451. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9452. tg3_nvram_read(tp, 0, &val) != 0)
  9453. return;
  9454. /* Selfboot format */
  9455. if (val != TG3_EEPROM_MAGIC) {
  9456. tg3_get_eeprom_size(tp);
  9457. return;
  9458. }
  9459. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9460. if (val != 0) {
  9461. /* This is confusing. We want to operate on the
  9462. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9463. * call will read from NVRAM and byteswap the data
  9464. * according to the byteswapping settings for all
  9465. * other register accesses. This ensures the data we
  9466. * want will always reside in the lower 16-bits.
  9467. * However, the data in NVRAM is in LE format, which
  9468. * means the data from the NVRAM read will always be
  9469. * opposite the endianness of the CPU. The 16-bit
  9470. * byteswap then brings the data to CPU endianness.
  9471. */
  9472. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9473. return;
  9474. }
  9475. }
  9476. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9477. }
  9478. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9479. {
  9480. u32 nvcfg1;
  9481. nvcfg1 = tr32(NVRAM_CFG1);
  9482. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9483. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9484. } else {
  9485. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9486. tw32(NVRAM_CFG1, nvcfg1);
  9487. }
  9488. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9489. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9490. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9491. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9492. tp->nvram_jedecnum = JEDEC_ATMEL;
  9493. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9494. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9495. break;
  9496. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9497. tp->nvram_jedecnum = JEDEC_ATMEL;
  9498. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9499. break;
  9500. case FLASH_VENDOR_ATMEL_EEPROM:
  9501. tp->nvram_jedecnum = JEDEC_ATMEL;
  9502. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9503. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9504. break;
  9505. case FLASH_VENDOR_ST:
  9506. tp->nvram_jedecnum = JEDEC_ST;
  9507. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9508. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9509. break;
  9510. case FLASH_VENDOR_SAIFUN:
  9511. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9512. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9513. break;
  9514. case FLASH_VENDOR_SST_SMALL:
  9515. case FLASH_VENDOR_SST_LARGE:
  9516. tp->nvram_jedecnum = JEDEC_SST;
  9517. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9518. break;
  9519. }
  9520. } else {
  9521. tp->nvram_jedecnum = JEDEC_ATMEL;
  9522. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9523. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9524. }
  9525. }
  9526. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9527. {
  9528. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9529. case FLASH_5752PAGE_SIZE_256:
  9530. tp->nvram_pagesize = 256;
  9531. break;
  9532. case FLASH_5752PAGE_SIZE_512:
  9533. tp->nvram_pagesize = 512;
  9534. break;
  9535. case FLASH_5752PAGE_SIZE_1K:
  9536. tp->nvram_pagesize = 1024;
  9537. break;
  9538. case FLASH_5752PAGE_SIZE_2K:
  9539. tp->nvram_pagesize = 2048;
  9540. break;
  9541. case FLASH_5752PAGE_SIZE_4K:
  9542. tp->nvram_pagesize = 4096;
  9543. break;
  9544. case FLASH_5752PAGE_SIZE_264:
  9545. tp->nvram_pagesize = 264;
  9546. break;
  9547. case FLASH_5752PAGE_SIZE_528:
  9548. tp->nvram_pagesize = 528;
  9549. break;
  9550. }
  9551. }
  9552. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9553. {
  9554. u32 nvcfg1;
  9555. nvcfg1 = tr32(NVRAM_CFG1);
  9556. /* NVRAM protection for TPM */
  9557. if (nvcfg1 & (1 << 27))
  9558. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9559. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9560. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9561. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9562. tp->nvram_jedecnum = JEDEC_ATMEL;
  9563. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9564. break;
  9565. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9566. tp->nvram_jedecnum = JEDEC_ATMEL;
  9567. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9568. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9569. break;
  9570. case FLASH_5752VENDOR_ST_M45PE10:
  9571. case FLASH_5752VENDOR_ST_M45PE20:
  9572. case FLASH_5752VENDOR_ST_M45PE40:
  9573. tp->nvram_jedecnum = JEDEC_ST;
  9574. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9575. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9576. break;
  9577. }
  9578. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9579. tg3_nvram_get_pagesize(tp, nvcfg1);
  9580. } else {
  9581. /* For eeprom, set pagesize to maximum eeprom size */
  9582. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9583. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9584. tw32(NVRAM_CFG1, nvcfg1);
  9585. }
  9586. }
  9587. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9588. {
  9589. u32 nvcfg1, protect = 0;
  9590. nvcfg1 = tr32(NVRAM_CFG1);
  9591. /* NVRAM protection for TPM */
  9592. if (nvcfg1 & (1 << 27)) {
  9593. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9594. protect = 1;
  9595. }
  9596. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9597. switch (nvcfg1) {
  9598. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9599. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9600. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9601. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9602. tp->nvram_jedecnum = JEDEC_ATMEL;
  9603. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9604. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9605. tp->nvram_pagesize = 264;
  9606. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9607. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9608. tp->nvram_size = (protect ? 0x3e200 :
  9609. TG3_NVRAM_SIZE_512KB);
  9610. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9611. tp->nvram_size = (protect ? 0x1f200 :
  9612. TG3_NVRAM_SIZE_256KB);
  9613. else
  9614. tp->nvram_size = (protect ? 0x1f200 :
  9615. TG3_NVRAM_SIZE_128KB);
  9616. break;
  9617. case FLASH_5752VENDOR_ST_M45PE10:
  9618. case FLASH_5752VENDOR_ST_M45PE20:
  9619. case FLASH_5752VENDOR_ST_M45PE40:
  9620. tp->nvram_jedecnum = JEDEC_ST;
  9621. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9622. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9623. tp->nvram_pagesize = 256;
  9624. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9625. tp->nvram_size = (protect ?
  9626. TG3_NVRAM_SIZE_64KB :
  9627. TG3_NVRAM_SIZE_128KB);
  9628. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9629. tp->nvram_size = (protect ?
  9630. TG3_NVRAM_SIZE_64KB :
  9631. TG3_NVRAM_SIZE_256KB);
  9632. else
  9633. tp->nvram_size = (protect ?
  9634. TG3_NVRAM_SIZE_128KB :
  9635. TG3_NVRAM_SIZE_512KB);
  9636. break;
  9637. }
  9638. }
  9639. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9640. {
  9641. u32 nvcfg1;
  9642. nvcfg1 = tr32(NVRAM_CFG1);
  9643. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9644. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9645. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9646. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9647. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9648. tp->nvram_jedecnum = JEDEC_ATMEL;
  9649. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9650. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9651. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9652. tw32(NVRAM_CFG1, nvcfg1);
  9653. break;
  9654. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9655. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9656. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9657. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9658. tp->nvram_jedecnum = JEDEC_ATMEL;
  9659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9660. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9661. tp->nvram_pagesize = 264;
  9662. break;
  9663. case FLASH_5752VENDOR_ST_M45PE10:
  9664. case FLASH_5752VENDOR_ST_M45PE20:
  9665. case FLASH_5752VENDOR_ST_M45PE40:
  9666. tp->nvram_jedecnum = JEDEC_ST;
  9667. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9668. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9669. tp->nvram_pagesize = 256;
  9670. break;
  9671. }
  9672. }
  9673. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9674. {
  9675. u32 nvcfg1, protect = 0;
  9676. nvcfg1 = tr32(NVRAM_CFG1);
  9677. /* NVRAM protection for TPM */
  9678. if (nvcfg1 & (1 << 27)) {
  9679. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9680. protect = 1;
  9681. }
  9682. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9683. switch (nvcfg1) {
  9684. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9685. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9686. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9687. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9688. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9689. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9690. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9691. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9692. tp->nvram_jedecnum = JEDEC_ATMEL;
  9693. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9694. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9695. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9696. tp->nvram_pagesize = 256;
  9697. break;
  9698. case FLASH_5761VENDOR_ST_A_M45PE20:
  9699. case FLASH_5761VENDOR_ST_A_M45PE40:
  9700. case FLASH_5761VENDOR_ST_A_M45PE80:
  9701. case FLASH_5761VENDOR_ST_A_M45PE16:
  9702. case FLASH_5761VENDOR_ST_M_M45PE20:
  9703. case FLASH_5761VENDOR_ST_M_M45PE40:
  9704. case FLASH_5761VENDOR_ST_M_M45PE80:
  9705. case FLASH_5761VENDOR_ST_M_M45PE16:
  9706. tp->nvram_jedecnum = JEDEC_ST;
  9707. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9708. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9709. tp->nvram_pagesize = 256;
  9710. break;
  9711. }
  9712. if (protect) {
  9713. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9714. } else {
  9715. switch (nvcfg1) {
  9716. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9717. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9718. case FLASH_5761VENDOR_ST_A_M45PE16:
  9719. case FLASH_5761VENDOR_ST_M_M45PE16:
  9720. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9721. break;
  9722. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9723. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9724. case FLASH_5761VENDOR_ST_A_M45PE80:
  9725. case FLASH_5761VENDOR_ST_M_M45PE80:
  9726. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9727. break;
  9728. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9729. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9730. case FLASH_5761VENDOR_ST_A_M45PE40:
  9731. case FLASH_5761VENDOR_ST_M_M45PE40:
  9732. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9733. break;
  9734. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9735. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9736. case FLASH_5761VENDOR_ST_A_M45PE20:
  9737. case FLASH_5761VENDOR_ST_M_M45PE20:
  9738. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9739. break;
  9740. }
  9741. }
  9742. }
  9743. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9744. {
  9745. tp->nvram_jedecnum = JEDEC_ATMEL;
  9746. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9747. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9748. }
  9749. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9750. {
  9751. u32 nvcfg1;
  9752. nvcfg1 = tr32(NVRAM_CFG1);
  9753. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9754. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9755. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9756. tp->nvram_jedecnum = JEDEC_ATMEL;
  9757. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9758. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9759. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9760. tw32(NVRAM_CFG1, nvcfg1);
  9761. return;
  9762. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9763. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9764. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9765. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9766. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9767. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9768. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9769. tp->nvram_jedecnum = JEDEC_ATMEL;
  9770. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9771. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9772. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9773. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9774. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9775. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9776. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9777. break;
  9778. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9779. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9780. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9781. break;
  9782. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9783. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9784. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9785. break;
  9786. }
  9787. break;
  9788. case FLASH_5752VENDOR_ST_M45PE10:
  9789. case FLASH_5752VENDOR_ST_M45PE20:
  9790. case FLASH_5752VENDOR_ST_M45PE40:
  9791. tp->nvram_jedecnum = JEDEC_ST;
  9792. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9793. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9794. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9795. case FLASH_5752VENDOR_ST_M45PE10:
  9796. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9797. break;
  9798. case FLASH_5752VENDOR_ST_M45PE20:
  9799. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9800. break;
  9801. case FLASH_5752VENDOR_ST_M45PE40:
  9802. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9803. break;
  9804. }
  9805. break;
  9806. default:
  9807. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9808. return;
  9809. }
  9810. tg3_nvram_get_pagesize(tp, nvcfg1);
  9811. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9812. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9813. }
  9814. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9815. {
  9816. u32 nvcfg1;
  9817. nvcfg1 = tr32(NVRAM_CFG1);
  9818. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9819. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9820. case FLASH_5717VENDOR_MICRO_EEPROM:
  9821. tp->nvram_jedecnum = JEDEC_ATMEL;
  9822. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9823. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9824. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9825. tw32(NVRAM_CFG1, nvcfg1);
  9826. return;
  9827. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9828. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9829. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9830. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9831. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9832. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9833. case FLASH_5717VENDOR_ATMEL_45USPT:
  9834. tp->nvram_jedecnum = JEDEC_ATMEL;
  9835. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9836. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9837. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9838. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9839. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9840. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9841. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9842. break;
  9843. default:
  9844. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9845. break;
  9846. }
  9847. break;
  9848. case FLASH_5717VENDOR_ST_M_M25PE10:
  9849. case FLASH_5717VENDOR_ST_A_M25PE10:
  9850. case FLASH_5717VENDOR_ST_M_M45PE10:
  9851. case FLASH_5717VENDOR_ST_A_M45PE10:
  9852. case FLASH_5717VENDOR_ST_M_M25PE20:
  9853. case FLASH_5717VENDOR_ST_A_M25PE20:
  9854. case FLASH_5717VENDOR_ST_M_M45PE20:
  9855. case FLASH_5717VENDOR_ST_A_M45PE20:
  9856. case FLASH_5717VENDOR_ST_25USPT:
  9857. case FLASH_5717VENDOR_ST_45USPT:
  9858. tp->nvram_jedecnum = JEDEC_ST;
  9859. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9860. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9861. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9862. case FLASH_5717VENDOR_ST_M_M25PE20:
  9863. case FLASH_5717VENDOR_ST_A_M25PE20:
  9864. case FLASH_5717VENDOR_ST_M_M45PE20:
  9865. case FLASH_5717VENDOR_ST_A_M45PE20:
  9866. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9867. break;
  9868. default:
  9869. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9870. break;
  9871. }
  9872. break;
  9873. default:
  9874. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9875. return;
  9876. }
  9877. tg3_nvram_get_pagesize(tp, nvcfg1);
  9878. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9879. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9880. }
  9881. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9882. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9883. {
  9884. tw32_f(GRC_EEPROM_ADDR,
  9885. (EEPROM_ADDR_FSM_RESET |
  9886. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9887. EEPROM_ADDR_CLKPERD_SHIFT)));
  9888. msleep(1);
  9889. /* Enable seeprom accesses. */
  9890. tw32_f(GRC_LOCAL_CTRL,
  9891. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9892. udelay(100);
  9893. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9894. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9895. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9896. if (tg3_nvram_lock(tp)) {
  9897. netdev_warn(tp->dev,
  9898. "Cannot get nvram lock, %s failed\n",
  9899. __func__);
  9900. return;
  9901. }
  9902. tg3_enable_nvram_access(tp);
  9903. tp->nvram_size = 0;
  9904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9905. tg3_get_5752_nvram_info(tp);
  9906. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9907. tg3_get_5755_nvram_info(tp);
  9908. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9911. tg3_get_5787_nvram_info(tp);
  9912. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9913. tg3_get_5761_nvram_info(tp);
  9914. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9915. tg3_get_5906_nvram_info(tp);
  9916. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9918. tg3_get_57780_nvram_info(tp);
  9919. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9921. tg3_get_5717_nvram_info(tp);
  9922. else
  9923. tg3_get_nvram_info(tp);
  9924. if (tp->nvram_size == 0)
  9925. tg3_get_nvram_size(tp);
  9926. tg3_disable_nvram_access(tp);
  9927. tg3_nvram_unlock(tp);
  9928. } else {
  9929. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9930. tg3_get_eeprom_size(tp);
  9931. }
  9932. }
  9933. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9934. u32 offset, u32 len, u8 *buf)
  9935. {
  9936. int i, j, rc = 0;
  9937. u32 val;
  9938. for (i = 0; i < len; i += 4) {
  9939. u32 addr;
  9940. __be32 data;
  9941. addr = offset + i;
  9942. memcpy(&data, buf + i, 4);
  9943. /*
  9944. * The SEEPROM interface expects the data to always be opposite
  9945. * the native endian format. We accomplish this by reversing
  9946. * all the operations that would have been performed on the
  9947. * data from a call to tg3_nvram_read_be32().
  9948. */
  9949. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9950. val = tr32(GRC_EEPROM_ADDR);
  9951. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9952. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9953. EEPROM_ADDR_READ);
  9954. tw32(GRC_EEPROM_ADDR, val |
  9955. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9956. (addr & EEPROM_ADDR_ADDR_MASK) |
  9957. EEPROM_ADDR_START |
  9958. EEPROM_ADDR_WRITE);
  9959. for (j = 0; j < 1000; j++) {
  9960. val = tr32(GRC_EEPROM_ADDR);
  9961. if (val & EEPROM_ADDR_COMPLETE)
  9962. break;
  9963. msleep(1);
  9964. }
  9965. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9966. rc = -EBUSY;
  9967. break;
  9968. }
  9969. }
  9970. return rc;
  9971. }
  9972. /* offset and length are dword aligned */
  9973. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9974. u8 *buf)
  9975. {
  9976. int ret = 0;
  9977. u32 pagesize = tp->nvram_pagesize;
  9978. u32 pagemask = pagesize - 1;
  9979. u32 nvram_cmd;
  9980. u8 *tmp;
  9981. tmp = kmalloc(pagesize, GFP_KERNEL);
  9982. if (tmp == NULL)
  9983. return -ENOMEM;
  9984. while (len) {
  9985. int j;
  9986. u32 phy_addr, page_off, size;
  9987. phy_addr = offset & ~pagemask;
  9988. for (j = 0; j < pagesize; j += 4) {
  9989. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9990. (__be32 *) (tmp + j));
  9991. if (ret)
  9992. break;
  9993. }
  9994. if (ret)
  9995. break;
  9996. page_off = offset & pagemask;
  9997. size = pagesize;
  9998. if (len < size)
  9999. size = len;
  10000. len -= size;
  10001. memcpy(tmp + page_off, buf, size);
  10002. offset = offset + (pagesize - page_off);
  10003. tg3_enable_nvram_access(tp);
  10004. /*
  10005. * Before we can erase the flash page, we need
  10006. * to issue a special "write enable" command.
  10007. */
  10008. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10009. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10010. break;
  10011. /* Erase the target page */
  10012. tw32(NVRAM_ADDR, phy_addr);
  10013. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10014. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10015. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10016. break;
  10017. /* Issue another write enable to start the write. */
  10018. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10019. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10020. break;
  10021. for (j = 0; j < pagesize; j += 4) {
  10022. __be32 data;
  10023. data = *((__be32 *) (tmp + j));
  10024. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10025. tw32(NVRAM_ADDR, phy_addr + j);
  10026. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10027. NVRAM_CMD_WR;
  10028. if (j == 0)
  10029. nvram_cmd |= NVRAM_CMD_FIRST;
  10030. else if (j == (pagesize - 4))
  10031. nvram_cmd |= NVRAM_CMD_LAST;
  10032. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10033. break;
  10034. }
  10035. if (ret)
  10036. break;
  10037. }
  10038. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10039. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10040. kfree(tmp);
  10041. return ret;
  10042. }
  10043. /* offset and length are dword aligned */
  10044. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10045. u8 *buf)
  10046. {
  10047. int i, ret = 0;
  10048. for (i = 0; i < len; i += 4, offset += 4) {
  10049. u32 page_off, phy_addr, nvram_cmd;
  10050. __be32 data;
  10051. memcpy(&data, buf + i, 4);
  10052. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10053. page_off = offset % tp->nvram_pagesize;
  10054. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10055. tw32(NVRAM_ADDR, phy_addr);
  10056. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10057. if (page_off == 0 || i == 0)
  10058. nvram_cmd |= NVRAM_CMD_FIRST;
  10059. if (page_off == (tp->nvram_pagesize - 4))
  10060. nvram_cmd |= NVRAM_CMD_LAST;
  10061. if (i == (len - 4))
  10062. nvram_cmd |= NVRAM_CMD_LAST;
  10063. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10064. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10065. (tp->nvram_jedecnum == JEDEC_ST) &&
  10066. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10067. if ((ret = tg3_nvram_exec_cmd(tp,
  10068. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10069. NVRAM_CMD_DONE)))
  10070. break;
  10071. }
  10072. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10073. /* We always do complete word writes to eeprom. */
  10074. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10075. }
  10076. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10077. break;
  10078. }
  10079. return ret;
  10080. }
  10081. /* offset and length are dword aligned */
  10082. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10083. {
  10084. int ret;
  10085. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10086. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10087. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10088. udelay(40);
  10089. }
  10090. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10091. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10092. } else {
  10093. u32 grc_mode;
  10094. ret = tg3_nvram_lock(tp);
  10095. if (ret)
  10096. return ret;
  10097. tg3_enable_nvram_access(tp);
  10098. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10099. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10100. tw32(NVRAM_WRITE1, 0x406);
  10101. grc_mode = tr32(GRC_MODE);
  10102. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10103. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10104. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10105. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10106. buf);
  10107. } else {
  10108. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10109. buf);
  10110. }
  10111. grc_mode = tr32(GRC_MODE);
  10112. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10113. tg3_disable_nvram_access(tp);
  10114. tg3_nvram_unlock(tp);
  10115. }
  10116. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10117. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10118. udelay(40);
  10119. }
  10120. return ret;
  10121. }
  10122. struct subsys_tbl_ent {
  10123. u16 subsys_vendor, subsys_devid;
  10124. u32 phy_id;
  10125. };
  10126. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10127. /* Broadcom boards. */
  10128. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10129. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10130. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10131. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10132. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10133. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10134. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10135. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10136. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10137. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10138. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10139. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10140. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10141. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10142. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10143. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10144. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10145. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10146. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10147. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10148. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10149. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10150. /* 3com boards. */
  10151. { TG3PCI_SUBVENDOR_ID_3COM,
  10152. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10153. { TG3PCI_SUBVENDOR_ID_3COM,
  10154. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10155. { TG3PCI_SUBVENDOR_ID_3COM,
  10156. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10157. { TG3PCI_SUBVENDOR_ID_3COM,
  10158. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10159. { TG3PCI_SUBVENDOR_ID_3COM,
  10160. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10161. /* DELL boards. */
  10162. { TG3PCI_SUBVENDOR_ID_DELL,
  10163. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10164. { TG3PCI_SUBVENDOR_ID_DELL,
  10165. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10166. { TG3PCI_SUBVENDOR_ID_DELL,
  10167. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10168. { TG3PCI_SUBVENDOR_ID_DELL,
  10169. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10170. /* Compaq boards. */
  10171. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10172. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10173. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10174. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10175. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10176. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10177. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10178. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10179. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10180. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10181. /* IBM boards. */
  10182. { TG3PCI_SUBVENDOR_ID_IBM,
  10183. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10184. };
  10185. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10186. {
  10187. int i;
  10188. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10189. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10190. tp->pdev->subsystem_vendor) &&
  10191. (subsys_id_to_phy_id[i].subsys_devid ==
  10192. tp->pdev->subsystem_device))
  10193. return &subsys_id_to_phy_id[i];
  10194. }
  10195. return NULL;
  10196. }
  10197. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10198. {
  10199. u32 val;
  10200. u16 pmcsr;
  10201. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10202. * so need make sure we're in D0.
  10203. */
  10204. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10205. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10206. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10207. msleep(1);
  10208. /* Make sure register accesses (indirect or otherwise)
  10209. * will function correctly.
  10210. */
  10211. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10212. tp->misc_host_ctrl);
  10213. /* The memory arbiter has to be enabled in order for SRAM accesses
  10214. * to succeed. Normally on powerup the tg3 chip firmware will make
  10215. * sure it is enabled, but other entities such as system netboot
  10216. * code might disable it.
  10217. */
  10218. val = tr32(MEMARB_MODE);
  10219. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10220. tp->phy_id = TG3_PHY_ID_INVALID;
  10221. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10222. /* Assume an onboard device and WOL capable by default. */
  10223. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10225. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10226. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10227. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10228. }
  10229. val = tr32(VCPU_CFGSHDW);
  10230. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10231. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10232. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10233. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10234. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10235. goto done;
  10236. }
  10237. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10238. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10239. u32 nic_cfg, led_cfg;
  10240. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10241. int eeprom_phy_serdes = 0;
  10242. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10243. tp->nic_sram_data_cfg = nic_cfg;
  10244. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10245. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10246. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10247. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10248. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10249. (ver > 0) && (ver < 0x100))
  10250. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10251. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10252. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10253. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10254. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10255. eeprom_phy_serdes = 1;
  10256. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10257. if (nic_phy_id != 0) {
  10258. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10259. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10260. eeprom_phy_id = (id1 >> 16) << 10;
  10261. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10262. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10263. } else
  10264. eeprom_phy_id = 0;
  10265. tp->phy_id = eeprom_phy_id;
  10266. if (eeprom_phy_serdes) {
  10267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10268. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10269. else
  10270. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10271. }
  10272. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10273. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10274. SHASTA_EXT_LED_MODE_MASK);
  10275. else
  10276. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10277. switch (led_cfg) {
  10278. default:
  10279. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10280. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10281. break;
  10282. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10283. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10284. break;
  10285. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10286. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10287. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10288. * read on some older 5700/5701 bootcode.
  10289. */
  10290. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10291. ASIC_REV_5700 ||
  10292. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10293. ASIC_REV_5701)
  10294. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10295. break;
  10296. case SHASTA_EXT_LED_SHARED:
  10297. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10298. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10299. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10300. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10301. LED_CTRL_MODE_PHY_2);
  10302. break;
  10303. case SHASTA_EXT_LED_MAC:
  10304. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10305. break;
  10306. case SHASTA_EXT_LED_COMBO:
  10307. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10308. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10309. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10310. LED_CTRL_MODE_PHY_2);
  10311. break;
  10312. }
  10313. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10315. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10316. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10317. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10318. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10319. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10320. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10321. if ((tp->pdev->subsystem_vendor ==
  10322. PCI_VENDOR_ID_ARIMA) &&
  10323. (tp->pdev->subsystem_device == 0x205a ||
  10324. tp->pdev->subsystem_device == 0x2063))
  10325. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10326. } else {
  10327. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10328. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10329. }
  10330. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10331. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10332. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10333. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10334. }
  10335. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10336. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10337. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10338. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10339. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10340. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10341. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10342. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10343. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10344. if (cfg2 & (1 << 17))
  10345. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10346. /* serdes signal pre-emphasis in register 0x590 set by */
  10347. /* bootcode if bit 18 is set */
  10348. if (cfg2 & (1 << 18))
  10349. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10350. if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
  10351. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10352. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10353. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10354. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10355. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10356. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10357. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10358. u32 cfg3;
  10359. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10360. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10361. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10362. }
  10363. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10364. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10365. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10366. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10367. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10368. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10369. }
  10370. done:
  10371. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10372. device_set_wakeup_enable(&tp->pdev->dev,
  10373. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10374. }
  10375. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10376. {
  10377. int i;
  10378. u32 val;
  10379. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10380. tw32(OTP_CTRL, cmd);
  10381. /* Wait for up to 1 ms for command to execute. */
  10382. for (i = 0; i < 100; i++) {
  10383. val = tr32(OTP_STATUS);
  10384. if (val & OTP_STATUS_CMD_DONE)
  10385. break;
  10386. udelay(10);
  10387. }
  10388. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10389. }
  10390. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10391. * configuration is a 32-bit value that straddles the alignment boundary.
  10392. * We do two 32-bit reads and then shift and merge the results.
  10393. */
  10394. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10395. {
  10396. u32 bhalf_otp, thalf_otp;
  10397. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10398. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10399. return 0;
  10400. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10401. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10402. return 0;
  10403. thalf_otp = tr32(OTP_READ_DATA);
  10404. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10405. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10406. return 0;
  10407. bhalf_otp = tr32(OTP_READ_DATA);
  10408. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10409. }
  10410. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10411. {
  10412. u32 hw_phy_id_1, hw_phy_id_2;
  10413. u32 hw_phy_id, hw_phy_id_masked;
  10414. int err;
  10415. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10416. return tg3_phy_init(tp);
  10417. /* Reading the PHY ID register can conflict with ASF
  10418. * firmware access to the PHY hardware.
  10419. */
  10420. err = 0;
  10421. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10422. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10423. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10424. } else {
  10425. /* Now read the physical PHY_ID from the chip and verify
  10426. * that it is sane. If it doesn't look good, we fall back
  10427. * to either the hard-coded table based PHY_ID and failing
  10428. * that the value found in the eeprom area.
  10429. */
  10430. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10431. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10432. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10433. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10434. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10435. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10436. }
  10437. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10438. tp->phy_id = hw_phy_id;
  10439. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10440. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10441. else
  10442. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10443. } else {
  10444. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10445. /* Do nothing, phy ID already set up in
  10446. * tg3_get_eeprom_hw_cfg().
  10447. */
  10448. } else {
  10449. struct subsys_tbl_ent *p;
  10450. /* No eeprom signature? Try the hardcoded
  10451. * subsys device table.
  10452. */
  10453. p = tg3_lookup_by_subsys(tp);
  10454. if (!p)
  10455. return -ENODEV;
  10456. tp->phy_id = p->phy_id;
  10457. if (!tp->phy_id ||
  10458. tp->phy_id == TG3_PHY_ID_BCM8002)
  10459. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10460. }
  10461. }
  10462. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10463. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10464. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10465. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10466. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10467. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10468. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10469. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10470. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10471. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10472. tg3_readphy(tp, MII_BMSR, &bmsr);
  10473. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10474. (bmsr & BMSR_LSTATUS))
  10475. goto skip_phy_reset;
  10476. err = tg3_phy_reset(tp);
  10477. if (err)
  10478. return err;
  10479. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10480. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10481. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10482. tg3_ctrl = 0;
  10483. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10484. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10485. MII_TG3_CTRL_ADV_1000_FULL);
  10486. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10487. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10488. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10489. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10490. }
  10491. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10492. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10493. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10494. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10495. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10496. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10497. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10498. tg3_writephy(tp, MII_BMCR,
  10499. BMCR_ANENABLE | BMCR_ANRESTART);
  10500. }
  10501. tg3_phy_set_wirespeed(tp);
  10502. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10503. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10504. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10505. }
  10506. skip_phy_reset:
  10507. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10508. err = tg3_init_5401phy_dsp(tp);
  10509. if (err)
  10510. return err;
  10511. err = tg3_init_5401phy_dsp(tp);
  10512. }
  10513. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10514. tp->link_config.advertising =
  10515. (ADVERTISED_1000baseT_Half |
  10516. ADVERTISED_1000baseT_Full |
  10517. ADVERTISED_Autoneg |
  10518. ADVERTISED_FIBRE);
  10519. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10520. tp->link_config.advertising &=
  10521. ~(ADVERTISED_1000baseT_Half |
  10522. ADVERTISED_1000baseT_Full);
  10523. return err;
  10524. }
  10525. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10526. {
  10527. u8 *vpd_data;
  10528. unsigned int block_end, rosize, len;
  10529. int j, i = 0;
  10530. u32 magic;
  10531. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10532. tg3_nvram_read(tp, 0x0, &magic))
  10533. goto out_no_vpd;
  10534. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10535. if (!vpd_data)
  10536. goto out_no_vpd;
  10537. if (magic == TG3_EEPROM_MAGIC) {
  10538. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10539. u32 tmp;
  10540. /* The data is in little-endian format in NVRAM.
  10541. * Use the big-endian read routines to preserve
  10542. * the byte order as it exists in NVRAM.
  10543. */
  10544. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10545. goto out_not_found;
  10546. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10547. }
  10548. } else {
  10549. ssize_t cnt;
  10550. unsigned int pos = 0;
  10551. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10552. cnt = pci_read_vpd(tp->pdev, pos,
  10553. TG3_NVM_VPD_LEN - pos,
  10554. &vpd_data[pos]);
  10555. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10556. cnt = 0;
  10557. else if (cnt < 0)
  10558. goto out_not_found;
  10559. }
  10560. if (pos != TG3_NVM_VPD_LEN)
  10561. goto out_not_found;
  10562. }
  10563. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10564. PCI_VPD_LRDT_RO_DATA);
  10565. if (i < 0)
  10566. goto out_not_found;
  10567. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10568. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10569. i += PCI_VPD_LRDT_TAG_SIZE;
  10570. if (block_end > TG3_NVM_VPD_LEN)
  10571. goto out_not_found;
  10572. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10573. PCI_VPD_RO_KEYWORD_MFR_ID);
  10574. if (j > 0) {
  10575. len = pci_vpd_info_field_size(&vpd_data[j]);
  10576. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10577. if (j + len > block_end || len != 4 ||
  10578. memcmp(&vpd_data[j], "1028", 4))
  10579. goto partno;
  10580. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10581. PCI_VPD_RO_KEYWORD_VENDOR0);
  10582. if (j < 0)
  10583. goto partno;
  10584. len = pci_vpd_info_field_size(&vpd_data[j]);
  10585. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10586. if (j + len > block_end)
  10587. goto partno;
  10588. memcpy(tp->fw_ver, &vpd_data[j], len);
  10589. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10590. }
  10591. partno:
  10592. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10593. PCI_VPD_RO_KEYWORD_PARTNO);
  10594. if (i < 0)
  10595. goto out_not_found;
  10596. len = pci_vpd_info_field_size(&vpd_data[i]);
  10597. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10598. if (len > TG3_BPN_SIZE ||
  10599. (len + i) > TG3_NVM_VPD_LEN)
  10600. goto out_not_found;
  10601. memcpy(tp->board_part_number, &vpd_data[i], len);
  10602. out_not_found:
  10603. kfree(vpd_data);
  10604. if (tp->board_part_number[0])
  10605. return;
  10606. out_no_vpd:
  10607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10608. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10609. strcpy(tp->board_part_number, "BCM5717");
  10610. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10611. strcpy(tp->board_part_number, "BCM5718");
  10612. else
  10613. goto nomatch;
  10614. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10615. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10616. strcpy(tp->board_part_number, "BCM57780");
  10617. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10618. strcpy(tp->board_part_number, "BCM57760");
  10619. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10620. strcpy(tp->board_part_number, "BCM57790");
  10621. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10622. strcpy(tp->board_part_number, "BCM57788");
  10623. else
  10624. goto nomatch;
  10625. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10626. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10627. strcpy(tp->board_part_number, "BCM57761");
  10628. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10629. strcpy(tp->board_part_number, "BCM57765");
  10630. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10631. strcpy(tp->board_part_number, "BCM57781");
  10632. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10633. strcpy(tp->board_part_number, "BCM57785");
  10634. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10635. strcpy(tp->board_part_number, "BCM57791");
  10636. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10637. strcpy(tp->board_part_number, "BCM57795");
  10638. else
  10639. goto nomatch;
  10640. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10641. strcpy(tp->board_part_number, "BCM95906");
  10642. } else {
  10643. nomatch:
  10644. strcpy(tp->board_part_number, "none");
  10645. }
  10646. }
  10647. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10648. {
  10649. u32 val;
  10650. if (tg3_nvram_read(tp, offset, &val) ||
  10651. (val & 0xfc000000) != 0x0c000000 ||
  10652. tg3_nvram_read(tp, offset + 4, &val) ||
  10653. val != 0)
  10654. return 0;
  10655. return 1;
  10656. }
  10657. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10658. {
  10659. u32 val, offset, start, ver_offset;
  10660. int i, dst_off;
  10661. bool newver = false;
  10662. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10663. tg3_nvram_read(tp, 0x4, &start))
  10664. return;
  10665. offset = tg3_nvram_logical_addr(tp, offset);
  10666. if (tg3_nvram_read(tp, offset, &val))
  10667. return;
  10668. if ((val & 0xfc000000) == 0x0c000000) {
  10669. if (tg3_nvram_read(tp, offset + 4, &val))
  10670. return;
  10671. if (val == 0)
  10672. newver = true;
  10673. }
  10674. dst_off = strlen(tp->fw_ver);
  10675. if (newver) {
  10676. if (TG3_VER_SIZE - dst_off < 16 ||
  10677. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10678. return;
  10679. offset = offset + ver_offset - start;
  10680. for (i = 0; i < 16; i += 4) {
  10681. __be32 v;
  10682. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10683. return;
  10684. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10685. }
  10686. } else {
  10687. u32 major, minor;
  10688. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10689. return;
  10690. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10691. TG3_NVM_BCVER_MAJSFT;
  10692. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10693. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10694. "v%d.%02d", major, minor);
  10695. }
  10696. }
  10697. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10698. {
  10699. u32 val, major, minor;
  10700. /* Use native endian representation */
  10701. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10702. return;
  10703. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10704. TG3_NVM_HWSB_CFG1_MAJSFT;
  10705. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10706. TG3_NVM_HWSB_CFG1_MINSFT;
  10707. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10708. }
  10709. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10710. {
  10711. u32 offset, major, minor, build;
  10712. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10713. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10714. return;
  10715. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10716. case TG3_EEPROM_SB_REVISION_0:
  10717. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10718. break;
  10719. case TG3_EEPROM_SB_REVISION_2:
  10720. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10721. break;
  10722. case TG3_EEPROM_SB_REVISION_3:
  10723. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10724. break;
  10725. case TG3_EEPROM_SB_REVISION_4:
  10726. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10727. break;
  10728. case TG3_EEPROM_SB_REVISION_5:
  10729. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10730. break;
  10731. case TG3_EEPROM_SB_REVISION_6:
  10732. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10733. break;
  10734. default:
  10735. return;
  10736. }
  10737. if (tg3_nvram_read(tp, offset, &val))
  10738. return;
  10739. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10740. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10741. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10742. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10743. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10744. if (minor > 99 || build > 26)
  10745. return;
  10746. offset = strlen(tp->fw_ver);
  10747. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10748. " v%d.%02d", major, minor);
  10749. if (build > 0) {
  10750. offset = strlen(tp->fw_ver);
  10751. if (offset < TG3_VER_SIZE - 1)
  10752. tp->fw_ver[offset] = 'a' + build - 1;
  10753. }
  10754. }
  10755. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10756. {
  10757. u32 val, offset, start;
  10758. int i, vlen;
  10759. for (offset = TG3_NVM_DIR_START;
  10760. offset < TG3_NVM_DIR_END;
  10761. offset += TG3_NVM_DIRENT_SIZE) {
  10762. if (tg3_nvram_read(tp, offset, &val))
  10763. return;
  10764. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10765. break;
  10766. }
  10767. if (offset == TG3_NVM_DIR_END)
  10768. return;
  10769. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10770. start = 0x08000000;
  10771. else if (tg3_nvram_read(tp, offset - 4, &start))
  10772. return;
  10773. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10774. !tg3_fw_img_is_valid(tp, offset) ||
  10775. tg3_nvram_read(tp, offset + 8, &val))
  10776. return;
  10777. offset += val - start;
  10778. vlen = strlen(tp->fw_ver);
  10779. tp->fw_ver[vlen++] = ',';
  10780. tp->fw_ver[vlen++] = ' ';
  10781. for (i = 0; i < 4; i++) {
  10782. __be32 v;
  10783. if (tg3_nvram_read_be32(tp, offset, &v))
  10784. return;
  10785. offset += sizeof(v);
  10786. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10787. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10788. break;
  10789. }
  10790. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10791. vlen += sizeof(v);
  10792. }
  10793. }
  10794. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10795. {
  10796. int vlen;
  10797. u32 apedata;
  10798. char *fwtype;
  10799. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10800. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10801. return;
  10802. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10803. if (apedata != APE_SEG_SIG_MAGIC)
  10804. return;
  10805. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10806. if (!(apedata & APE_FW_STATUS_READY))
  10807. return;
  10808. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10809. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10810. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10811. fwtype = "NCSI";
  10812. } else {
  10813. fwtype = "DASH";
  10814. }
  10815. vlen = strlen(tp->fw_ver);
  10816. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10817. fwtype,
  10818. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10819. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10820. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10821. (apedata & APE_FW_VERSION_BLDMSK));
  10822. }
  10823. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10824. {
  10825. u32 val;
  10826. bool vpd_vers = false;
  10827. if (tp->fw_ver[0] != 0)
  10828. vpd_vers = true;
  10829. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10830. strcat(tp->fw_ver, "sb");
  10831. return;
  10832. }
  10833. if (tg3_nvram_read(tp, 0, &val))
  10834. return;
  10835. if (val == TG3_EEPROM_MAGIC)
  10836. tg3_read_bc_ver(tp);
  10837. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10838. tg3_read_sb_ver(tp, val);
  10839. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10840. tg3_read_hwsb_ver(tp);
  10841. else
  10842. return;
  10843. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10844. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10845. goto done;
  10846. tg3_read_mgmtfw_ver(tp);
  10847. done:
  10848. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10849. }
  10850. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10851. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10852. {
  10853. #if TG3_VLAN_TAG_USED
  10854. dev->vlan_features |= flags;
  10855. #endif
  10856. }
  10857. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10858. {
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10861. return 4096;
  10862. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10863. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10864. return 1024;
  10865. else
  10866. return 512;
  10867. }
  10868. DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
  10869. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10870. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10871. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10872. { },
  10873. };
  10874. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10875. {
  10876. u32 misc_ctrl_reg;
  10877. u32 pci_state_reg, grc_misc_cfg;
  10878. u32 val;
  10879. u16 pci_cmd;
  10880. int err;
  10881. /* Force memory write invalidate off. If we leave it on,
  10882. * then on 5700_BX chips we have to enable a workaround.
  10883. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10884. * to match the cacheline size. The Broadcom driver have this
  10885. * workaround but turns MWI off all the times so never uses
  10886. * it. This seems to suggest that the workaround is insufficient.
  10887. */
  10888. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10889. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10890. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10891. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10892. * has the register indirect write enable bit set before
  10893. * we try to access any of the MMIO registers. It is also
  10894. * critical that the PCI-X hw workaround situation is decided
  10895. * before that as well.
  10896. */
  10897. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10898. &misc_ctrl_reg);
  10899. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10900. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10902. u32 prod_id_asic_rev;
  10903. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10904. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10905. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10906. pci_read_config_dword(tp->pdev,
  10907. TG3PCI_GEN2_PRODID_ASICREV,
  10908. &prod_id_asic_rev);
  10909. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10910. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10911. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10912. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10913. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10914. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10915. pci_read_config_dword(tp->pdev,
  10916. TG3PCI_GEN15_PRODID_ASICREV,
  10917. &prod_id_asic_rev);
  10918. else
  10919. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10920. &prod_id_asic_rev);
  10921. tp->pci_chip_rev_id = prod_id_asic_rev;
  10922. }
  10923. /* Wrong chip ID in 5752 A0. This code can be removed later
  10924. * as A0 is not in production.
  10925. */
  10926. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10927. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10928. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10929. * we need to disable memory and use config. cycles
  10930. * only to access all registers. The 5702/03 chips
  10931. * can mistakenly decode the special cycles from the
  10932. * ICH chipsets as memory write cycles, causing corruption
  10933. * of register and memory space. Only certain ICH bridges
  10934. * will drive special cycles with non-zero data during the
  10935. * address phase which can fall within the 5703's address
  10936. * range. This is not an ICH bug as the PCI spec allows
  10937. * non-zero address during special cycles. However, only
  10938. * these ICH bridges are known to drive non-zero addresses
  10939. * during special cycles.
  10940. *
  10941. * Since special cycles do not cross PCI bridges, we only
  10942. * enable this workaround if the 5703 is on the secondary
  10943. * bus of these ICH bridges.
  10944. */
  10945. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10946. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10947. static struct tg3_dev_id {
  10948. u32 vendor;
  10949. u32 device;
  10950. u32 rev;
  10951. } ich_chipsets[] = {
  10952. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10953. PCI_ANY_ID },
  10954. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10955. PCI_ANY_ID },
  10956. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10957. 0xa },
  10958. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10959. PCI_ANY_ID },
  10960. { },
  10961. };
  10962. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10963. struct pci_dev *bridge = NULL;
  10964. while (pci_id->vendor != 0) {
  10965. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10966. bridge);
  10967. if (!bridge) {
  10968. pci_id++;
  10969. continue;
  10970. }
  10971. if (pci_id->rev != PCI_ANY_ID) {
  10972. if (bridge->revision > pci_id->rev)
  10973. continue;
  10974. }
  10975. if (bridge->subordinate &&
  10976. (bridge->subordinate->number ==
  10977. tp->pdev->bus->number)) {
  10978. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10979. pci_dev_put(bridge);
  10980. break;
  10981. }
  10982. }
  10983. }
  10984. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10985. static struct tg3_dev_id {
  10986. u32 vendor;
  10987. u32 device;
  10988. } bridge_chipsets[] = {
  10989. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10990. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10991. { },
  10992. };
  10993. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10994. struct pci_dev *bridge = NULL;
  10995. while (pci_id->vendor != 0) {
  10996. bridge = pci_get_device(pci_id->vendor,
  10997. pci_id->device,
  10998. bridge);
  10999. if (!bridge) {
  11000. pci_id++;
  11001. continue;
  11002. }
  11003. if (bridge->subordinate &&
  11004. (bridge->subordinate->number <=
  11005. tp->pdev->bus->number) &&
  11006. (bridge->subordinate->subordinate >=
  11007. tp->pdev->bus->number)) {
  11008. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11009. pci_dev_put(bridge);
  11010. break;
  11011. }
  11012. }
  11013. }
  11014. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11015. * DMA addresses > 40-bit. This bridge may have other additional
  11016. * 57xx devices behind it in some 4-port NIC designs for example.
  11017. * Any tg3 device found behind the bridge will also need the 40-bit
  11018. * DMA workaround.
  11019. */
  11020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11022. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11023. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11024. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11025. } else {
  11026. struct pci_dev *bridge = NULL;
  11027. do {
  11028. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11029. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11030. bridge);
  11031. if (bridge && bridge->subordinate &&
  11032. (bridge->subordinate->number <=
  11033. tp->pdev->bus->number) &&
  11034. (bridge->subordinate->subordinate >=
  11035. tp->pdev->bus->number)) {
  11036. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11037. pci_dev_put(bridge);
  11038. break;
  11039. }
  11040. } while (bridge);
  11041. }
  11042. /* Initialize misc host control in PCI block. */
  11043. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11044. MISC_HOST_CTRL_CHIPREV);
  11045. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11046. tp->misc_host_ctrl);
  11047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11048. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11050. tp->pdev_peer = tg3_find_peer(tp);
  11051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11054. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11055. /* Intentionally exclude ASIC_REV_5906 */
  11056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11062. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11063. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11067. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11068. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11069. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11070. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11071. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11072. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11073. /* 5700 B0 chips do not support checksumming correctly due
  11074. * to hardware bugs.
  11075. */
  11076. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11077. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11078. else {
  11079. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11080. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11081. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11082. features |= NETIF_F_IPV6_CSUM;
  11083. tp->dev->features |= features;
  11084. vlan_features_add(tp->dev, features);
  11085. }
  11086. /* Determine TSO capabilities */
  11087. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11088. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11089. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11091. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11092. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11093. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11095. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11096. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11097. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11098. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11099. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11100. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11102. tp->fw_needed = FIRMWARE_TG3TSO5;
  11103. else
  11104. tp->fw_needed = FIRMWARE_TG3TSO;
  11105. }
  11106. tp->irq_max = 1;
  11107. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11108. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11109. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11110. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11111. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11112. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11113. tp->pdev_peer == tp->pdev))
  11114. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11115. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11117. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11118. }
  11119. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11120. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11121. tp->irq_max = TG3_IRQ_MAX_VECS;
  11122. }
  11123. }
  11124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11127. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11128. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11129. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11130. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11131. }
  11132. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11133. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11134. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11135. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11136. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11137. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11138. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11139. &pci_state_reg);
  11140. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11141. if (tp->pcie_cap != 0) {
  11142. u16 lnkctl;
  11143. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11144. tp->pcie_readrq = 4096;
  11145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11146. u16 word;
  11147. pci_read_config_word(tp->pdev,
  11148. tp->pcie_cap + PCI_EXP_LNKSTA,
  11149. &word);
  11150. switch (word & PCI_EXP_LNKSTA_CLS) {
  11151. case PCI_EXP_LNKSTA_CLS_2_5GB:
  11152. word &= PCI_EXP_LNKSTA_NLW;
  11153. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11154. switch (word) {
  11155. case 2:
  11156. tp->pcie_readrq = 2048;
  11157. break;
  11158. case 4:
  11159. tp->pcie_readrq = 1024;
  11160. break;
  11161. }
  11162. break;
  11163. case PCI_EXP_LNKSTA_CLS_5_0GB:
  11164. word &= PCI_EXP_LNKSTA_NLW;
  11165. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11166. switch (word) {
  11167. case 1:
  11168. tp->pcie_readrq = 2048;
  11169. break;
  11170. case 2:
  11171. tp->pcie_readrq = 1024;
  11172. break;
  11173. case 4:
  11174. tp->pcie_readrq = 512;
  11175. break;
  11176. }
  11177. }
  11178. }
  11179. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11180. pci_read_config_word(tp->pdev,
  11181. tp->pcie_cap + PCI_EXP_LNKCTL,
  11182. &lnkctl);
  11183. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11185. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11188. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11189. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11190. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11191. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11192. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11193. }
  11194. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11195. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11196. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11197. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11198. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11199. if (!tp->pcix_cap) {
  11200. dev_err(&tp->pdev->dev,
  11201. "Cannot find PCI-X capability, aborting\n");
  11202. return -EIO;
  11203. }
  11204. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11205. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11206. }
  11207. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11208. * reordering to the mailbox registers done by the host
  11209. * controller can cause major troubles. We read back from
  11210. * every mailbox register write to force the writes to be
  11211. * posted to the chip in order.
  11212. */
  11213. if (pci_dev_present(write_reorder_chipsets) &&
  11214. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11215. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11216. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11217. &tp->pci_cacheline_sz);
  11218. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11219. &tp->pci_lat_timer);
  11220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11221. tp->pci_lat_timer < 64) {
  11222. tp->pci_lat_timer = 64;
  11223. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11224. tp->pci_lat_timer);
  11225. }
  11226. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11227. /* 5700 BX chips need to have their TX producer index
  11228. * mailboxes written twice to workaround a bug.
  11229. */
  11230. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11231. /* If we are in PCI-X mode, enable register write workaround.
  11232. *
  11233. * The workaround is to use indirect register accesses
  11234. * for all chip writes not to mailbox registers.
  11235. */
  11236. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11237. u32 pm_reg;
  11238. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11239. /* The chip can have it's power management PCI config
  11240. * space registers clobbered due to this bug.
  11241. * So explicitly force the chip into D0 here.
  11242. */
  11243. pci_read_config_dword(tp->pdev,
  11244. tp->pm_cap + PCI_PM_CTRL,
  11245. &pm_reg);
  11246. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11247. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11248. pci_write_config_dword(tp->pdev,
  11249. tp->pm_cap + PCI_PM_CTRL,
  11250. pm_reg);
  11251. /* Also, force SERR#/PERR# in PCI command. */
  11252. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11253. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11254. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11255. }
  11256. }
  11257. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11258. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11259. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11260. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11261. /* Chip-specific fixup from Broadcom driver */
  11262. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11263. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11264. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11265. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11266. }
  11267. /* Default fast path register access methods */
  11268. tp->read32 = tg3_read32;
  11269. tp->write32 = tg3_write32;
  11270. tp->read32_mbox = tg3_read32;
  11271. tp->write32_mbox = tg3_write32;
  11272. tp->write32_tx_mbox = tg3_write32;
  11273. tp->write32_rx_mbox = tg3_write32;
  11274. /* Various workaround register access methods */
  11275. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11276. tp->write32 = tg3_write_indirect_reg32;
  11277. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11278. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11279. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11280. /*
  11281. * Back to back register writes can cause problems on these
  11282. * chips, the workaround is to read back all reg writes
  11283. * except those to mailbox regs.
  11284. *
  11285. * See tg3_write_indirect_reg32().
  11286. */
  11287. tp->write32 = tg3_write_flush_reg32;
  11288. }
  11289. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11290. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11291. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11292. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11293. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11294. }
  11295. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11296. tp->read32 = tg3_read_indirect_reg32;
  11297. tp->write32 = tg3_write_indirect_reg32;
  11298. tp->read32_mbox = tg3_read_indirect_mbox;
  11299. tp->write32_mbox = tg3_write_indirect_mbox;
  11300. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11301. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11302. iounmap(tp->regs);
  11303. tp->regs = NULL;
  11304. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11305. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11306. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11307. }
  11308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11309. tp->read32_mbox = tg3_read32_mbox_5906;
  11310. tp->write32_mbox = tg3_write32_mbox_5906;
  11311. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11312. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11313. }
  11314. if (tp->write32 == tg3_write_indirect_reg32 ||
  11315. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11316. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11318. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11319. /* Get eeprom hw config before calling tg3_set_power_state().
  11320. * In particular, the TG3_FLG2_IS_NIC flag must be
  11321. * determined before calling tg3_set_power_state() so that
  11322. * we know whether or not to switch out of Vaux power.
  11323. * When the flag is set, it means that GPIO1 is used for eeprom
  11324. * write protect and also implies that it is a LOM where GPIOs
  11325. * are not used to switch power.
  11326. */
  11327. tg3_get_eeprom_hw_cfg(tp);
  11328. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11329. /* Allow reads and writes to the
  11330. * APE register and memory space.
  11331. */
  11332. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11333. PCISTATE_ALLOW_APE_SHMEM_WR |
  11334. PCISTATE_ALLOW_APE_PSPACE_WR;
  11335. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11336. pci_state_reg);
  11337. }
  11338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11342. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11343. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11344. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11345. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11346. * It is also used as eeprom write protect on LOMs.
  11347. */
  11348. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11349. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11350. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11351. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11352. GRC_LCLCTRL_GPIO_OUTPUT1);
  11353. /* Unused GPIO3 must be driven as output on 5752 because there
  11354. * are no pull-up resistors on unused GPIO pins.
  11355. */
  11356. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11357. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11361. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11362. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11363. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11364. /* Turn off the debug UART. */
  11365. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11366. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11367. /* Keep VMain power. */
  11368. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11369. GRC_LCLCTRL_GPIO_OUTPUT0;
  11370. }
  11371. /* Force the chip into D0. */
  11372. err = tg3_power_up(tp);
  11373. if (err) {
  11374. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11375. return err;
  11376. }
  11377. /* Derive initial jumbo mode from MTU assigned in
  11378. * ether_setup() via the alloc_etherdev() call
  11379. */
  11380. if (tp->dev->mtu > ETH_DATA_LEN &&
  11381. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11382. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11383. /* Determine WakeOnLan speed to use. */
  11384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11385. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11386. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11387. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11388. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11389. } else {
  11390. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11391. }
  11392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11393. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11394. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11395. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11396. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11397. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11398. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11399. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11400. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11401. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11402. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11403. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11404. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11405. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11406. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11407. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11408. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11409. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11410. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11411. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11415. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11416. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11417. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11418. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11419. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11420. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11421. } else
  11422. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11423. }
  11424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11425. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11426. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11427. if (tp->phy_otp == 0)
  11428. tp->phy_otp = TG3_OTP_DEFAULT;
  11429. }
  11430. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11431. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11432. else
  11433. tp->mi_mode = MAC_MI_MODE_BASE;
  11434. tp->coalesce_mode = 0;
  11435. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11436. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11437. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11439. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11440. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11441. err = tg3_mdio_init(tp);
  11442. if (err)
  11443. return err;
  11444. /* Initialize data/descriptor byte/word swapping. */
  11445. val = tr32(GRC_MODE);
  11446. val &= GRC_MODE_HOST_STACKUP;
  11447. tw32(GRC_MODE, val | tp->grc_mode);
  11448. tg3_switch_clocks(tp);
  11449. /* Clear this out for sanity. */
  11450. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11451. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11452. &pci_state_reg);
  11453. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11454. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11455. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11456. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11457. chiprevid == CHIPREV_ID_5701_B0 ||
  11458. chiprevid == CHIPREV_ID_5701_B2 ||
  11459. chiprevid == CHIPREV_ID_5701_B5) {
  11460. void __iomem *sram_base;
  11461. /* Write some dummy words into the SRAM status block
  11462. * area, see if it reads back correctly. If the return
  11463. * value is bad, force enable the PCIX workaround.
  11464. */
  11465. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11466. writel(0x00000000, sram_base);
  11467. writel(0x00000000, sram_base + 4);
  11468. writel(0xffffffff, sram_base + 4);
  11469. if (readl(sram_base) != 0x00000000)
  11470. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11471. }
  11472. }
  11473. udelay(50);
  11474. tg3_nvram_init(tp);
  11475. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11476. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11478. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11479. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11480. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11481. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11482. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11483. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11484. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11485. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11486. HOSTCC_MODE_CLRTICK_TXBD);
  11487. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11488. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11489. tp->misc_host_ctrl);
  11490. }
  11491. /* Preserve the APE MAC_MODE bits */
  11492. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11493. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11494. else
  11495. tp->mac_mode = TG3_DEF_MAC_MODE;
  11496. /* these are limited to 10/100 only */
  11497. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11498. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11499. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11500. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11501. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11502. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11503. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11504. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11505. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11506. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11507. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11508. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11509. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11510. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11511. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11512. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11513. err = tg3_phy_probe(tp);
  11514. if (err) {
  11515. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11516. /* ... but do not return immediately ... */
  11517. tg3_mdio_fini(tp);
  11518. }
  11519. tg3_read_vpd(tp);
  11520. tg3_read_fw_ver(tp);
  11521. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11522. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11523. } else {
  11524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11525. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11526. else
  11527. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11528. }
  11529. /* 5700 {AX,BX} chips have a broken status block link
  11530. * change bit implementation, so we must use the
  11531. * status register in those cases.
  11532. */
  11533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11534. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11535. else
  11536. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11537. /* The led_ctrl is set during tg3_phy_probe, here we might
  11538. * have to force the link status polling mechanism based
  11539. * upon subsystem IDs.
  11540. */
  11541. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11543. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11544. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11545. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11546. }
  11547. /* For all SERDES we poll the MAC status register. */
  11548. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11549. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11550. else
  11551. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11552. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11553. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11555. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11556. tp->rx_offset -= NET_IP_ALIGN;
  11557. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11558. tp->rx_copy_thresh = ~(u16)0;
  11559. #endif
  11560. }
  11561. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11562. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11563. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11564. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11565. /* Increment the rx prod index on the rx std ring by at most
  11566. * 8 for these chips to workaround hw errata.
  11567. */
  11568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11570. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11571. tp->rx_std_max_post = 8;
  11572. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11573. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11574. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11575. return err;
  11576. }
  11577. #ifdef CONFIG_SPARC
  11578. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11579. {
  11580. struct net_device *dev = tp->dev;
  11581. struct pci_dev *pdev = tp->pdev;
  11582. struct device_node *dp = pci_device_to_OF_node(pdev);
  11583. const unsigned char *addr;
  11584. int len;
  11585. addr = of_get_property(dp, "local-mac-address", &len);
  11586. if (addr && len == 6) {
  11587. memcpy(dev->dev_addr, addr, 6);
  11588. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11589. return 0;
  11590. }
  11591. return -ENODEV;
  11592. }
  11593. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11594. {
  11595. struct net_device *dev = tp->dev;
  11596. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11597. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11598. return 0;
  11599. }
  11600. #endif
  11601. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11602. {
  11603. struct net_device *dev = tp->dev;
  11604. u32 hi, lo, mac_offset;
  11605. int addr_ok = 0;
  11606. #ifdef CONFIG_SPARC
  11607. if (!tg3_get_macaddr_sparc(tp))
  11608. return 0;
  11609. #endif
  11610. mac_offset = 0x7c;
  11611. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11612. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11613. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11614. mac_offset = 0xcc;
  11615. if (tg3_nvram_lock(tp))
  11616. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11617. else
  11618. tg3_nvram_unlock(tp);
  11619. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11620. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11621. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11622. mac_offset = 0xcc;
  11623. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11624. mac_offset += 0x18c;
  11625. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11626. mac_offset = 0x10;
  11627. /* First try to get it from MAC address mailbox. */
  11628. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11629. if ((hi >> 16) == 0x484b) {
  11630. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11631. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11632. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11633. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11634. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11635. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11636. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11637. /* Some old bootcode may report a 0 MAC address in SRAM */
  11638. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11639. }
  11640. if (!addr_ok) {
  11641. /* Next, try NVRAM. */
  11642. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11643. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11644. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11645. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11646. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11647. }
  11648. /* Finally just fetch it out of the MAC control regs. */
  11649. else {
  11650. hi = tr32(MAC_ADDR_0_HIGH);
  11651. lo = tr32(MAC_ADDR_0_LOW);
  11652. dev->dev_addr[5] = lo & 0xff;
  11653. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11654. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11655. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11656. dev->dev_addr[1] = hi & 0xff;
  11657. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11658. }
  11659. }
  11660. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11661. #ifdef CONFIG_SPARC
  11662. if (!tg3_get_default_macaddr_sparc(tp))
  11663. return 0;
  11664. #endif
  11665. return -EINVAL;
  11666. }
  11667. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11668. return 0;
  11669. }
  11670. #define BOUNDARY_SINGLE_CACHELINE 1
  11671. #define BOUNDARY_MULTI_CACHELINE 2
  11672. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11673. {
  11674. int cacheline_size;
  11675. u8 byte;
  11676. int goal;
  11677. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11678. if (byte == 0)
  11679. cacheline_size = 1024;
  11680. else
  11681. cacheline_size = (int) byte * 4;
  11682. /* On 5703 and later chips, the boundary bits have no
  11683. * effect.
  11684. */
  11685. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11686. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11687. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11688. goto out;
  11689. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11690. goal = BOUNDARY_MULTI_CACHELINE;
  11691. #else
  11692. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11693. goal = BOUNDARY_SINGLE_CACHELINE;
  11694. #else
  11695. goal = 0;
  11696. #endif
  11697. #endif
  11698. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11699. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11700. goto out;
  11701. }
  11702. if (!goal)
  11703. goto out;
  11704. /* PCI controllers on most RISC systems tend to disconnect
  11705. * when a device tries to burst across a cache-line boundary.
  11706. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11707. *
  11708. * Unfortunately, for PCI-E there are only limited
  11709. * write-side controls for this, and thus for reads
  11710. * we will still get the disconnects. We'll also waste
  11711. * these PCI cycles for both read and write for chips
  11712. * other than 5700 and 5701 which do not implement the
  11713. * boundary bits.
  11714. */
  11715. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11716. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11717. switch (cacheline_size) {
  11718. case 16:
  11719. case 32:
  11720. case 64:
  11721. case 128:
  11722. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11723. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11724. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11725. } else {
  11726. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11727. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11728. }
  11729. break;
  11730. case 256:
  11731. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11732. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11733. break;
  11734. default:
  11735. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11736. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11737. break;
  11738. }
  11739. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11740. switch (cacheline_size) {
  11741. case 16:
  11742. case 32:
  11743. case 64:
  11744. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11745. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11746. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11747. break;
  11748. }
  11749. /* fallthrough */
  11750. case 128:
  11751. default:
  11752. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11753. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11754. break;
  11755. }
  11756. } else {
  11757. switch (cacheline_size) {
  11758. case 16:
  11759. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11760. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11761. DMA_RWCTRL_WRITE_BNDRY_16);
  11762. break;
  11763. }
  11764. /* fallthrough */
  11765. case 32:
  11766. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11767. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11768. DMA_RWCTRL_WRITE_BNDRY_32);
  11769. break;
  11770. }
  11771. /* fallthrough */
  11772. case 64:
  11773. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11774. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11775. DMA_RWCTRL_WRITE_BNDRY_64);
  11776. break;
  11777. }
  11778. /* fallthrough */
  11779. case 128:
  11780. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11781. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11782. DMA_RWCTRL_WRITE_BNDRY_128);
  11783. break;
  11784. }
  11785. /* fallthrough */
  11786. case 256:
  11787. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11788. DMA_RWCTRL_WRITE_BNDRY_256);
  11789. break;
  11790. case 512:
  11791. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11792. DMA_RWCTRL_WRITE_BNDRY_512);
  11793. break;
  11794. case 1024:
  11795. default:
  11796. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11797. DMA_RWCTRL_WRITE_BNDRY_1024);
  11798. break;
  11799. }
  11800. }
  11801. out:
  11802. return val;
  11803. }
  11804. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11805. {
  11806. struct tg3_internal_buffer_desc test_desc;
  11807. u32 sram_dma_descs;
  11808. int i, ret;
  11809. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11810. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11811. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11812. tw32(RDMAC_STATUS, 0);
  11813. tw32(WDMAC_STATUS, 0);
  11814. tw32(BUFMGR_MODE, 0);
  11815. tw32(FTQ_RESET, 0);
  11816. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11817. test_desc.addr_lo = buf_dma & 0xffffffff;
  11818. test_desc.nic_mbuf = 0x00002100;
  11819. test_desc.len = size;
  11820. /*
  11821. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11822. * the *second* time the tg3 driver was getting loaded after an
  11823. * initial scan.
  11824. *
  11825. * Broadcom tells me:
  11826. * ...the DMA engine is connected to the GRC block and a DMA
  11827. * reset may affect the GRC block in some unpredictable way...
  11828. * The behavior of resets to individual blocks has not been tested.
  11829. *
  11830. * Broadcom noted the GRC reset will also reset all sub-components.
  11831. */
  11832. if (to_device) {
  11833. test_desc.cqid_sqid = (13 << 8) | 2;
  11834. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11835. udelay(40);
  11836. } else {
  11837. test_desc.cqid_sqid = (16 << 8) | 7;
  11838. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11839. udelay(40);
  11840. }
  11841. test_desc.flags = 0x00000005;
  11842. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11843. u32 val;
  11844. val = *(((u32 *)&test_desc) + i);
  11845. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11846. sram_dma_descs + (i * sizeof(u32)));
  11847. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11848. }
  11849. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11850. if (to_device)
  11851. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11852. else
  11853. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11854. ret = -ENODEV;
  11855. for (i = 0; i < 40; i++) {
  11856. u32 val;
  11857. if (to_device)
  11858. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11859. else
  11860. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11861. if ((val & 0xffff) == sram_dma_descs) {
  11862. ret = 0;
  11863. break;
  11864. }
  11865. udelay(100);
  11866. }
  11867. return ret;
  11868. }
  11869. #define TEST_BUFFER_SIZE 0x2000
  11870. DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
  11871. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11872. { },
  11873. };
  11874. static int __devinit tg3_test_dma(struct tg3 *tp)
  11875. {
  11876. dma_addr_t buf_dma;
  11877. u32 *buf, saved_dma_rwctrl;
  11878. int ret = 0;
  11879. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11880. &buf_dma, GFP_KERNEL);
  11881. if (!buf) {
  11882. ret = -ENOMEM;
  11883. goto out_nofree;
  11884. }
  11885. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11886. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11887. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11888. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11889. goto out;
  11890. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11891. /* DMA read watermark not used on PCIE */
  11892. tp->dma_rwctrl |= 0x00180000;
  11893. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11896. tp->dma_rwctrl |= 0x003f0000;
  11897. else
  11898. tp->dma_rwctrl |= 0x003f000f;
  11899. } else {
  11900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11902. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11903. u32 read_water = 0x7;
  11904. /* If the 5704 is behind the EPB bridge, we can
  11905. * do the less restrictive ONE_DMA workaround for
  11906. * better performance.
  11907. */
  11908. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11910. tp->dma_rwctrl |= 0x8000;
  11911. else if (ccval == 0x6 || ccval == 0x7)
  11912. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11914. read_water = 4;
  11915. /* Set bit 23 to enable PCIX hw bug fix */
  11916. tp->dma_rwctrl |=
  11917. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11918. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11919. (1 << 23);
  11920. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11921. /* 5780 always in PCIX mode */
  11922. tp->dma_rwctrl |= 0x00144000;
  11923. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11924. /* 5714 always in PCIX mode */
  11925. tp->dma_rwctrl |= 0x00148000;
  11926. } else {
  11927. tp->dma_rwctrl |= 0x001b000f;
  11928. }
  11929. }
  11930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11932. tp->dma_rwctrl &= 0xfffffff0;
  11933. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11934. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11935. /* Remove this if it causes problems for some boards. */
  11936. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11937. /* On 5700/5701 chips, we need to set this bit.
  11938. * Otherwise the chip will issue cacheline transactions
  11939. * to streamable DMA memory with not all the byte
  11940. * enables turned on. This is an error on several
  11941. * RISC PCI controllers, in particular sparc64.
  11942. *
  11943. * On 5703/5704 chips, this bit has been reassigned
  11944. * a different meaning. In particular, it is used
  11945. * on those chips to enable a PCI-X workaround.
  11946. */
  11947. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11948. }
  11949. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11950. #if 0
  11951. /* Unneeded, already done by tg3_get_invariants. */
  11952. tg3_switch_clocks(tp);
  11953. #endif
  11954. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11955. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11956. goto out;
  11957. /* It is best to perform DMA test with maximum write burst size
  11958. * to expose the 5700/5701 write DMA bug.
  11959. */
  11960. saved_dma_rwctrl = tp->dma_rwctrl;
  11961. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11962. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11963. while (1) {
  11964. u32 *p = buf, i;
  11965. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11966. p[i] = i;
  11967. /* Send the buffer to the chip. */
  11968. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11969. if (ret) {
  11970. dev_err(&tp->pdev->dev,
  11971. "%s: Buffer write failed. err = %d\n",
  11972. __func__, ret);
  11973. break;
  11974. }
  11975. #if 0
  11976. /* validate data reached card RAM correctly. */
  11977. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11978. u32 val;
  11979. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11980. if (le32_to_cpu(val) != p[i]) {
  11981. dev_err(&tp->pdev->dev,
  11982. "%s: Buffer corrupted on device! "
  11983. "(%d != %d)\n", __func__, val, i);
  11984. /* ret = -ENODEV here? */
  11985. }
  11986. p[i] = 0;
  11987. }
  11988. #endif
  11989. /* Now read it back. */
  11990. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11991. if (ret) {
  11992. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11993. "err = %d\n", __func__, ret);
  11994. break;
  11995. }
  11996. /* Verify it. */
  11997. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11998. if (p[i] == i)
  11999. continue;
  12000. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12001. DMA_RWCTRL_WRITE_BNDRY_16) {
  12002. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12003. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12004. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12005. break;
  12006. } else {
  12007. dev_err(&tp->pdev->dev,
  12008. "%s: Buffer corrupted on read back! "
  12009. "(%d != %d)\n", __func__, p[i], i);
  12010. ret = -ENODEV;
  12011. goto out;
  12012. }
  12013. }
  12014. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12015. /* Success. */
  12016. ret = 0;
  12017. break;
  12018. }
  12019. }
  12020. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12021. DMA_RWCTRL_WRITE_BNDRY_16) {
  12022. /* DMA test passed without adjusting DMA boundary,
  12023. * now look for chipsets that are known to expose the
  12024. * DMA bug without failing the test.
  12025. */
  12026. if (pci_dev_present(dma_wait_state_chipsets)) {
  12027. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12028. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12029. } else {
  12030. /* Safe to use the calculated DMA boundary. */
  12031. tp->dma_rwctrl = saved_dma_rwctrl;
  12032. }
  12033. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12034. }
  12035. out:
  12036. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12037. out_nofree:
  12038. return ret;
  12039. }
  12040. static void __devinit tg3_init_link_config(struct tg3 *tp)
  12041. {
  12042. tp->link_config.advertising =
  12043. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  12044. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  12045. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  12046. ADVERTISED_Autoneg | ADVERTISED_MII);
  12047. tp->link_config.speed = SPEED_INVALID;
  12048. tp->link_config.duplex = DUPLEX_INVALID;
  12049. tp->link_config.autoneg = AUTONEG_ENABLE;
  12050. tp->link_config.active_speed = SPEED_INVALID;
  12051. tp->link_config.active_duplex = DUPLEX_INVALID;
  12052. tp->link_config.orig_speed = SPEED_INVALID;
  12053. tp->link_config.orig_duplex = DUPLEX_INVALID;
  12054. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  12055. }
  12056. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12057. {
  12058. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12059. tp->bufmgr_config.mbuf_read_dma_low_water =
  12060. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12061. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12062. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12063. tp->bufmgr_config.mbuf_high_water =
  12064. DEFAULT_MB_HIGH_WATER_57765;
  12065. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12066. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12067. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12068. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12069. tp->bufmgr_config.mbuf_high_water_jumbo =
  12070. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12071. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12072. tp->bufmgr_config.mbuf_read_dma_low_water =
  12073. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12074. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12075. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12076. tp->bufmgr_config.mbuf_high_water =
  12077. DEFAULT_MB_HIGH_WATER_5705;
  12078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12079. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12080. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12081. tp->bufmgr_config.mbuf_high_water =
  12082. DEFAULT_MB_HIGH_WATER_5906;
  12083. }
  12084. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12085. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12086. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12087. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12088. tp->bufmgr_config.mbuf_high_water_jumbo =
  12089. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12090. } else {
  12091. tp->bufmgr_config.mbuf_read_dma_low_water =
  12092. DEFAULT_MB_RDMA_LOW_WATER;
  12093. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12094. DEFAULT_MB_MACRX_LOW_WATER;
  12095. tp->bufmgr_config.mbuf_high_water =
  12096. DEFAULT_MB_HIGH_WATER;
  12097. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12098. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12099. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12100. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12101. tp->bufmgr_config.mbuf_high_water_jumbo =
  12102. DEFAULT_MB_HIGH_WATER_JUMBO;
  12103. }
  12104. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12105. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12106. }
  12107. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12108. {
  12109. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12110. case TG3_PHY_ID_BCM5400: return "5400";
  12111. case TG3_PHY_ID_BCM5401: return "5401";
  12112. case TG3_PHY_ID_BCM5411: return "5411";
  12113. case TG3_PHY_ID_BCM5701: return "5701";
  12114. case TG3_PHY_ID_BCM5703: return "5703";
  12115. case TG3_PHY_ID_BCM5704: return "5704";
  12116. case TG3_PHY_ID_BCM5705: return "5705";
  12117. case TG3_PHY_ID_BCM5750: return "5750";
  12118. case TG3_PHY_ID_BCM5752: return "5752";
  12119. case TG3_PHY_ID_BCM5714: return "5714";
  12120. case TG3_PHY_ID_BCM5780: return "5780";
  12121. case TG3_PHY_ID_BCM5755: return "5755";
  12122. case TG3_PHY_ID_BCM5787: return "5787";
  12123. case TG3_PHY_ID_BCM5784: return "5784";
  12124. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12125. case TG3_PHY_ID_BCM5906: return "5906";
  12126. case TG3_PHY_ID_BCM5761: return "5761";
  12127. case TG3_PHY_ID_BCM5718C: return "5718C";
  12128. case TG3_PHY_ID_BCM5718S: return "5718S";
  12129. case TG3_PHY_ID_BCM57765: return "57765";
  12130. case TG3_PHY_ID_BCM5719C: return "5719C";
  12131. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12132. case 0: return "serdes";
  12133. default: return "unknown";
  12134. }
  12135. }
  12136. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12137. {
  12138. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12139. strcpy(str, "PCI Express");
  12140. return str;
  12141. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12142. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12143. strcpy(str, "PCIX:");
  12144. if ((clock_ctrl == 7) ||
  12145. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12146. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12147. strcat(str, "133MHz");
  12148. else if (clock_ctrl == 0)
  12149. strcat(str, "33MHz");
  12150. else if (clock_ctrl == 2)
  12151. strcat(str, "50MHz");
  12152. else if (clock_ctrl == 4)
  12153. strcat(str, "66MHz");
  12154. else if (clock_ctrl == 6)
  12155. strcat(str, "100MHz");
  12156. } else {
  12157. strcpy(str, "PCI:");
  12158. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12159. strcat(str, "66MHz");
  12160. else
  12161. strcat(str, "33MHz");
  12162. }
  12163. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12164. strcat(str, ":32-bit");
  12165. else
  12166. strcat(str, ":64-bit");
  12167. return str;
  12168. }
  12169. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12170. {
  12171. struct pci_dev *peer;
  12172. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12173. for (func = 0; func < 8; func++) {
  12174. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12175. if (peer && peer != tp->pdev)
  12176. break;
  12177. pci_dev_put(peer);
  12178. }
  12179. /* 5704 can be configured in single-port mode, set peer to
  12180. * tp->pdev in that case.
  12181. */
  12182. if (!peer) {
  12183. peer = tp->pdev;
  12184. return peer;
  12185. }
  12186. /*
  12187. * We don't need to keep the refcount elevated; there's no way
  12188. * to remove one half of this device without removing the other
  12189. */
  12190. pci_dev_put(peer);
  12191. return peer;
  12192. }
  12193. static void __devinit tg3_init_coal(struct tg3 *tp)
  12194. {
  12195. struct ethtool_coalesce *ec = &tp->coal;
  12196. memset(ec, 0, sizeof(*ec));
  12197. ec->cmd = ETHTOOL_GCOALESCE;
  12198. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12199. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12200. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12201. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12202. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12203. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12204. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12205. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12206. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12207. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12208. HOSTCC_MODE_CLRTICK_TXBD)) {
  12209. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12210. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12211. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12212. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12213. }
  12214. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12215. ec->rx_coalesce_usecs_irq = 0;
  12216. ec->tx_coalesce_usecs_irq = 0;
  12217. ec->stats_block_coalesce_usecs = 0;
  12218. }
  12219. }
  12220. static const struct net_device_ops tg3_netdev_ops = {
  12221. .ndo_open = tg3_open,
  12222. .ndo_stop = tg3_close,
  12223. .ndo_start_xmit = tg3_start_xmit,
  12224. .ndo_get_stats64 = tg3_get_stats64,
  12225. .ndo_validate_addr = eth_validate_addr,
  12226. .ndo_set_multicast_list = tg3_set_rx_mode,
  12227. .ndo_set_mac_address = tg3_set_mac_addr,
  12228. .ndo_do_ioctl = tg3_ioctl,
  12229. .ndo_tx_timeout = tg3_tx_timeout,
  12230. .ndo_change_mtu = tg3_change_mtu,
  12231. #if TG3_VLAN_TAG_USED
  12232. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12233. #endif
  12234. #ifdef CONFIG_NET_POLL_CONTROLLER
  12235. .ndo_poll_controller = tg3_poll_controller,
  12236. #endif
  12237. };
  12238. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12239. .ndo_open = tg3_open,
  12240. .ndo_stop = tg3_close,
  12241. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12242. .ndo_get_stats64 = tg3_get_stats64,
  12243. .ndo_validate_addr = eth_validate_addr,
  12244. .ndo_set_multicast_list = tg3_set_rx_mode,
  12245. .ndo_set_mac_address = tg3_set_mac_addr,
  12246. .ndo_do_ioctl = tg3_ioctl,
  12247. .ndo_tx_timeout = tg3_tx_timeout,
  12248. .ndo_change_mtu = tg3_change_mtu,
  12249. #if TG3_VLAN_TAG_USED
  12250. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12251. #endif
  12252. #ifdef CONFIG_NET_POLL_CONTROLLER
  12253. .ndo_poll_controller = tg3_poll_controller,
  12254. #endif
  12255. };
  12256. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12257. const struct pci_device_id *ent)
  12258. {
  12259. struct net_device *dev;
  12260. struct tg3 *tp;
  12261. int i, err, pm_cap;
  12262. u32 sndmbx, rcvmbx, intmbx;
  12263. char str[40];
  12264. u64 dma_mask, persist_dma_mask;
  12265. printk_once(KERN_INFO "%s\n", version);
  12266. err = pci_enable_device(pdev);
  12267. if (err) {
  12268. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12269. return err;
  12270. }
  12271. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12272. if (err) {
  12273. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12274. goto err_out_disable_pdev;
  12275. }
  12276. pci_set_master(pdev);
  12277. /* Find power-management capability. */
  12278. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12279. if (pm_cap == 0) {
  12280. dev_err(&pdev->dev,
  12281. "Cannot find Power Management capability, aborting\n");
  12282. err = -EIO;
  12283. goto err_out_free_res;
  12284. }
  12285. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12286. if (!dev) {
  12287. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12288. err = -ENOMEM;
  12289. goto err_out_free_res;
  12290. }
  12291. SET_NETDEV_DEV(dev, &pdev->dev);
  12292. #if TG3_VLAN_TAG_USED
  12293. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12294. #endif
  12295. tp = netdev_priv(dev);
  12296. tp->pdev = pdev;
  12297. tp->dev = dev;
  12298. tp->pm_cap = pm_cap;
  12299. tp->rx_mode = TG3_DEF_RX_MODE;
  12300. tp->tx_mode = TG3_DEF_TX_MODE;
  12301. if (tg3_debug > 0)
  12302. tp->msg_enable = tg3_debug;
  12303. else
  12304. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12305. /* The word/byte swap controls here control register access byte
  12306. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12307. * setting below.
  12308. */
  12309. tp->misc_host_ctrl =
  12310. MISC_HOST_CTRL_MASK_PCI_INT |
  12311. MISC_HOST_CTRL_WORD_SWAP |
  12312. MISC_HOST_CTRL_INDIR_ACCESS |
  12313. MISC_HOST_CTRL_PCISTATE_RW;
  12314. /* The NONFRM (non-frame) byte/word swap controls take effect
  12315. * on descriptor entries, anything which isn't packet data.
  12316. *
  12317. * The StrongARM chips on the board (one for tx, one for rx)
  12318. * are running in big-endian mode.
  12319. */
  12320. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12321. GRC_MODE_WSWAP_NONFRM_DATA);
  12322. #ifdef __BIG_ENDIAN
  12323. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12324. #endif
  12325. spin_lock_init(&tp->lock);
  12326. spin_lock_init(&tp->indirect_lock);
  12327. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12328. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12329. if (!tp->regs) {
  12330. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12331. err = -ENOMEM;
  12332. goto err_out_free_dev;
  12333. }
  12334. tg3_init_link_config(tp);
  12335. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12336. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12337. dev->ethtool_ops = &tg3_ethtool_ops;
  12338. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12339. dev->irq = pdev->irq;
  12340. err = tg3_get_invariants(tp);
  12341. if (err) {
  12342. dev_err(&pdev->dev,
  12343. "Problem fetching invariants of chip, aborting\n");
  12344. goto err_out_iounmap;
  12345. }
  12346. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12347. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12348. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12349. dev->netdev_ops = &tg3_netdev_ops;
  12350. else
  12351. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12352. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12353. * device behind the EPB cannot support DMA addresses > 40-bit.
  12354. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12355. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12356. * do DMA address check in tg3_start_xmit().
  12357. */
  12358. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12359. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12360. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12361. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12362. #ifdef CONFIG_HIGHMEM
  12363. dma_mask = DMA_BIT_MASK(64);
  12364. #endif
  12365. } else
  12366. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12367. /* Configure DMA attributes. */
  12368. if (dma_mask > DMA_BIT_MASK(32)) {
  12369. err = pci_set_dma_mask(pdev, dma_mask);
  12370. if (!err) {
  12371. dev->features |= NETIF_F_HIGHDMA;
  12372. err = pci_set_consistent_dma_mask(pdev,
  12373. persist_dma_mask);
  12374. if (err < 0) {
  12375. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12376. "DMA for consistent allocations\n");
  12377. goto err_out_iounmap;
  12378. }
  12379. }
  12380. }
  12381. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12382. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12383. if (err) {
  12384. dev_err(&pdev->dev,
  12385. "No usable DMA configuration, aborting\n");
  12386. goto err_out_iounmap;
  12387. }
  12388. }
  12389. tg3_init_bufmgr_config(tp);
  12390. /* Selectively allow TSO based on operating conditions */
  12391. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12392. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12393. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12394. else {
  12395. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12396. tp->fw_needed = NULL;
  12397. }
  12398. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12399. tp->fw_needed = FIRMWARE_TG3;
  12400. /* TSO is on by default on chips that support hardware TSO.
  12401. * Firmware TSO on older chips gives lower performance, so it
  12402. * is off by default, but can be enabled using ethtool.
  12403. */
  12404. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12405. (dev->features & NETIF_F_IP_CSUM)) {
  12406. dev->features |= NETIF_F_TSO;
  12407. vlan_features_add(dev, NETIF_F_TSO);
  12408. }
  12409. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12410. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12411. if (dev->features & NETIF_F_IPV6_CSUM) {
  12412. dev->features |= NETIF_F_TSO6;
  12413. vlan_features_add(dev, NETIF_F_TSO6);
  12414. }
  12415. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12417. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12418. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12421. dev->features |= NETIF_F_TSO_ECN;
  12422. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12423. }
  12424. }
  12425. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12426. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12427. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12428. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12429. tp->rx_pending = 63;
  12430. }
  12431. err = tg3_get_device_address(tp);
  12432. if (err) {
  12433. dev_err(&pdev->dev,
  12434. "Could not obtain valid ethernet address, aborting\n");
  12435. goto err_out_iounmap;
  12436. }
  12437. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12438. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12439. if (!tp->aperegs) {
  12440. dev_err(&pdev->dev,
  12441. "Cannot map APE registers, aborting\n");
  12442. err = -ENOMEM;
  12443. goto err_out_iounmap;
  12444. }
  12445. tg3_ape_lock_init(tp);
  12446. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12447. tg3_read_dash_ver(tp);
  12448. }
  12449. /*
  12450. * Reset chip in case UNDI or EFI driver did not shutdown
  12451. * DMA self test will enable WDMAC and we'll see (spurious)
  12452. * pending DMA on the PCI bus at that point.
  12453. */
  12454. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12455. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12456. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12457. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12458. }
  12459. err = tg3_test_dma(tp);
  12460. if (err) {
  12461. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12462. goto err_out_apeunmap;
  12463. }
  12464. /* flow control autonegotiation is default behavior */
  12465. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12466. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12467. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12468. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12469. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12470. for (i = 0; i < tp->irq_max; i++) {
  12471. struct tg3_napi *tnapi = &tp->napi[i];
  12472. tnapi->tp = tp;
  12473. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12474. tnapi->int_mbox = intmbx;
  12475. if (i < 4)
  12476. intmbx += 0x8;
  12477. else
  12478. intmbx += 0x4;
  12479. tnapi->consmbox = rcvmbx;
  12480. tnapi->prodmbox = sndmbx;
  12481. if (i)
  12482. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12483. else
  12484. tnapi->coal_now = HOSTCC_MODE_NOW;
  12485. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12486. break;
  12487. /*
  12488. * If we support MSIX, we'll be using RSS. If we're using
  12489. * RSS, the first vector only handles link interrupts and the
  12490. * remaining vectors handle rx and tx interrupts. Reuse the
  12491. * mailbox values for the next iteration. The values we setup
  12492. * above are still useful for the single vectored mode.
  12493. */
  12494. if (!i)
  12495. continue;
  12496. rcvmbx += 0x8;
  12497. if (sndmbx & 0x4)
  12498. sndmbx -= 0x4;
  12499. else
  12500. sndmbx += 0xc;
  12501. }
  12502. tg3_init_coal(tp);
  12503. pci_set_drvdata(pdev, dev);
  12504. err = register_netdev(dev);
  12505. if (err) {
  12506. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12507. goto err_out_apeunmap;
  12508. }
  12509. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12510. tp->board_part_number,
  12511. tp->pci_chip_rev_id,
  12512. tg3_bus_string(tp, str),
  12513. dev->dev_addr);
  12514. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12515. struct phy_device *phydev;
  12516. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12517. netdev_info(dev,
  12518. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12519. phydev->drv->name, dev_name(&phydev->dev));
  12520. } else {
  12521. char *ethtype;
  12522. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12523. ethtype = "10/100Base-TX";
  12524. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12525. ethtype = "1000Base-SX";
  12526. else
  12527. ethtype = "10/100/1000Base-T";
  12528. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12529. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12530. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12531. }
  12532. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12533. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12534. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12535. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12536. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12537. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12538. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12539. tp->dma_rwctrl,
  12540. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12541. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12542. return 0;
  12543. err_out_apeunmap:
  12544. if (tp->aperegs) {
  12545. iounmap(tp->aperegs);
  12546. tp->aperegs = NULL;
  12547. }
  12548. err_out_iounmap:
  12549. if (tp->regs) {
  12550. iounmap(tp->regs);
  12551. tp->regs = NULL;
  12552. }
  12553. err_out_free_dev:
  12554. free_netdev(dev);
  12555. err_out_free_res:
  12556. pci_release_regions(pdev);
  12557. err_out_disable_pdev:
  12558. pci_disable_device(pdev);
  12559. pci_set_drvdata(pdev, NULL);
  12560. return err;
  12561. }
  12562. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12563. {
  12564. struct net_device *dev = pci_get_drvdata(pdev);
  12565. if (dev) {
  12566. struct tg3 *tp = netdev_priv(dev);
  12567. if (tp->fw)
  12568. release_firmware(tp->fw);
  12569. cancel_work_sync(&tp->reset_task);
  12570. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12571. tg3_phy_fini(tp);
  12572. tg3_mdio_fini(tp);
  12573. }
  12574. unregister_netdev(dev);
  12575. if (tp->aperegs) {
  12576. iounmap(tp->aperegs);
  12577. tp->aperegs = NULL;
  12578. }
  12579. if (tp->regs) {
  12580. iounmap(tp->regs);
  12581. tp->regs = NULL;
  12582. }
  12583. free_netdev(dev);
  12584. pci_release_regions(pdev);
  12585. pci_disable_device(pdev);
  12586. pci_set_drvdata(pdev, NULL);
  12587. }
  12588. }
  12589. #ifdef CONFIG_PM_SLEEP
  12590. static int tg3_suspend(struct device *device)
  12591. {
  12592. struct pci_dev *pdev = to_pci_dev(device);
  12593. struct net_device *dev = pci_get_drvdata(pdev);
  12594. struct tg3 *tp = netdev_priv(dev);
  12595. int err;
  12596. if (!netif_running(dev))
  12597. return 0;
  12598. flush_work_sync(&tp->reset_task);
  12599. tg3_phy_stop(tp);
  12600. tg3_netif_stop(tp);
  12601. del_timer_sync(&tp->timer);
  12602. tg3_full_lock(tp, 1);
  12603. tg3_disable_ints(tp);
  12604. tg3_full_unlock(tp);
  12605. netif_device_detach(dev);
  12606. tg3_full_lock(tp, 0);
  12607. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12608. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12609. tg3_full_unlock(tp);
  12610. err = tg3_power_down_prepare(tp);
  12611. if (err) {
  12612. int err2;
  12613. tg3_full_lock(tp, 0);
  12614. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12615. err2 = tg3_restart_hw(tp, 1);
  12616. if (err2)
  12617. goto out;
  12618. tp->timer.expires = jiffies + tp->timer_offset;
  12619. add_timer(&tp->timer);
  12620. netif_device_attach(dev);
  12621. tg3_netif_start(tp);
  12622. out:
  12623. tg3_full_unlock(tp);
  12624. if (!err2)
  12625. tg3_phy_start(tp);
  12626. }
  12627. return err;
  12628. }
  12629. static int tg3_resume(struct device *device)
  12630. {
  12631. struct pci_dev *pdev = to_pci_dev(device);
  12632. struct net_device *dev = pci_get_drvdata(pdev);
  12633. struct tg3 *tp = netdev_priv(dev);
  12634. int err;
  12635. if (!netif_running(dev))
  12636. return 0;
  12637. netif_device_attach(dev);
  12638. tg3_full_lock(tp, 0);
  12639. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12640. err = tg3_restart_hw(tp, 1);
  12641. if (err)
  12642. goto out;
  12643. tp->timer.expires = jiffies + tp->timer_offset;
  12644. add_timer(&tp->timer);
  12645. tg3_netif_start(tp);
  12646. out:
  12647. tg3_full_unlock(tp);
  12648. if (!err)
  12649. tg3_phy_start(tp);
  12650. return err;
  12651. }
  12652. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12653. #define TG3_PM_OPS (&tg3_pm_ops)
  12654. #else
  12655. #define TG3_PM_OPS NULL
  12656. #endif /* CONFIG_PM_SLEEP */
  12657. static struct pci_driver tg3_driver = {
  12658. .name = DRV_MODULE_NAME,
  12659. .id_table = tg3_pci_tbl,
  12660. .probe = tg3_init_one,
  12661. .remove = __devexit_p(tg3_remove_one),
  12662. .driver.pm = TG3_PM_OPS,
  12663. };
  12664. static int __init tg3_init(void)
  12665. {
  12666. return pci_register_driver(&tg3_driver);
  12667. }
  12668. static void __exit tg3_cleanup(void)
  12669. {
  12670. pci_unregister_driver(&tg3_driver);
  12671. }
  12672. module_init(tg3_init);
  12673. module_exit(tg3_cleanup);