r6040.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <linux/phy.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.26"
  50. #define DRV_RELDATE "30May2010"
  51. /* PHY CHIP Address */
  52. #define PHY1_ADDR 1 /* For MAC1 */
  53. #define PHY2_ADDR 3 /* For MAC2 */
  54. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  55. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  56. /* Time in jiffies before concluding the transmitter is hung. */
  57. #define TX_TIMEOUT (6000 * HZ / 1000)
  58. /* RDC MAC I/O Size */
  59. #define R6040_IO_SIZE 256
  60. /* MAX RDC MAC */
  61. #define MAX_MAC 2
  62. /* MAC registers */
  63. #define MCR0 0x00 /* Control register 0 */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define MR_BSR 0x18 /* RX buffer size */
  71. #define MR_DCR 0x1A /* RX descriptor control */
  72. #define MLSR 0x1C /* Last status */
  73. #define MMDIO 0x20 /* MDIO control register */
  74. #define MDIO_WRITE 0x4000 /* MDIO write */
  75. #define MDIO_READ 0x2000 /* MDIO read */
  76. #define MMRD 0x24 /* MDIO read data register */
  77. #define MMWD 0x28 /* MDIO write data register */
  78. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  79. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  80. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  81. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  82. #define MISR 0x3C /* Status register */
  83. #define MIER 0x40 /* INT enable register */
  84. #define MSK_INT 0x0000 /* Mask off interrupts */
  85. #define RX_FINISH 0x0001 /* RX finished */
  86. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  87. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  88. #define RX_EARLY 0x0008 /* RX early */
  89. #define TX_FINISH 0x0010 /* TX finished */
  90. #define TX_EARLY 0x0080 /* TX early */
  91. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  92. #define LINK_CHANGED 0x0200 /* PHY link changed */
  93. #define ME_CISR 0x44 /* Event counter INT status */
  94. #define ME_CIER 0x48 /* Event counter INT enable */
  95. #define MR_CNT 0x50 /* Successfully received packet counter */
  96. #define ME_CNT0 0x52 /* Event counter 0 */
  97. #define ME_CNT1 0x54 /* Event counter 1 */
  98. #define ME_CNT2 0x56 /* Event counter 2 */
  99. #define ME_CNT3 0x58 /* Event counter 3 */
  100. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  101. #define ME_CNT4 0x5C /* Event counter 4 */
  102. #define MP_CNT 0x5E /* Pause frame counter register */
  103. #define MAR0 0x60 /* Hash table 0 */
  104. #define MAR1 0x62 /* Hash table 1 */
  105. #define MAR2 0x64 /* Hash table 2 */
  106. #define MAR3 0x66 /* Hash table 3 */
  107. #define MID_0L 0x68 /* Multicast address MID0 Low */
  108. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  109. #define MID_0H 0x6C /* Multicast address MID0 High */
  110. #define MID_1L 0x70 /* MID1 Low */
  111. #define MID_1M 0x72 /* MID1 Medium */
  112. #define MID_1H 0x74 /* MID1 High */
  113. #define MID_2L 0x78 /* MID2 Low */
  114. #define MID_2M 0x7A /* MID2 Medium */
  115. #define MID_2H 0x7C /* MID2 High */
  116. #define MID_3L 0x80 /* MID3 Low */
  117. #define MID_3M 0x82 /* MID3 Medium */
  118. #define MID_3H 0x84 /* MID3 High */
  119. #define PHY_CC 0x88 /* PHY status change configuration register */
  120. #define PHY_ST 0x8A /* PHY status register */
  121. #define MAC_SM 0xAC /* MAC status machine */
  122. #define MAC_ID 0xBE /* Identifier register */
  123. #define TX_DCNT 0x80 /* TX descriptor count */
  124. #define RX_DCNT 0x80 /* RX descriptor count */
  125. #define MAX_BUF_SIZE 0x600
  126. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  127. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  128. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  129. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  130. /* Descriptor status */
  131. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  132. #define DSC_RX_OK 0x4000 /* RX was successful */
  133. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  134. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  135. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  136. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  137. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  138. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  139. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  140. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  141. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  142. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  143. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  144. /* PHY settings */
  145. #define ICPLUS_PHY_ID 0x0243
  146. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  147. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  148. "Florian Fainelli <florian@openwrt.org>");
  149. MODULE_LICENSE("GPL");
  150. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  151. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  152. /* RX and TX interrupts that we handle */
  153. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  154. #define TX_INTS (TX_FINISH)
  155. #define INT_MASK (RX_INTS | TX_INTS)
  156. struct r6040_descriptor {
  157. u16 status, len; /* 0-3 */
  158. __le32 buf; /* 4-7 */
  159. __le32 ndesc; /* 8-B */
  160. u32 rev1; /* C-F */
  161. char *vbufp; /* 10-13 */
  162. struct r6040_descriptor *vndescp; /* 14-17 */
  163. struct sk_buff *skb_ptr; /* 18-1B */
  164. u32 rev2; /* 1C-1F */
  165. } __attribute__((aligned(32)));
  166. struct r6040_private {
  167. spinlock_t lock; /* driver lock */
  168. struct pci_dev *pdev;
  169. struct r6040_descriptor *rx_insert_ptr;
  170. struct r6040_descriptor *rx_remove_ptr;
  171. struct r6040_descriptor *tx_insert_ptr;
  172. struct r6040_descriptor *tx_remove_ptr;
  173. struct r6040_descriptor *rx_ring;
  174. struct r6040_descriptor *tx_ring;
  175. dma_addr_t rx_ring_dma;
  176. dma_addr_t tx_ring_dma;
  177. u16 tx_free_desc, phy_addr;
  178. u16 mcr0, mcr1;
  179. struct net_device *dev;
  180. struct mii_bus *mii_bus;
  181. struct napi_struct napi;
  182. void __iomem *base;
  183. struct phy_device *phydev;
  184. int old_link;
  185. int old_duplex;
  186. };
  187. static char version[] __devinitdata = DRV_NAME
  188. ": RDC R6040 NAPI net driver,"
  189. "version "DRV_VERSION " (" DRV_RELDATE ")";
  190. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  191. /* Read a word data from PHY Chip */
  192. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  193. {
  194. int limit = 2048;
  195. u16 cmd;
  196. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  197. /* Wait for the read bit to be cleared */
  198. while (limit--) {
  199. cmd = ioread16(ioaddr + MMDIO);
  200. if (!(cmd & MDIO_READ))
  201. break;
  202. }
  203. return ioread16(ioaddr + MMRD);
  204. }
  205. /* Write a word data from PHY Chip */
  206. static void r6040_phy_write(void __iomem *ioaddr,
  207. int phy_addr, int reg, u16 val)
  208. {
  209. int limit = 2048;
  210. u16 cmd;
  211. iowrite16(val, ioaddr + MMWD);
  212. /* Write the command to the MDIO bus */
  213. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  214. /* Wait for the write bit to be cleared */
  215. while (limit--) {
  216. cmd = ioread16(ioaddr + MMDIO);
  217. if (!(cmd & MDIO_WRITE))
  218. break;
  219. }
  220. }
  221. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  222. {
  223. struct net_device *dev = bus->priv;
  224. struct r6040_private *lp = netdev_priv(dev);
  225. void __iomem *ioaddr = lp->base;
  226. return r6040_phy_read(ioaddr, phy_addr, reg);
  227. }
  228. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  229. int reg, u16 value)
  230. {
  231. struct net_device *dev = bus->priv;
  232. struct r6040_private *lp = netdev_priv(dev);
  233. void __iomem *ioaddr = lp->base;
  234. r6040_phy_write(ioaddr, phy_addr, reg, value);
  235. return 0;
  236. }
  237. static int r6040_mdiobus_reset(struct mii_bus *bus)
  238. {
  239. return 0;
  240. }
  241. static void r6040_free_txbufs(struct net_device *dev)
  242. {
  243. struct r6040_private *lp = netdev_priv(dev);
  244. int i;
  245. for (i = 0; i < TX_DCNT; i++) {
  246. if (lp->tx_insert_ptr->skb_ptr) {
  247. pci_unmap_single(lp->pdev,
  248. le32_to_cpu(lp->tx_insert_ptr->buf),
  249. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  250. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  251. lp->tx_insert_ptr->skb_ptr = NULL;
  252. }
  253. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  254. }
  255. }
  256. static void r6040_free_rxbufs(struct net_device *dev)
  257. {
  258. struct r6040_private *lp = netdev_priv(dev);
  259. int i;
  260. for (i = 0; i < RX_DCNT; i++) {
  261. if (lp->rx_insert_ptr->skb_ptr) {
  262. pci_unmap_single(lp->pdev,
  263. le32_to_cpu(lp->rx_insert_ptr->buf),
  264. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  265. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  266. lp->rx_insert_ptr->skb_ptr = NULL;
  267. }
  268. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  269. }
  270. }
  271. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  272. dma_addr_t desc_dma, int size)
  273. {
  274. struct r6040_descriptor *desc = desc_ring;
  275. dma_addr_t mapping = desc_dma;
  276. while (size-- > 0) {
  277. mapping += sizeof(*desc);
  278. desc->ndesc = cpu_to_le32(mapping);
  279. desc->vndescp = desc + 1;
  280. desc++;
  281. }
  282. desc--;
  283. desc->ndesc = cpu_to_le32(desc_dma);
  284. desc->vndescp = desc_ring;
  285. }
  286. static void r6040_init_txbufs(struct net_device *dev)
  287. {
  288. struct r6040_private *lp = netdev_priv(dev);
  289. lp->tx_free_desc = TX_DCNT;
  290. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  291. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  292. }
  293. static int r6040_alloc_rxbufs(struct net_device *dev)
  294. {
  295. struct r6040_private *lp = netdev_priv(dev);
  296. struct r6040_descriptor *desc;
  297. struct sk_buff *skb;
  298. int rc;
  299. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  300. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  301. /* Allocate skbs for the rx descriptors */
  302. desc = lp->rx_ring;
  303. do {
  304. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  305. if (!skb) {
  306. netdev_err(dev, "failed to alloc skb for rx\n");
  307. rc = -ENOMEM;
  308. goto err_exit;
  309. }
  310. desc->skb_ptr = skb;
  311. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  312. desc->skb_ptr->data,
  313. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  314. desc->status = DSC_OWNER_MAC;
  315. desc = desc->vndescp;
  316. } while (desc != lp->rx_ring);
  317. return 0;
  318. err_exit:
  319. /* Deallocate all previously allocated skbs */
  320. r6040_free_rxbufs(dev);
  321. return rc;
  322. }
  323. static void r6040_init_mac_regs(struct net_device *dev)
  324. {
  325. struct r6040_private *lp = netdev_priv(dev);
  326. void __iomem *ioaddr = lp->base;
  327. int limit = 2048;
  328. u16 cmd;
  329. /* Mask Off Interrupt */
  330. iowrite16(MSK_INT, ioaddr + MIER);
  331. /* Reset RDC MAC */
  332. iowrite16(MAC_RST, ioaddr + MCR1);
  333. while (limit--) {
  334. cmd = ioread16(ioaddr + MCR1);
  335. if (cmd & 0x1)
  336. break;
  337. }
  338. /* Reset internal state machine */
  339. iowrite16(2, ioaddr + MAC_SM);
  340. iowrite16(0, ioaddr + MAC_SM);
  341. mdelay(5);
  342. /* MAC Bus Control Register */
  343. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  344. /* Buffer Size Register */
  345. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  346. /* Write TX ring start address */
  347. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  348. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  349. /* Write RX ring start address */
  350. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  351. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  352. /* Set interrupt waiting time and packet numbers */
  353. iowrite16(0, ioaddr + MT_ICR);
  354. iowrite16(0, ioaddr + MR_ICR);
  355. /* Enable interrupts */
  356. iowrite16(INT_MASK, ioaddr + MIER);
  357. /* Enable TX and RX */
  358. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  359. /* Let TX poll the descriptors
  360. * we may got called by r6040_tx_timeout which has left
  361. * some unsent tx buffers */
  362. iowrite16(0x01, ioaddr + MTPR);
  363. }
  364. static void r6040_tx_timeout(struct net_device *dev)
  365. {
  366. struct r6040_private *priv = netdev_priv(dev);
  367. void __iomem *ioaddr = priv->base;
  368. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  369. "status %4.4x\n",
  370. ioread16(ioaddr + MIER),
  371. ioread16(ioaddr + MISR));
  372. dev->stats.tx_errors++;
  373. /* Reset MAC and re-init all registers */
  374. r6040_init_mac_regs(dev);
  375. }
  376. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  377. {
  378. struct r6040_private *priv = netdev_priv(dev);
  379. void __iomem *ioaddr = priv->base;
  380. unsigned long flags;
  381. spin_lock_irqsave(&priv->lock, flags);
  382. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  383. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  384. spin_unlock_irqrestore(&priv->lock, flags);
  385. return &dev->stats;
  386. }
  387. /* Stop RDC MAC and Free the allocated resource */
  388. static void r6040_down(struct net_device *dev)
  389. {
  390. struct r6040_private *lp = netdev_priv(dev);
  391. void __iomem *ioaddr = lp->base;
  392. int limit = 2048;
  393. u16 *adrp;
  394. u16 cmd;
  395. /* Stop MAC */
  396. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  397. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  398. while (limit--) {
  399. cmd = ioread16(ioaddr + MCR1);
  400. if (cmd & 0x1)
  401. break;
  402. }
  403. /* Restore MAC Address to MIDx */
  404. adrp = (u16 *) dev->dev_addr;
  405. iowrite16(adrp[0], ioaddr + MID_0L);
  406. iowrite16(adrp[1], ioaddr + MID_0M);
  407. iowrite16(adrp[2], ioaddr + MID_0H);
  408. }
  409. static int r6040_close(struct net_device *dev)
  410. {
  411. struct r6040_private *lp = netdev_priv(dev);
  412. struct pci_dev *pdev = lp->pdev;
  413. spin_lock_irq(&lp->lock);
  414. napi_disable(&lp->napi);
  415. netif_stop_queue(dev);
  416. r6040_down(dev);
  417. free_irq(dev->irq, dev);
  418. /* Free RX buffer */
  419. r6040_free_rxbufs(dev);
  420. /* Free TX buffer */
  421. r6040_free_txbufs(dev);
  422. spin_unlock_irq(&lp->lock);
  423. /* Free Descriptor memory */
  424. if (lp->rx_ring) {
  425. pci_free_consistent(pdev,
  426. RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  427. lp->rx_ring = NULL;
  428. }
  429. if (lp->tx_ring) {
  430. pci_free_consistent(pdev,
  431. TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  432. lp->tx_ring = NULL;
  433. }
  434. return 0;
  435. }
  436. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  437. {
  438. struct r6040_private *lp = netdev_priv(dev);
  439. if (!lp->phydev)
  440. return -EINVAL;
  441. return phy_mii_ioctl(lp->phydev, rq, cmd);
  442. }
  443. static int r6040_rx(struct net_device *dev, int limit)
  444. {
  445. struct r6040_private *priv = netdev_priv(dev);
  446. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  447. struct sk_buff *skb_ptr, *new_skb;
  448. int count = 0;
  449. u16 err;
  450. /* Limit not reached and the descriptor belongs to the CPU */
  451. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  452. /* Read the descriptor status */
  453. err = descptr->status;
  454. /* Global error status set */
  455. if (err & DSC_RX_ERR) {
  456. /* RX dribble */
  457. if (err & DSC_RX_ERR_DRI)
  458. dev->stats.rx_frame_errors++;
  459. /* Buffer lenght exceeded */
  460. if (err & DSC_RX_ERR_BUF)
  461. dev->stats.rx_length_errors++;
  462. /* Packet too long */
  463. if (err & DSC_RX_ERR_LONG)
  464. dev->stats.rx_length_errors++;
  465. /* Packet < 64 bytes */
  466. if (err & DSC_RX_ERR_RUNT)
  467. dev->stats.rx_length_errors++;
  468. /* CRC error */
  469. if (err & DSC_RX_ERR_CRC) {
  470. spin_lock(&priv->lock);
  471. dev->stats.rx_crc_errors++;
  472. spin_unlock(&priv->lock);
  473. }
  474. goto next_descr;
  475. }
  476. /* Packet successfully received */
  477. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  478. if (!new_skb) {
  479. dev->stats.rx_dropped++;
  480. goto next_descr;
  481. }
  482. skb_ptr = descptr->skb_ptr;
  483. skb_ptr->dev = priv->dev;
  484. /* Do not count the CRC */
  485. skb_put(skb_ptr, descptr->len - 4);
  486. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  487. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  488. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  489. /* Send to upper layer */
  490. netif_receive_skb(skb_ptr);
  491. dev->stats.rx_packets++;
  492. dev->stats.rx_bytes += descptr->len - 4;
  493. /* put new skb into descriptor */
  494. descptr->skb_ptr = new_skb;
  495. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  496. descptr->skb_ptr->data,
  497. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  498. next_descr:
  499. /* put the descriptor back to the MAC */
  500. descptr->status = DSC_OWNER_MAC;
  501. descptr = descptr->vndescp;
  502. count++;
  503. }
  504. priv->rx_remove_ptr = descptr;
  505. return count;
  506. }
  507. static void r6040_tx(struct net_device *dev)
  508. {
  509. struct r6040_private *priv = netdev_priv(dev);
  510. struct r6040_descriptor *descptr;
  511. void __iomem *ioaddr = priv->base;
  512. struct sk_buff *skb_ptr;
  513. u16 err;
  514. spin_lock(&priv->lock);
  515. descptr = priv->tx_remove_ptr;
  516. while (priv->tx_free_desc < TX_DCNT) {
  517. /* Check for errors */
  518. err = ioread16(ioaddr + MLSR);
  519. if (err & 0x0200)
  520. dev->stats.rx_fifo_errors++;
  521. if (err & (0x2000 | 0x4000))
  522. dev->stats.tx_carrier_errors++;
  523. if (descptr->status & DSC_OWNER_MAC)
  524. break; /* Not complete */
  525. skb_ptr = descptr->skb_ptr;
  526. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  527. skb_ptr->len, PCI_DMA_TODEVICE);
  528. /* Free buffer */
  529. dev_kfree_skb_irq(skb_ptr);
  530. descptr->skb_ptr = NULL;
  531. /* To next descriptor */
  532. descptr = descptr->vndescp;
  533. priv->tx_free_desc++;
  534. }
  535. priv->tx_remove_ptr = descptr;
  536. if (priv->tx_free_desc)
  537. netif_wake_queue(dev);
  538. spin_unlock(&priv->lock);
  539. }
  540. static int r6040_poll(struct napi_struct *napi, int budget)
  541. {
  542. struct r6040_private *priv =
  543. container_of(napi, struct r6040_private, napi);
  544. struct net_device *dev = priv->dev;
  545. void __iomem *ioaddr = priv->base;
  546. int work_done;
  547. work_done = r6040_rx(dev, budget);
  548. if (work_done < budget) {
  549. napi_complete(napi);
  550. /* Enable RX interrupt */
  551. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  552. }
  553. return work_done;
  554. }
  555. /* The RDC interrupt handler. */
  556. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  557. {
  558. struct net_device *dev = dev_id;
  559. struct r6040_private *lp = netdev_priv(dev);
  560. void __iomem *ioaddr = lp->base;
  561. u16 misr, status;
  562. /* Save MIER */
  563. misr = ioread16(ioaddr + MIER);
  564. /* Mask off RDC MAC interrupt */
  565. iowrite16(MSK_INT, ioaddr + MIER);
  566. /* Read MISR status and clear */
  567. status = ioread16(ioaddr + MISR);
  568. if (status == 0x0000 || status == 0xffff) {
  569. /* Restore RDC MAC interrupt */
  570. iowrite16(misr, ioaddr + MIER);
  571. return IRQ_NONE;
  572. }
  573. /* RX interrupt request */
  574. if (status & RX_INTS) {
  575. if (status & RX_NO_DESC) {
  576. /* RX descriptor unavailable */
  577. dev->stats.rx_dropped++;
  578. dev->stats.rx_missed_errors++;
  579. }
  580. if (status & RX_FIFO_FULL)
  581. dev->stats.rx_fifo_errors++;
  582. /* Mask off RX interrupt */
  583. misr &= ~RX_INTS;
  584. napi_schedule(&lp->napi);
  585. }
  586. /* TX interrupt request */
  587. if (status & TX_INTS)
  588. r6040_tx(dev);
  589. /* Restore RDC MAC interrupt */
  590. iowrite16(misr, ioaddr + MIER);
  591. return IRQ_HANDLED;
  592. }
  593. #ifdef CONFIG_NET_POLL_CONTROLLER
  594. static void r6040_poll_controller(struct net_device *dev)
  595. {
  596. disable_irq(dev->irq);
  597. r6040_interrupt(dev->irq, dev);
  598. enable_irq(dev->irq);
  599. }
  600. #endif
  601. /* Init RDC MAC */
  602. static int r6040_up(struct net_device *dev)
  603. {
  604. struct r6040_private *lp = netdev_priv(dev);
  605. void __iomem *ioaddr = lp->base;
  606. int ret;
  607. /* Initialise and alloc RX/TX buffers */
  608. r6040_init_txbufs(dev);
  609. ret = r6040_alloc_rxbufs(dev);
  610. if (ret)
  611. return ret;
  612. /* improve performance (by RDC guys) */
  613. r6040_phy_write(ioaddr, 30, 17,
  614. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  615. r6040_phy_write(ioaddr, 30, 17,
  616. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  617. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  618. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  619. /* Initialize all MAC registers */
  620. r6040_init_mac_regs(dev);
  621. return 0;
  622. }
  623. /* Read/set MAC address routines */
  624. static void r6040_mac_address(struct net_device *dev)
  625. {
  626. struct r6040_private *lp = netdev_priv(dev);
  627. void __iomem *ioaddr = lp->base;
  628. u16 *adrp;
  629. /* MAC operation register */
  630. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  631. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  632. iowrite16(0, ioaddr + MAC_SM);
  633. mdelay(5);
  634. /* Restore MAC Address */
  635. adrp = (u16 *) dev->dev_addr;
  636. iowrite16(adrp[0], ioaddr + MID_0L);
  637. iowrite16(adrp[1], ioaddr + MID_0M);
  638. iowrite16(adrp[2], ioaddr + MID_0H);
  639. /* Store MAC Address in perm_addr */
  640. memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
  641. }
  642. static int r6040_open(struct net_device *dev)
  643. {
  644. struct r6040_private *lp = netdev_priv(dev);
  645. int ret;
  646. /* Request IRQ and Register interrupt handler */
  647. ret = request_irq(dev->irq, r6040_interrupt,
  648. IRQF_SHARED, dev->name, dev);
  649. if (ret)
  650. goto out;
  651. /* Set MAC address */
  652. r6040_mac_address(dev);
  653. /* Allocate Descriptor memory */
  654. lp->rx_ring =
  655. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  656. if (!lp->rx_ring) {
  657. ret = -ENOMEM;
  658. goto err_free_irq;
  659. }
  660. lp->tx_ring =
  661. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  662. if (!lp->tx_ring) {
  663. ret = -ENOMEM;
  664. goto err_free_rx_ring;
  665. }
  666. ret = r6040_up(dev);
  667. if (ret)
  668. goto err_free_tx_ring;
  669. napi_enable(&lp->napi);
  670. netif_start_queue(dev);
  671. return 0;
  672. err_free_tx_ring:
  673. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  674. lp->tx_ring_dma);
  675. err_free_rx_ring:
  676. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  677. lp->rx_ring_dma);
  678. err_free_irq:
  679. free_irq(dev->irq, dev);
  680. out:
  681. return ret;
  682. }
  683. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  684. struct net_device *dev)
  685. {
  686. struct r6040_private *lp = netdev_priv(dev);
  687. struct r6040_descriptor *descptr;
  688. void __iomem *ioaddr = lp->base;
  689. unsigned long flags;
  690. /* Critical Section */
  691. spin_lock_irqsave(&lp->lock, flags);
  692. /* TX resource check */
  693. if (!lp->tx_free_desc) {
  694. spin_unlock_irqrestore(&lp->lock, flags);
  695. netif_stop_queue(dev);
  696. netdev_err(dev, ": no tx descriptor\n");
  697. return NETDEV_TX_BUSY;
  698. }
  699. /* Statistic Counter */
  700. dev->stats.tx_packets++;
  701. dev->stats.tx_bytes += skb->len;
  702. /* Set TX descriptor & Transmit it */
  703. lp->tx_free_desc--;
  704. descptr = lp->tx_insert_ptr;
  705. if (skb->len < MISR)
  706. descptr->len = MISR;
  707. else
  708. descptr->len = skb->len;
  709. descptr->skb_ptr = skb;
  710. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  711. skb->data, skb->len, PCI_DMA_TODEVICE));
  712. descptr->status = DSC_OWNER_MAC;
  713. /* Trigger the MAC to check the TX descriptor */
  714. iowrite16(0x01, ioaddr + MTPR);
  715. lp->tx_insert_ptr = descptr->vndescp;
  716. /* If no tx resource, stop */
  717. if (!lp->tx_free_desc)
  718. netif_stop_queue(dev);
  719. spin_unlock_irqrestore(&lp->lock, flags);
  720. return NETDEV_TX_OK;
  721. }
  722. static void r6040_multicast_list(struct net_device *dev)
  723. {
  724. struct r6040_private *lp = netdev_priv(dev);
  725. void __iomem *ioaddr = lp->base;
  726. u16 *adrp;
  727. u16 reg;
  728. unsigned long flags;
  729. struct netdev_hw_addr *ha;
  730. int i;
  731. /* MAC Address */
  732. adrp = (u16 *)dev->dev_addr;
  733. iowrite16(adrp[0], ioaddr + MID_0L);
  734. iowrite16(adrp[1], ioaddr + MID_0M);
  735. iowrite16(adrp[2], ioaddr + MID_0H);
  736. /* Promiscous Mode */
  737. spin_lock_irqsave(&lp->lock, flags);
  738. /* Clear AMCP & PROM bits */
  739. reg = ioread16(ioaddr) & ~0x0120;
  740. if (dev->flags & IFF_PROMISC) {
  741. reg |= 0x0020;
  742. lp->mcr0 |= 0x0020;
  743. }
  744. /* Too many multicast addresses
  745. * accept all traffic */
  746. else if ((netdev_mc_count(dev) > MCAST_MAX) ||
  747. (dev->flags & IFF_ALLMULTI))
  748. reg |= 0x0020;
  749. iowrite16(reg, ioaddr);
  750. spin_unlock_irqrestore(&lp->lock, flags);
  751. /* Build the hash table */
  752. if (netdev_mc_count(dev) > MCAST_MAX) {
  753. u16 hash_table[4];
  754. u32 crc;
  755. for (i = 0; i < 4; i++)
  756. hash_table[i] = 0;
  757. netdev_for_each_mc_addr(ha, dev) {
  758. char *addrs = ha->addr;
  759. if (!(*addrs & 1))
  760. continue;
  761. crc = ether_crc_le(6, addrs);
  762. crc >>= 26;
  763. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  764. }
  765. /* Fill the MAC hash tables with their values */
  766. iowrite16(hash_table[0], ioaddr + MAR0);
  767. iowrite16(hash_table[1], ioaddr + MAR1);
  768. iowrite16(hash_table[2], ioaddr + MAR2);
  769. iowrite16(hash_table[3], ioaddr + MAR3);
  770. }
  771. /* Multicast Address 1~4 case */
  772. i = 0;
  773. netdev_for_each_mc_addr(ha, dev) {
  774. if (i >= MCAST_MAX)
  775. break;
  776. adrp = (u16 *) ha->addr;
  777. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  778. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  779. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  780. i++;
  781. }
  782. while (i < MCAST_MAX) {
  783. iowrite16(0xffff, ioaddr + MID_1L + 8 * i);
  784. iowrite16(0xffff, ioaddr + MID_1M + 8 * i);
  785. iowrite16(0xffff, ioaddr + MID_1H + 8 * i);
  786. i++;
  787. }
  788. }
  789. static void netdev_get_drvinfo(struct net_device *dev,
  790. struct ethtool_drvinfo *info)
  791. {
  792. struct r6040_private *rp = netdev_priv(dev);
  793. strcpy(info->driver, DRV_NAME);
  794. strcpy(info->version, DRV_VERSION);
  795. strcpy(info->bus_info, pci_name(rp->pdev));
  796. }
  797. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  798. {
  799. struct r6040_private *rp = netdev_priv(dev);
  800. return phy_ethtool_gset(rp->phydev, cmd);
  801. }
  802. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  803. {
  804. struct r6040_private *rp = netdev_priv(dev);
  805. return phy_ethtool_sset(rp->phydev, cmd);
  806. }
  807. static const struct ethtool_ops netdev_ethtool_ops = {
  808. .get_drvinfo = netdev_get_drvinfo,
  809. .get_settings = netdev_get_settings,
  810. .set_settings = netdev_set_settings,
  811. .get_link = ethtool_op_get_link,
  812. };
  813. static const struct net_device_ops r6040_netdev_ops = {
  814. .ndo_open = r6040_open,
  815. .ndo_stop = r6040_close,
  816. .ndo_start_xmit = r6040_start_xmit,
  817. .ndo_get_stats = r6040_get_stats,
  818. .ndo_set_multicast_list = r6040_multicast_list,
  819. .ndo_change_mtu = eth_change_mtu,
  820. .ndo_validate_addr = eth_validate_addr,
  821. .ndo_set_mac_address = eth_mac_addr,
  822. .ndo_do_ioctl = r6040_ioctl,
  823. .ndo_tx_timeout = r6040_tx_timeout,
  824. #ifdef CONFIG_NET_POLL_CONTROLLER
  825. .ndo_poll_controller = r6040_poll_controller,
  826. #endif
  827. };
  828. static void r6040_adjust_link(struct net_device *dev)
  829. {
  830. struct r6040_private *lp = netdev_priv(dev);
  831. struct phy_device *phydev = lp->phydev;
  832. int status_changed = 0;
  833. void __iomem *ioaddr = lp->base;
  834. BUG_ON(!phydev);
  835. if (lp->old_link != phydev->link) {
  836. status_changed = 1;
  837. lp->old_link = phydev->link;
  838. }
  839. /* reflect duplex change */
  840. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  841. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? 0x8000 : 0);
  842. iowrite16(lp->mcr0, ioaddr);
  843. status_changed = 1;
  844. lp->old_duplex = phydev->duplex;
  845. }
  846. if (status_changed) {
  847. pr_info("%s: link %s", dev->name, phydev->link ?
  848. "UP" : "DOWN");
  849. if (phydev->link)
  850. pr_cont(" - %d/%s", phydev->speed,
  851. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  852. pr_cont("\n");
  853. }
  854. }
  855. static int r6040_mii_probe(struct net_device *dev)
  856. {
  857. struct r6040_private *lp = netdev_priv(dev);
  858. struct phy_device *phydev = NULL;
  859. phydev = phy_find_first(lp->mii_bus);
  860. if (!phydev) {
  861. dev_err(&lp->pdev->dev, "no PHY found\n");
  862. return -ENODEV;
  863. }
  864. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  865. 0, PHY_INTERFACE_MODE_MII);
  866. if (IS_ERR(phydev)) {
  867. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  868. return PTR_ERR(phydev);
  869. }
  870. /* mask with MAC supported features */
  871. phydev->supported &= (SUPPORTED_10baseT_Half
  872. | SUPPORTED_10baseT_Full
  873. | SUPPORTED_100baseT_Half
  874. | SUPPORTED_100baseT_Full
  875. | SUPPORTED_Autoneg
  876. | SUPPORTED_MII
  877. | SUPPORTED_TP);
  878. phydev->advertising = phydev->supported;
  879. lp->phydev = phydev;
  880. lp->old_link = 0;
  881. lp->old_duplex = -1;
  882. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  883. "(mii_bus:phy_addr=%s)\n",
  884. phydev->drv->name, dev_name(&phydev->dev));
  885. return 0;
  886. }
  887. static int __devinit r6040_init_one(struct pci_dev *pdev,
  888. const struct pci_device_id *ent)
  889. {
  890. struct net_device *dev;
  891. struct r6040_private *lp;
  892. void __iomem *ioaddr;
  893. int err, io_size = R6040_IO_SIZE;
  894. static int card_idx = -1;
  895. int bar = 0;
  896. u16 *adrp;
  897. int i;
  898. pr_info("%s\n", version);
  899. err = pci_enable_device(pdev);
  900. if (err)
  901. goto err_out;
  902. /* this should always be supported */
  903. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  904. if (err) {
  905. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  906. "not supported by the card\n");
  907. goto err_out;
  908. }
  909. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  910. if (err) {
  911. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  912. "not supported by the card\n");
  913. goto err_out;
  914. }
  915. /* IO Size check */
  916. if (pci_resource_len(pdev, bar) < io_size) {
  917. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  918. err = -EIO;
  919. goto err_out;
  920. }
  921. pci_set_master(pdev);
  922. dev = alloc_etherdev(sizeof(struct r6040_private));
  923. if (!dev) {
  924. dev_err(&pdev->dev, "Failed to allocate etherdev\n");
  925. err = -ENOMEM;
  926. goto err_out;
  927. }
  928. SET_NETDEV_DEV(dev, &pdev->dev);
  929. lp = netdev_priv(dev);
  930. err = pci_request_regions(pdev, DRV_NAME);
  931. if (err) {
  932. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  933. goto err_out_free_dev;
  934. }
  935. ioaddr = pci_iomap(pdev, bar, io_size);
  936. if (!ioaddr) {
  937. dev_err(&pdev->dev, "ioremap failed for device\n");
  938. err = -EIO;
  939. goto err_out_free_res;
  940. }
  941. /* If PHY status change register is still set to zero it means the
  942. * bootloader didn't initialize it */
  943. if (ioread16(ioaddr + PHY_CC) == 0)
  944. iowrite16(0x9f07, ioaddr + PHY_CC);
  945. /* Init system & device */
  946. lp->base = ioaddr;
  947. dev->irq = pdev->irq;
  948. spin_lock_init(&lp->lock);
  949. pci_set_drvdata(pdev, dev);
  950. /* Set MAC address */
  951. card_idx++;
  952. adrp = (u16 *)dev->dev_addr;
  953. adrp[0] = ioread16(ioaddr + MID_0L);
  954. adrp[1] = ioread16(ioaddr + MID_0M);
  955. adrp[2] = ioread16(ioaddr + MID_0H);
  956. /* Some bootloader/BIOSes do not initialize
  957. * MAC address, warn about that */
  958. if (!(adrp[0] || adrp[1] || adrp[2])) {
  959. netdev_warn(dev, "MAC address not initialized, "
  960. "generating random\n");
  961. random_ether_addr(dev->dev_addr);
  962. }
  963. /* Link new device into r6040_root_dev */
  964. lp->pdev = pdev;
  965. lp->dev = dev;
  966. /* Init RDC private data */
  967. lp->mcr0 = 0x1002;
  968. lp->phy_addr = phy_table[card_idx];
  969. /* The RDC-specific entries in the device structure. */
  970. dev->netdev_ops = &r6040_netdev_ops;
  971. dev->ethtool_ops = &netdev_ethtool_ops;
  972. dev->watchdog_timeo = TX_TIMEOUT;
  973. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  974. lp->mii_bus = mdiobus_alloc();
  975. if (!lp->mii_bus) {
  976. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  977. err = -ENOMEM;
  978. goto err_out_unmap;
  979. }
  980. lp->mii_bus->priv = dev;
  981. lp->mii_bus->read = r6040_mdiobus_read;
  982. lp->mii_bus->write = r6040_mdiobus_write;
  983. lp->mii_bus->reset = r6040_mdiobus_reset;
  984. lp->mii_bus->name = "r6040_eth_mii";
  985. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x", card_idx);
  986. lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  987. if (!lp->mii_bus->irq) {
  988. dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
  989. err = -ENOMEM;
  990. goto err_out_mdio;
  991. }
  992. for (i = 0; i < PHY_MAX_ADDR; i++)
  993. lp->mii_bus->irq[i] = PHY_POLL;
  994. err = mdiobus_register(lp->mii_bus);
  995. if (err) {
  996. dev_err(&pdev->dev, "failed to register MII bus\n");
  997. goto err_out_mdio_irq;
  998. }
  999. err = r6040_mii_probe(dev);
  1000. if (err) {
  1001. dev_err(&pdev->dev, "failed to probe MII bus\n");
  1002. goto err_out_mdio_unregister;
  1003. }
  1004. /* Register net device. After this dev->name assign */
  1005. err = register_netdev(dev);
  1006. if (err) {
  1007. dev_err(&pdev->dev, "Failed to register net device\n");
  1008. goto err_out_mdio_unregister;
  1009. }
  1010. return 0;
  1011. err_out_mdio_unregister:
  1012. mdiobus_unregister(lp->mii_bus);
  1013. err_out_mdio_irq:
  1014. kfree(lp->mii_bus->irq);
  1015. err_out_mdio:
  1016. mdiobus_free(lp->mii_bus);
  1017. err_out_unmap:
  1018. pci_iounmap(pdev, ioaddr);
  1019. err_out_free_res:
  1020. pci_release_regions(pdev);
  1021. err_out_free_dev:
  1022. free_netdev(dev);
  1023. err_out:
  1024. return err;
  1025. }
  1026. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1027. {
  1028. struct net_device *dev = pci_get_drvdata(pdev);
  1029. struct r6040_private *lp = netdev_priv(dev);
  1030. unregister_netdev(dev);
  1031. mdiobus_unregister(lp->mii_bus);
  1032. kfree(lp->mii_bus->irq);
  1033. mdiobus_free(lp->mii_bus);
  1034. pci_release_regions(pdev);
  1035. free_netdev(dev);
  1036. pci_disable_device(pdev);
  1037. pci_set_drvdata(pdev, NULL);
  1038. }
  1039. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1040. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1041. { 0 }
  1042. };
  1043. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1044. static struct pci_driver r6040_driver = {
  1045. .name = DRV_NAME,
  1046. .id_table = r6040_pci_tbl,
  1047. .probe = r6040_init_one,
  1048. .remove = __devexit_p(r6040_remove_one),
  1049. };
  1050. static int __init r6040_init(void)
  1051. {
  1052. return pci_register_driver(&r6040_driver);
  1053. }
  1054. static void __exit r6040_cleanup(void)
  1055. {
  1056. pci_unregister_driver(&r6040_driver);
  1057. }
  1058. module_init(r6040_init);
  1059. module_exit(r6040_cleanup);