jme.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #ifndef __JME_H_INCLUDED__
  25. #define __JME_H_INCLUDED__
  26. #define DRV_NAME "jme"
  27. #define DRV_VERSION "1.0.7"
  28. #define PFX DRV_NAME ": "
  29. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  30. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  31. /*
  32. * Message related definitions
  33. */
  34. #define JME_DEF_MSG_ENABLE \
  35. (NETIF_MSG_PROBE | \
  36. NETIF_MSG_LINK | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR | \
  39. NETIF_MSG_HW)
  40. #ifdef TX_DEBUG
  41. #define tx_dbg(priv, fmt, args...) \
  42. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
  43. #else
  44. #define tx_dbg(priv, fmt, args...) \
  45. do { \
  46. if (0) \
  47. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
  48. } while (0)
  49. #endif
  50. /*
  51. * Extra PCI Configuration space interface
  52. */
  53. #define PCI_DCSR_MRRS 0x59
  54. #define PCI_DCSR_MRRS_MASK 0x70
  55. enum pci_dcsr_mrrs_vals {
  56. MRRS_128B = 0x00,
  57. MRRS_256B = 0x10,
  58. MRRS_512B = 0x20,
  59. MRRS_1024B = 0x30,
  60. MRRS_2048B = 0x40,
  61. MRRS_4096B = 0x50,
  62. };
  63. #define PCI_SPI 0xB0
  64. enum pci_spi_bits {
  65. SPI_EN = 0x10,
  66. SPI_MISO = 0x08,
  67. SPI_MOSI = 0x04,
  68. SPI_SCLK = 0x02,
  69. SPI_CS = 0x01,
  70. };
  71. struct jme_spi_op {
  72. void __user *uwbuf;
  73. void __user *urbuf;
  74. __u8 wn; /* Number of write actions */
  75. __u8 rn; /* Number of read actions */
  76. __u8 bitn; /* Number of bits per action */
  77. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  78. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  79. /* Internal use only */
  80. u8 *kwbuf;
  81. u8 *krbuf;
  82. u8 sr;
  83. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  84. };
  85. enum jme_spi_op_bits {
  86. SPI_MODE_CPHA = 0x01,
  87. SPI_MODE_CPOL = 0x02,
  88. SPI_MODE_DUP = 0x80,
  89. };
  90. #define HALF_US 500 /* 500 ns */
  91. #define JMESPIIOCTL SIOCDEVPRIVATE
  92. /*
  93. * Dynamic(adaptive)/Static PCC values
  94. */
  95. enum dynamic_pcc_values {
  96. PCC_OFF = 0,
  97. PCC_P1 = 1,
  98. PCC_P2 = 2,
  99. PCC_P3 = 3,
  100. PCC_OFF_TO = 0,
  101. PCC_P1_TO = 1,
  102. PCC_P2_TO = 64,
  103. PCC_P3_TO = 128,
  104. PCC_OFF_CNT = 0,
  105. PCC_P1_CNT = 1,
  106. PCC_P2_CNT = 16,
  107. PCC_P3_CNT = 32,
  108. };
  109. struct dynpcc_info {
  110. unsigned long last_bytes;
  111. unsigned long last_pkts;
  112. unsigned long intr_cnt;
  113. unsigned char cur;
  114. unsigned char attempt;
  115. unsigned char cnt;
  116. };
  117. #define PCC_INTERVAL_US 100000
  118. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  119. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  120. #define PCC_P2_THRESHOLD 800
  121. #define PCC_INTR_THRESHOLD 800
  122. #define PCC_TX_TO 1000
  123. #define PCC_TX_CNT 8
  124. /*
  125. * TX/RX Descriptors
  126. *
  127. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  128. */
  129. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  130. #define TX_DESC_SIZE 16
  131. #define TX_RING_NR 8
  132. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  133. struct txdesc {
  134. union {
  135. __u8 all[16];
  136. __le32 dw[4];
  137. struct {
  138. /* DW0 */
  139. __le16 vlan;
  140. __u8 rsv1;
  141. __u8 flags;
  142. /* DW1 */
  143. __le16 datalen;
  144. __le16 mss;
  145. /* DW2 */
  146. __le16 pktsize;
  147. __le16 rsv2;
  148. /* DW3 */
  149. __le32 bufaddr;
  150. } desc1;
  151. struct {
  152. /* DW0 */
  153. __le16 rsv1;
  154. __u8 rsv2;
  155. __u8 flags;
  156. /* DW1 */
  157. __le16 datalen;
  158. __le16 rsv3;
  159. /* DW2 */
  160. __le32 bufaddrh;
  161. /* DW3 */
  162. __le32 bufaddrl;
  163. } desc2;
  164. struct {
  165. /* DW0 */
  166. __u8 ehdrsz;
  167. __u8 rsv1;
  168. __u8 rsv2;
  169. __u8 flags;
  170. /* DW1 */
  171. __le16 trycnt;
  172. __le16 segcnt;
  173. /* DW2 */
  174. __le16 pktsz;
  175. __le16 rsv3;
  176. /* DW3 */
  177. __le32 bufaddrl;
  178. } descwb;
  179. };
  180. };
  181. enum jme_txdesc_flags_bits {
  182. TXFLAG_OWN = 0x80,
  183. TXFLAG_INT = 0x40,
  184. TXFLAG_64BIT = 0x20,
  185. TXFLAG_TCPCS = 0x10,
  186. TXFLAG_UDPCS = 0x08,
  187. TXFLAG_IPCS = 0x04,
  188. TXFLAG_LSEN = 0x02,
  189. TXFLAG_TAGON = 0x01,
  190. };
  191. #define TXDESC_MSS_SHIFT 2
  192. enum jme_txwbdesc_flags_bits {
  193. TXWBFLAG_OWN = 0x80,
  194. TXWBFLAG_INT = 0x40,
  195. TXWBFLAG_TMOUT = 0x20,
  196. TXWBFLAG_TRYOUT = 0x10,
  197. TXWBFLAG_COL = 0x08,
  198. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  199. TXWBFLAG_TRYOUT |
  200. TXWBFLAG_COL,
  201. };
  202. #define RX_DESC_SIZE 16
  203. #define RX_RING_NR 4
  204. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  205. #define RX_BUF_DMA_ALIGN 8
  206. #define RX_PREPAD_SIZE 10
  207. #define ETH_CRC_LEN 2
  208. #define RX_VLANHDR_LEN 2
  209. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  210. ETH_HLEN + \
  211. ETH_CRC_LEN + \
  212. RX_VLANHDR_LEN + \
  213. RX_BUF_DMA_ALIGN)
  214. struct rxdesc {
  215. union {
  216. __u8 all[16];
  217. __le32 dw[4];
  218. struct {
  219. /* DW0 */
  220. __le16 rsv2;
  221. __u8 rsv1;
  222. __u8 flags;
  223. /* DW1 */
  224. __le16 datalen;
  225. __le16 wbcpl;
  226. /* DW2 */
  227. __le32 bufaddrh;
  228. /* DW3 */
  229. __le32 bufaddrl;
  230. } desc1;
  231. struct {
  232. /* DW0 */
  233. __le16 vlan;
  234. __le16 flags;
  235. /* DW1 */
  236. __le16 framesize;
  237. __u8 errstat;
  238. __u8 desccnt;
  239. /* DW2 */
  240. __le32 rsshash;
  241. /* DW3 */
  242. __u8 hashfun;
  243. __u8 hashtype;
  244. __le16 resrv;
  245. } descwb;
  246. };
  247. };
  248. enum jme_rxdesc_flags_bits {
  249. RXFLAG_OWN = 0x80,
  250. RXFLAG_INT = 0x40,
  251. RXFLAG_64BIT = 0x20,
  252. };
  253. enum jme_rxwbdesc_flags_bits {
  254. RXWBFLAG_OWN = 0x8000,
  255. RXWBFLAG_INT = 0x4000,
  256. RXWBFLAG_MF = 0x2000,
  257. RXWBFLAG_64BIT = 0x2000,
  258. RXWBFLAG_TCPON = 0x1000,
  259. RXWBFLAG_UDPON = 0x0800,
  260. RXWBFLAG_IPCS = 0x0400,
  261. RXWBFLAG_TCPCS = 0x0200,
  262. RXWBFLAG_UDPCS = 0x0100,
  263. RXWBFLAG_TAGON = 0x0080,
  264. RXWBFLAG_IPV4 = 0x0040,
  265. RXWBFLAG_IPV6 = 0x0020,
  266. RXWBFLAG_PAUSE = 0x0010,
  267. RXWBFLAG_MAGIC = 0x0008,
  268. RXWBFLAG_WAKEUP = 0x0004,
  269. RXWBFLAG_DEST = 0x0003,
  270. RXWBFLAG_DEST_UNI = 0x0001,
  271. RXWBFLAG_DEST_MUL = 0x0002,
  272. RXWBFLAG_DEST_BRO = 0x0003,
  273. };
  274. enum jme_rxwbdesc_desccnt_mask {
  275. RXWBDCNT_WBCPL = 0x80,
  276. RXWBDCNT_DCNT = 0x7F,
  277. };
  278. enum jme_rxwbdesc_errstat_bits {
  279. RXWBERR_LIMIT = 0x80,
  280. RXWBERR_MIIER = 0x40,
  281. RXWBERR_NIBON = 0x20,
  282. RXWBERR_COLON = 0x10,
  283. RXWBERR_ABORT = 0x08,
  284. RXWBERR_SHORT = 0x04,
  285. RXWBERR_OVERUN = 0x02,
  286. RXWBERR_CRCERR = 0x01,
  287. RXWBERR_ALLERR = 0xFF,
  288. };
  289. /*
  290. * Buffer information corresponding to ring descriptors.
  291. */
  292. struct jme_buffer_info {
  293. struct sk_buff *skb;
  294. dma_addr_t mapping;
  295. int len;
  296. int nr_desc;
  297. unsigned long start_xmit;
  298. };
  299. /*
  300. * The structure holding buffer information and ring descriptors all together.
  301. */
  302. struct jme_ring {
  303. void *alloc; /* pointer to allocated memory */
  304. void *desc; /* pointer to ring memory */
  305. dma_addr_t dmaalloc; /* phys address of ring alloc */
  306. dma_addr_t dma; /* phys address for ring dma */
  307. /* Buffer information corresponding to each descriptor */
  308. struct jme_buffer_info *bufinf;
  309. int next_to_use;
  310. atomic_t next_to_clean;
  311. atomic_t nr_free;
  312. };
  313. #define NET_STAT(priv) (priv->dev->stats)
  314. #define NETDEV_GET_STATS(netdev, fun_ptr)
  315. #define DECLARE_NET_DEVICE_STATS
  316. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  317. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  318. netif_napi_add(dev, napis, pollfn, q);
  319. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  320. #define JME_NAPI_WEIGHT(w) int w
  321. #define JME_NAPI_WEIGHT_VAL(w) w
  322. #define JME_NAPI_WEIGHT_SET(w, r)
  323. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  324. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  325. #define JME_NAPI_DISABLE(priv) \
  326. if (!napi_disable_pending(&priv->napi)) \
  327. napi_disable(&priv->napi);
  328. #define JME_RX_SCHEDULE_PREP(priv) \
  329. napi_schedule_prep(&priv->napi)
  330. #define JME_RX_SCHEDULE(priv) \
  331. __napi_schedule(&priv->napi);
  332. /*
  333. * Jmac Adapter Private data
  334. */
  335. struct jme_adapter {
  336. struct pci_dev *pdev;
  337. struct net_device *dev;
  338. void __iomem *regs;
  339. struct mii_if_info mii_if;
  340. struct jme_ring rxring[RX_RING_NR];
  341. struct jme_ring txring[TX_RING_NR];
  342. spinlock_t phy_lock;
  343. spinlock_t macaddr_lock;
  344. spinlock_t rxmcs_lock;
  345. struct tasklet_struct rxempty_task;
  346. struct tasklet_struct rxclean_task;
  347. struct tasklet_struct txclean_task;
  348. struct tasklet_struct linkch_task;
  349. struct tasklet_struct pcc_task;
  350. unsigned long flags;
  351. u32 reg_txcs;
  352. u32 reg_txpfc;
  353. u32 reg_rxcs;
  354. u32 reg_rxmcs;
  355. u32 reg_ghc;
  356. u32 reg_pmcs;
  357. u32 phylink;
  358. u32 tx_ring_size;
  359. u32 tx_ring_mask;
  360. u32 tx_wake_threshold;
  361. u32 rx_ring_size;
  362. u32 rx_ring_mask;
  363. u8 mrrs;
  364. unsigned int fpgaver;
  365. unsigned int chiprev;
  366. u8 rev;
  367. u32 msg_enable;
  368. struct ethtool_cmd old_ecmd;
  369. unsigned int old_mtu;
  370. struct vlan_group *vlgrp;
  371. struct dynpcc_info dpi;
  372. atomic_t intr_sem;
  373. atomic_t link_changing;
  374. atomic_t tx_cleaning;
  375. atomic_t rx_cleaning;
  376. atomic_t rx_empty;
  377. int (*jme_rx)(struct sk_buff *skb);
  378. int (*jme_vlan_rx)(struct sk_buff *skb,
  379. struct vlan_group *grp,
  380. unsigned short vlan_tag);
  381. DECLARE_NAPI_STRUCT
  382. DECLARE_NET_DEVICE_STATS
  383. };
  384. enum jme_flags_bits {
  385. JME_FLAG_MSI = 1,
  386. JME_FLAG_SSET = 2,
  387. JME_FLAG_TXCSUM = 3,
  388. JME_FLAG_TSO = 4,
  389. JME_FLAG_POLL = 5,
  390. JME_FLAG_SHUTDOWN = 6,
  391. };
  392. #define TX_TIMEOUT (5 * HZ)
  393. #define JME_REG_LEN 0x500
  394. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  395. static inline struct jme_adapter*
  396. jme_napi_priv(struct napi_struct *napi)
  397. {
  398. struct jme_adapter *jme;
  399. jme = container_of(napi, struct jme_adapter, napi);
  400. return jme;
  401. }
  402. /*
  403. * MMaped I/O Resters
  404. */
  405. enum jme_iomap_offsets {
  406. JME_MAC = 0x0000,
  407. JME_PHY = 0x0400,
  408. JME_MISC = 0x0800,
  409. JME_RSS = 0x0C00,
  410. };
  411. enum jme_iomap_lens {
  412. JME_MAC_LEN = 0x80,
  413. JME_PHY_LEN = 0x58,
  414. JME_MISC_LEN = 0x98,
  415. JME_RSS_LEN = 0xFF,
  416. };
  417. enum jme_iomap_regs {
  418. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  419. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  420. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  421. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  422. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  423. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  424. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  425. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  426. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  427. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  428. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  429. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  430. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  431. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  432. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  433. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  434. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  435. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  436. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  437. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  438. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  439. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  440. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  441. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  442. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  443. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  444. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  445. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  446. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  447. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  448. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  449. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  450. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  451. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  452. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  453. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  454. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  455. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  456. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  457. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  458. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  459. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  460. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  461. };
  462. /*
  463. * TX Control/Status Bits
  464. */
  465. enum jme_txcs_bits {
  466. TXCS_QUEUE7S = 0x00008000,
  467. TXCS_QUEUE6S = 0x00004000,
  468. TXCS_QUEUE5S = 0x00002000,
  469. TXCS_QUEUE4S = 0x00001000,
  470. TXCS_QUEUE3S = 0x00000800,
  471. TXCS_QUEUE2S = 0x00000400,
  472. TXCS_QUEUE1S = 0x00000200,
  473. TXCS_QUEUE0S = 0x00000100,
  474. TXCS_FIFOTH = 0x000000C0,
  475. TXCS_DMASIZE = 0x00000030,
  476. TXCS_BURST = 0x00000004,
  477. TXCS_ENABLE = 0x00000001,
  478. };
  479. enum jme_txcs_value {
  480. TXCS_FIFOTH_16QW = 0x000000C0,
  481. TXCS_FIFOTH_12QW = 0x00000080,
  482. TXCS_FIFOTH_8QW = 0x00000040,
  483. TXCS_FIFOTH_4QW = 0x00000000,
  484. TXCS_DMASIZE_64B = 0x00000000,
  485. TXCS_DMASIZE_128B = 0x00000010,
  486. TXCS_DMASIZE_256B = 0x00000020,
  487. TXCS_DMASIZE_512B = 0x00000030,
  488. TXCS_SELECT_QUEUE0 = 0x00000000,
  489. TXCS_SELECT_QUEUE1 = 0x00010000,
  490. TXCS_SELECT_QUEUE2 = 0x00020000,
  491. TXCS_SELECT_QUEUE3 = 0x00030000,
  492. TXCS_SELECT_QUEUE4 = 0x00040000,
  493. TXCS_SELECT_QUEUE5 = 0x00050000,
  494. TXCS_SELECT_QUEUE6 = 0x00060000,
  495. TXCS_SELECT_QUEUE7 = 0x00070000,
  496. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  497. TXCS_BURST,
  498. };
  499. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  500. /*
  501. * TX MAC Control/Status Bits
  502. */
  503. enum jme_txmcs_bit_masks {
  504. TXMCS_IFG2 = 0xC0000000,
  505. TXMCS_IFG1 = 0x30000000,
  506. TXMCS_TTHOLD = 0x00000300,
  507. TXMCS_FBURST = 0x00000080,
  508. TXMCS_CARRIEREXT = 0x00000040,
  509. TXMCS_DEFER = 0x00000020,
  510. TXMCS_BACKOFF = 0x00000010,
  511. TXMCS_CARRIERSENSE = 0x00000008,
  512. TXMCS_COLLISION = 0x00000004,
  513. TXMCS_CRC = 0x00000002,
  514. TXMCS_PADDING = 0x00000001,
  515. };
  516. enum jme_txmcs_values {
  517. TXMCS_IFG2_6_4 = 0x00000000,
  518. TXMCS_IFG2_8_5 = 0x40000000,
  519. TXMCS_IFG2_10_6 = 0x80000000,
  520. TXMCS_IFG2_12_7 = 0xC0000000,
  521. TXMCS_IFG1_8_4 = 0x00000000,
  522. TXMCS_IFG1_12_6 = 0x10000000,
  523. TXMCS_IFG1_16_8 = 0x20000000,
  524. TXMCS_IFG1_20_10 = 0x30000000,
  525. TXMCS_TTHOLD_1_8 = 0x00000000,
  526. TXMCS_TTHOLD_1_4 = 0x00000100,
  527. TXMCS_TTHOLD_1_2 = 0x00000200,
  528. TXMCS_TTHOLD_FULL = 0x00000300,
  529. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  530. TXMCS_IFG1_16_8 |
  531. TXMCS_TTHOLD_FULL |
  532. TXMCS_DEFER |
  533. TXMCS_CRC |
  534. TXMCS_PADDING,
  535. };
  536. enum jme_txpfc_bits_masks {
  537. TXPFC_VLAN_TAG = 0xFFFF0000,
  538. TXPFC_VLAN_EN = 0x00008000,
  539. TXPFC_PF_EN = 0x00000001,
  540. };
  541. enum jme_txtrhd_bits_masks {
  542. TXTRHD_TXPEN = 0x80000000,
  543. TXTRHD_TXP = 0x7FFFFF00,
  544. TXTRHD_TXREN = 0x00000080,
  545. TXTRHD_TXRL = 0x0000007F,
  546. };
  547. enum jme_txtrhd_shifts {
  548. TXTRHD_TXP_SHIFT = 8,
  549. TXTRHD_TXRL_SHIFT = 0,
  550. };
  551. /*
  552. * RX Control/Status Bits
  553. */
  554. enum jme_rxcs_bit_masks {
  555. /* FIFO full threshold for transmitting Tx Pause Packet */
  556. RXCS_FIFOTHTP = 0x30000000,
  557. /* FIFO threshold for processing next packet */
  558. RXCS_FIFOTHNP = 0x0C000000,
  559. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  560. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  561. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  562. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  563. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  564. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  565. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  566. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  567. RXCS_QST = 0x00000004, /* Receive queue start */
  568. RXCS_SUSPEND = 0x00000002,
  569. RXCS_ENABLE = 0x00000001,
  570. };
  571. enum jme_rxcs_values {
  572. RXCS_FIFOTHTP_16T = 0x00000000,
  573. RXCS_FIFOTHTP_32T = 0x10000000,
  574. RXCS_FIFOTHTP_64T = 0x20000000,
  575. RXCS_FIFOTHTP_128T = 0x30000000,
  576. RXCS_FIFOTHNP_16QW = 0x00000000,
  577. RXCS_FIFOTHNP_32QW = 0x04000000,
  578. RXCS_FIFOTHNP_64QW = 0x08000000,
  579. RXCS_FIFOTHNP_128QW = 0x0C000000,
  580. RXCS_DMAREQSZ_16B = 0x00000000,
  581. RXCS_DMAREQSZ_32B = 0x01000000,
  582. RXCS_DMAREQSZ_64B = 0x02000000,
  583. RXCS_DMAREQSZ_128B = 0x03000000,
  584. RXCS_QUEUESEL_Q0 = 0x00000000,
  585. RXCS_QUEUESEL_Q1 = 0x00010000,
  586. RXCS_QUEUESEL_Q2 = 0x00020000,
  587. RXCS_QUEUESEL_Q3 = 0x00030000,
  588. RXCS_RETRYGAP_256ns = 0x00000000,
  589. RXCS_RETRYGAP_512ns = 0x00001000,
  590. RXCS_RETRYGAP_1024ns = 0x00002000,
  591. RXCS_RETRYGAP_2048ns = 0x00003000,
  592. RXCS_RETRYGAP_4096ns = 0x00004000,
  593. RXCS_RETRYGAP_8192ns = 0x00005000,
  594. RXCS_RETRYGAP_16384ns = 0x00006000,
  595. RXCS_RETRYGAP_32768ns = 0x00007000,
  596. RXCS_RETRYCNT_0 = 0x00000000,
  597. RXCS_RETRYCNT_4 = 0x00000100,
  598. RXCS_RETRYCNT_8 = 0x00000200,
  599. RXCS_RETRYCNT_12 = 0x00000300,
  600. RXCS_RETRYCNT_16 = 0x00000400,
  601. RXCS_RETRYCNT_20 = 0x00000500,
  602. RXCS_RETRYCNT_24 = 0x00000600,
  603. RXCS_RETRYCNT_28 = 0x00000700,
  604. RXCS_RETRYCNT_32 = 0x00000800,
  605. RXCS_RETRYCNT_36 = 0x00000900,
  606. RXCS_RETRYCNT_40 = 0x00000A00,
  607. RXCS_RETRYCNT_44 = 0x00000B00,
  608. RXCS_RETRYCNT_48 = 0x00000C00,
  609. RXCS_RETRYCNT_52 = 0x00000D00,
  610. RXCS_RETRYCNT_56 = 0x00000E00,
  611. RXCS_RETRYCNT_60 = 0x00000F00,
  612. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  613. RXCS_FIFOTHNP_128QW |
  614. RXCS_DMAREQSZ_128B |
  615. RXCS_RETRYGAP_256ns |
  616. RXCS_RETRYCNT_32,
  617. };
  618. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  619. /*
  620. * RX MAC Control/Status Bits
  621. */
  622. enum jme_rxmcs_bits {
  623. RXMCS_ALLFRAME = 0x00000800,
  624. RXMCS_BRDFRAME = 0x00000400,
  625. RXMCS_MULFRAME = 0x00000200,
  626. RXMCS_UNIFRAME = 0x00000100,
  627. RXMCS_ALLMULFRAME = 0x00000080,
  628. RXMCS_MULFILTERED = 0x00000040,
  629. RXMCS_RXCOLLDEC = 0x00000020,
  630. RXMCS_FLOWCTRL = 0x00000008,
  631. RXMCS_VTAGRM = 0x00000004,
  632. RXMCS_PREPAD = 0x00000002,
  633. RXMCS_CHECKSUM = 0x00000001,
  634. RXMCS_DEFAULT = RXMCS_VTAGRM |
  635. RXMCS_PREPAD |
  636. RXMCS_FLOWCTRL |
  637. RXMCS_CHECKSUM,
  638. };
  639. /*
  640. * Wakeup Frame setup interface registers
  641. */
  642. #define WAKEUP_FRAME_NR 8
  643. #define WAKEUP_FRAME_MASK_DWNR 4
  644. enum jme_wfoi_bit_masks {
  645. WFOI_MASK_SEL = 0x00000070,
  646. WFOI_CRC_SEL = 0x00000008,
  647. WFOI_FRAME_SEL = 0x00000007,
  648. };
  649. enum jme_wfoi_shifts {
  650. WFOI_MASK_SHIFT = 4,
  651. };
  652. /*
  653. * SMI Related definitions
  654. */
  655. enum jme_smi_bit_mask {
  656. SMI_DATA_MASK = 0xFFFF0000,
  657. SMI_REG_ADDR_MASK = 0x0000F800,
  658. SMI_PHY_ADDR_MASK = 0x000007C0,
  659. SMI_OP_WRITE = 0x00000020,
  660. /* Set to 1, after req done it'll be cleared to 0 */
  661. SMI_OP_REQ = 0x00000010,
  662. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  663. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  664. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  665. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  666. };
  667. enum jme_smi_bit_shift {
  668. SMI_DATA_SHIFT = 16,
  669. SMI_REG_ADDR_SHIFT = 11,
  670. SMI_PHY_ADDR_SHIFT = 6,
  671. };
  672. static inline u32 smi_reg_addr(int x)
  673. {
  674. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  675. }
  676. static inline u32 smi_phy_addr(int x)
  677. {
  678. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  679. }
  680. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  681. #define JME_PHY_REG_NR 32
  682. /*
  683. * Global Host Control
  684. */
  685. enum jme_ghc_bit_mask {
  686. GHC_SWRST = 0x40000000,
  687. GHC_DPX = 0x00000040,
  688. GHC_SPEED = 0x00000030,
  689. GHC_LINK_POLL = 0x00000001,
  690. };
  691. enum jme_ghc_speed_val {
  692. GHC_SPEED_10M = 0x00000010,
  693. GHC_SPEED_100M = 0x00000020,
  694. GHC_SPEED_1000M = 0x00000030,
  695. };
  696. enum jme_ghc_to_clk {
  697. GHC_TO_CLK_OFF = 0x00000000,
  698. GHC_TO_CLK_GPHY = 0x00400000,
  699. GHC_TO_CLK_PCIE = 0x00800000,
  700. GHC_TO_CLK_INVALID = 0x00C00000,
  701. };
  702. enum jme_ghc_txmac_clk {
  703. GHC_TXMAC_CLK_OFF = 0x00000000,
  704. GHC_TXMAC_CLK_GPHY = 0x00100000,
  705. GHC_TXMAC_CLK_PCIE = 0x00200000,
  706. GHC_TXMAC_CLK_INVALID = 0x00300000,
  707. };
  708. /*
  709. * Power management control and status register
  710. */
  711. enum jme_pmcs_bit_masks {
  712. PMCS_WF7DET = 0x80000000,
  713. PMCS_WF6DET = 0x40000000,
  714. PMCS_WF5DET = 0x20000000,
  715. PMCS_WF4DET = 0x10000000,
  716. PMCS_WF3DET = 0x08000000,
  717. PMCS_WF2DET = 0x04000000,
  718. PMCS_WF1DET = 0x02000000,
  719. PMCS_WF0DET = 0x01000000,
  720. PMCS_LFDET = 0x00040000,
  721. PMCS_LRDET = 0x00020000,
  722. PMCS_MFDET = 0x00010000,
  723. PMCS_WF7EN = 0x00008000,
  724. PMCS_WF6EN = 0x00004000,
  725. PMCS_WF5EN = 0x00002000,
  726. PMCS_WF4EN = 0x00001000,
  727. PMCS_WF3EN = 0x00000800,
  728. PMCS_WF2EN = 0x00000400,
  729. PMCS_WF1EN = 0x00000200,
  730. PMCS_WF0EN = 0x00000100,
  731. PMCS_LFEN = 0x00000004,
  732. PMCS_LREN = 0x00000002,
  733. PMCS_MFEN = 0x00000001,
  734. };
  735. /*
  736. * Giga PHY Status Registers
  737. */
  738. enum jme_phy_link_bit_mask {
  739. PHY_LINK_SPEED_MASK = 0x0000C000,
  740. PHY_LINK_DUPLEX = 0x00002000,
  741. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  742. PHY_LINK_UP = 0x00000400,
  743. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  744. PHY_LINK_MDI_STAT = 0x00000040,
  745. };
  746. enum jme_phy_link_speed_val {
  747. PHY_LINK_SPEED_10M = 0x00000000,
  748. PHY_LINK_SPEED_100M = 0x00004000,
  749. PHY_LINK_SPEED_1000M = 0x00008000,
  750. };
  751. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  752. /*
  753. * SMB Control and Status
  754. */
  755. enum jme_smbcsr_bit_mask {
  756. SMBCSR_CNACK = 0x00020000,
  757. SMBCSR_RELOAD = 0x00010000,
  758. SMBCSR_EEPROMD = 0x00000020,
  759. SMBCSR_INITDONE = 0x00000010,
  760. SMBCSR_BUSY = 0x0000000F,
  761. };
  762. enum jme_smbintf_bit_mask {
  763. SMBINTF_HWDATR = 0xFF000000,
  764. SMBINTF_HWDATW = 0x00FF0000,
  765. SMBINTF_HWADDR = 0x0000FF00,
  766. SMBINTF_HWRWN = 0x00000020,
  767. SMBINTF_HWCMD = 0x00000010,
  768. SMBINTF_FASTM = 0x00000008,
  769. SMBINTF_GPIOSCL = 0x00000004,
  770. SMBINTF_GPIOSDA = 0x00000002,
  771. SMBINTF_GPIOEN = 0x00000001,
  772. };
  773. enum jme_smbintf_vals {
  774. SMBINTF_HWRWN_READ = 0x00000020,
  775. SMBINTF_HWRWN_WRITE = 0x00000000,
  776. };
  777. enum jme_smbintf_shifts {
  778. SMBINTF_HWDATR_SHIFT = 24,
  779. SMBINTF_HWDATW_SHIFT = 16,
  780. SMBINTF_HWADDR_SHIFT = 8,
  781. };
  782. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  783. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  784. #define JME_SMB_LEN 256
  785. #define JME_EEPROM_MAGIC 0x250
  786. /*
  787. * Timer Control/Status Register
  788. */
  789. enum jme_tmcsr_bit_masks {
  790. TMCSR_SWIT = 0x80000000,
  791. TMCSR_EN = 0x01000000,
  792. TMCSR_CNT = 0x00FFFFFF,
  793. };
  794. /*
  795. * General Purpose REG-0
  796. */
  797. enum jme_gpreg0_masks {
  798. GPREG0_DISSH = 0xFF000000,
  799. GPREG0_PCIRLMT = 0x00300000,
  800. GPREG0_PCCNOMUTCLR = 0x00040000,
  801. GPREG0_LNKINTPOLL = 0x00001000,
  802. GPREG0_PCCTMR = 0x00000300,
  803. GPREG0_PHYADDR = 0x0000001F,
  804. };
  805. enum jme_gpreg0_vals {
  806. GPREG0_DISSH_DW7 = 0x80000000,
  807. GPREG0_DISSH_DW6 = 0x40000000,
  808. GPREG0_DISSH_DW5 = 0x20000000,
  809. GPREG0_DISSH_DW4 = 0x10000000,
  810. GPREG0_DISSH_DW3 = 0x08000000,
  811. GPREG0_DISSH_DW2 = 0x04000000,
  812. GPREG0_DISSH_DW1 = 0x02000000,
  813. GPREG0_DISSH_DW0 = 0x01000000,
  814. GPREG0_DISSH_ALL = 0xFF000000,
  815. GPREG0_PCIRLMT_8 = 0x00000000,
  816. GPREG0_PCIRLMT_6 = 0x00100000,
  817. GPREG0_PCIRLMT_5 = 0x00200000,
  818. GPREG0_PCIRLMT_4 = 0x00300000,
  819. GPREG0_PCCTMR_16ns = 0x00000000,
  820. GPREG0_PCCTMR_256ns = 0x00000100,
  821. GPREG0_PCCTMR_1us = 0x00000200,
  822. GPREG0_PCCTMR_1ms = 0x00000300,
  823. GPREG0_PHYADDR_1 = 0x00000001,
  824. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  825. GPREG0_PCCTMR_1us |
  826. GPREG0_PHYADDR_1,
  827. };
  828. /*
  829. * General Purpose REG-1
  830. * Note: All theses bits defined here are for
  831. * Chip mode revision 0x11 only
  832. */
  833. enum jme_gpreg1_masks {
  834. GPREG1_INTRDELAYUNIT = 0x00000018,
  835. GPREG1_INTRDELAYENABLE = 0x00000007,
  836. };
  837. enum jme_gpreg1_vals {
  838. GPREG1_RSSPATCH = 0x00000040,
  839. GPREG1_HALFMODEPATCH = 0x00000020,
  840. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  841. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  842. GPREG1_INTDLYUNIT_1US = 0x00000010,
  843. GPREG1_INTDLYUNIT_16US = 0x00000018,
  844. GPREG1_INTDLYEN_1U = 0x00000001,
  845. GPREG1_INTDLYEN_2U = 0x00000002,
  846. GPREG1_INTDLYEN_3U = 0x00000003,
  847. GPREG1_INTDLYEN_4U = 0x00000004,
  848. GPREG1_INTDLYEN_5U = 0x00000005,
  849. GPREG1_INTDLYEN_6U = 0x00000006,
  850. GPREG1_INTDLYEN_7U = 0x00000007,
  851. GPREG1_DEFAULT = 0x00000000,
  852. };
  853. /*
  854. * Interrupt Status Bits
  855. */
  856. enum jme_interrupt_bits {
  857. INTR_SWINTR = 0x80000000,
  858. INTR_TMINTR = 0x40000000,
  859. INTR_LINKCH = 0x20000000,
  860. INTR_PAUSERCV = 0x10000000,
  861. INTR_MAGICRCV = 0x08000000,
  862. INTR_WAKERCV = 0x04000000,
  863. INTR_PCCRX0TO = 0x02000000,
  864. INTR_PCCRX1TO = 0x01000000,
  865. INTR_PCCRX2TO = 0x00800000,
  866. INTR_PCCRX3TO = 0x00400000,
  867. INTR_PCCTXTO = 0x00200000,
  868. INTR_PCCRX0 = 0x00100000,
  869. INTR_PCCRX1 = 0x00080000,
  870. INTR_PCCRX2 = 0x00040000,
  871. INTR_PCCRX3 = 0x00020000,
  872. INTR_PCCTX = 0x00010000,
  873. INTR_RX3EMP = 0x00008000,
  874. INTR_RX2EMP = 0x00004000,
  875. INTR_RX1EMP = 0x00002000,
  876. INTR_RX0EMP = 0x00001000,
  877. INTR_RX3 = 0x00000800,
  878. INTR_RX2 = 0x00000400,
  879. INTR_RX1 = 0x00000200,
  880. INTR_RX0 = 0x00000100,
  881. INTR_TX7 = 0x00000080,
  882. INTR_TX6 = 0x00000040,
  883. INTR_TX5 = 0x00000020,
  884. INTR_TX4 = 0x00000010,
  885. INTR_TX3 = 0x00000008,
  886. INTR_TX2 = 0x00000004,
  887. INTR_TX1 = 0x00000002,
  888. INTR_TX0 = 0x00000001,
  889. };
  890. static const u32 INTR_ENABLE = INTR_SWINTR |
  891. INTR_TMINTR |
  892. INTR_LINKCH |
  893. INTR_PCCRX0TO |
  894. INTR_PCCRX0 |
  895. INTR_PCCTXTO |
  896. INTR_PCCTX |
  897. INTR_RX0EMP;
  898. /*
  899. * PCC Control Registers
  900. */
  901. enum jme_pccrx_masks {
  902. PCCRXTO_MASK = 0xFFFF0000,
  903. PCCRX_MASK = 0x0000FF00,
  904. };
  905. enum jme_pcctx_masks {
  906. PCCTXTO_MASK = 0xFFFF0000,
  907. PCCTX_MASK = 0x0000FF00,
  908. PCCTX_QS_MASK = 0x000000FF,
  909. };
  910. enum jme_pccrx_shifts {
  911. PCCRXTO_SHIFT = 16,
  912. PCCRX_SHIFT = 8,
  913. };
  914. enum jme_pcctx_shifts {
  915. PCCTXTO_SHIFT = 16,
  916. PCCTX_SHIFT = 8,
  917. };
  918. enum jme_pcctx_bits {
  919. PCCTXQ0_EN = 0x00000001,
  920. PCCTXQ1_EN = 0x00000002,
  921. PCCTXQ2_EN = 0x00000004,
  922. PCCTXQ3_EN = 0x00000008,
  923. PCCTXQ4_EN = 0x00000010,
  924. PCCTXQ5_EN = 0x00000020,
  925. PCCTXQ6_EN = 0x00000040,
  926. PCCTXQ7_EN = 0x00000080,
  927. };
  928. /*
  929. * Chip Mode Register
  930. */
  931. enum jme_chipmode_bit_masks {
  932. CM_FPGAVER_MASK = 0xFFFF0000,
  933. CM_CHIPREV_MASK = 0x0000FF00,
  934. CM_CHIPMODE_MASK = 0x0000000F,
  935. };
  936. enum jme_chipmode_shifts {
  937. CM_FPGAVER_SHIFT = 16,
  938. CM_CHIPREV_SHIFT = 8,
  939. };
  940. /*
  941. * Aggressive Power Mode Control
  942. */
  943. enum jme_apmc_bits {
  944. JME_APMC_PCIE_SD_EN = 0x40000000,
  945. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  946. JME_APMC_EPIEN = 0x04000000,
  947. JME_APMC_EPIEN_CTRL = 0x03000000,
  948. };
  949. enum jme_apmc_values {
  950. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  951. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  952. };
  953. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  954. #ifdef REG_DEBUG
  955. static char *MAC_REG_NAME[] = {
  956. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  957. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  958. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  959. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  960. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  961. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  962. "JME_PMCS"};
  963. static char *PE_REG_NAME[] = {
  964. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  965. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  966. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  967. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  968. "JME_SMBCSR", "JME_SMBINTF"};
  969. static char *MISC_REG_NAME[] = {
  970. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  971. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  972. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  973. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  974. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  975. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  976. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  977. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  978. "JME_PCCSRX0"};
  979. static inline void reg_dbg(const struct jme_adapter *jme,
  980. const char *msg, u32 val, u32 reg)
  981. {
  982. const char *regname;
  983. switch (reg & 0xF00) {
  984. case 0x000:
  985. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  986. break;
  987. case 0x400:
  988. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  989. break;
  990. case 0x800:
  991. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  992. break;
  993. default:
  994. regname = PE_REG_NAME[0];
  995. }
  996. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  997. msg, val, regname);
  998. }
  999. #else
  1000. static inline void reg_dbg(const struct jme_adapter *jme,
  1001. const char *msg, u32 val, u32 reg) {}
  1002. #endif
  1003. /*
  1004. * Read/Write MMaped I/O Registers
  1005. */
  1006. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1007. {
  1008. return readl(jme->regs + reg);
  1009. }
  1010. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1011. {
  1012. reg_dbg(jme, "REG WRITE", val, reg);
  1013. writel(val, jme->regs + reg);
  1014. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1015. }
  1016. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1017. {
  1018. /*
  1019. * Read after write should cause flush
  1020. */
  1021. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1022. writel(val, jme->regs + reg);
  1023. readl(jme->regs + reg);
  1024. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1025. }
  1026. /*
  1027. * PHY Regs
  1028. */
  1029. enum jme_phy_reg17_bit_masks {
  1030. PREG17_SPEED = 0xC000,
  1031. PREG17_DUPLEX = 0x2000,
  1032. PREG17_SPDRSV = 0x0800,
  1033. PREG17_LNKUP = 0x0400,
  1034. PREG17_MDI = 0x0040,
  1035. };
  1036. enum jme_phy_reg17_vals {
  1037. PREG17_SPEED_10M = 0x0000,
  1038. PREG17_SPEED_100M = 0x4000,
  1039. PREG17_SPEED_1000M = 0x8000,
  1040. };
  1041. #define BMSR_ANCOMP 0x0020
  1042. /*
  1043. * Workaround
  1044. */
  1045. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  1046. {
  1047. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1048. }
  1049. /*
  1050. * Function prototypes
  1051. */
  1052. static int jme_set_settings(struct net_device *netdev,
  1053. struct ethtool_cmd *ecmd);
  1054. static void jme_set_multi(struct net_device *netdev);
  1055. #endif