be.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/version.h>
  22. #include <linux/delay.h>
  23. #include <net/tcp.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/firmware.h>
  30. #include <linux/slab.h>
  31. #include "be_hw.h"
  32. #define DRV_VER "2.103.175u"
  33. #define DRV_NAME "be2net"
  34. #define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
  35. #define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
  36. #define OC_NAME "Emulex OneConnect 10Gbps NIC"
  37. #define OC_NAME_BE OC_NAME "(be3)"
  38. #define OC_NAME_LANCER OC_NAME "(Lancer)"
  39. #define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
  40. #define BE_VENDOR_ID 0x19a2
  41. #define EMULEX_VENDOR_ID 0x10df
  42. #define BE_DEVICE_ID1 0x211
  43. #define BE_DEVICE_ID2 0x221
  44. #define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
  45. #define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
  46. #define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
  47. static inline char *nic_name(struct pci_dev *pdev)
  48. {
  49. switch (pdev->device) {
  50. case OC_DEVICE_ID1:
  51. return OC_NAME;
  52. case OC_DEVICE_ID2:
  53. return OC_NAME_BE;
  54. case OC_DEVICE_ID3:
  55. return OC_NAME_LANCER;
  56. case BE_DEVICE_ID2:
  57. return BE3_NAME;
  58. default:
  59. return BE_NAME;
  60. }
  61. }
  62. /* Number of bytes of an RX frame that are copied to skb->data */
  63. #define BE_HDR_LEN 64
  64. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  65. #define BE_MIN_MTU 256
  66. #define BE_NUM_VLANS_SUPPORTED 64
  67. #define BE_MAX_EQD 96
  68. #define BE_MAX_TX_FRAG_COUNT 30
  69. #define EVNT_Q_LEN 1024
  70. #define TX_Q_LEN 2048
  71. #define TX_CQ_LEN 1024
  72. #define RX_Q_LEN 1024 /* Does not support any other value */
  73. #define RX_CQ_LEN 1024
  74. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  75. #define MCC_CQ_LEN 256
  76. #define MAX_RSS_QS 4 /* BE limit is 4 queues/port */
  77. #define BE_MAX_MSIX_VECTORS (MAX_RSS_QS + 1 + 1)/* RSS qs + 1 def Rx + Tx */
  78. #define BE_NAPI_WEIGHT 64
  79. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  80. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  81. #define FW_VER_LEN 32
  82. #define BE_MAX_VF 32
  83. struct be_dma_mem {
  84. void *va;
  85. dma_addr_t dma;
  86. u32 size;
  87. };
  88. struct be_queue_info {
  89. struct be_dma_mem dma_mem;
  90. u16 len;
  91. u16 entry_size; /* Size of an element in the queue */
  92. u16 id;
  93. u16 tail, head;
  94. bool created;
  95. atomic_t used; /* Number of valid elements in the queue */
  96. };
  97. static inline u32 MODULO(u16 val, u16 limit)
  98. {
  99. BUG_ON(limit & (limit - 1));
  100. return val & (limit - 1);
  101. }
  102. static inline void index_adv(u16 *index, u16 val, u16 limit)
  103. {
  104. *index = MODULO((*index + val), limit);
  105. }
  106. static inline void index_inc(u16 *index, u16 limit)
  107. {
  108. *index = MODULO((*index + 1), limit);
  109. }
  110. static inline void *queue_head_node(struct be_queue_info *q)
  111. {
  112. return q->dma_mem.va + q->head * q->entry_size;
  113. }
  114. static inline void *queue_tail_node(struct be_queue_info *q)
  115. {
  116. return q->dma_mem.va + q->tail * q->entry_size;
  117. }
  118. static inline void queue_head_inc(struct be_queue_info *q)
  119. {
  120. index_inc(&q->head, q->len);
  121. }
  122. static inline void queue_tail_inc(struct be_queue_info *q)
  123. {
  124. index_inc(&q->tail, q->len);
  125. }
  126. struct be_eq_obj {
  127. struct be_queue_info q;
  128. char desc[32];
  129. /* Adaptive interrupt coalescing (AIC) info */
  130. bool enable_aic;
  131. u16 min_eqd; /* in usecs */
  132. u16 max_eqd; /* in usecs */
  133. u16 cur_eqd; /* in usecs */
  134. u8 msix_vec_idx;
  135. struct napi_struct napi;
  136. };
  137. struct be_mcc_obj {
  138. struct be_queue_info q;
  139. struct be_queue_info cq;
  140. bool rearm_cq;
  141. };
  142. struct be_tx_stats {
  143. u32 be_tx_reqs; /* number of TX requests initiated */
  144. u32 be_tx_stops; /* number of times TX Q was stopped */
  145. u32 be_tx_wrbs; /* number of tx WRBs used */
  146. u32 be_tx_events; /* number of tx completion events */
  147. u32 be_tx_compl; /* number of tx completion entries processed */
  148. ulong be_tx_jiffies;
  149. u64 be_tx_bytes;
  150. u64 be_tx_bytes_prev;
  151. u64 be_tx_pkts;
  152. u32 be_tx_rate;
  153. };
  154. struct be_tx_obj {
  155. struct be_queue_info q;
  156. struct be_queue_info cq;
  157. /* Remember the skbs that were transmitted */
  158. struct sk_buff *sent_skb_list[TX_Q_LEN];
  159. };
  160. /* Struct to remember the pages posted for rx frags */
  161. struct be_rx_page_info {
  162. struct page *page;
  163. DEFINE_DMA_UNMAP_ADDR(bus);
  164. u16 page_offset;
  165. bool last_page_user;
  166. };
  167. struct be_rx_stats {
  168. u32 rx_post_fail;/* number of ethrx buffer alloc failures */
  169. u32 rx_polls; /* number of times NAPI called poll function */
  170. u32 rx_events; /* number of ucast rx completion events */
  171. u32 rx_compl; /* number of rx completion entries processed */
  172. ulong rx_jiffies;
  173. u64 rx_bytes;
  174. u64 rx_bytes_prev;
  175. u64 rx_pkts;
  176. u32 rx_rate;
  177. u32 rx_mcast_pkts;
  178. u32 rxcp_err; /* Num rx completion entries w/ err set. */
  179. ulong rx_fps_jiffies; /* jiffies at last FPS calc */
  180. u32 rx_frags;
  181. u32 prev_rx_frags;
  182. u32 rx_fps; /* Rx frags per second */
  183. };
  184. struct be_rx_obj {
  185. struct be_adapter *adapter;
  186. struct be_queue_info q;
  187. struct be_queue_info cq;
  188. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  189. struct be_eq_obj rx_eq;
  190. struct be_rx_stats stats;
  191. u8 rss_id;
  192. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  193. u16 last_frag_index;
  194. u16 rsvd;
  195. u32 cache_line_barrier[15];
  196. };
  197. struct be_vf_cfg {
  198. unsigned char vf_mac_addr[ETH_ALEN];
  199. u32 vf_if_handle;
  200. u32 vf_pmac_id;
  201. u16 vf_vlan_tag;
  202. u32 vf_tx_rate;
  203. };
  204. #define BE_INVALID_PMAC_ID 0xffffffff
  205. struct be_adapter {
  206. struct pci_dev *pdev;
  207. struct net_device *netdev;
  208. u8 __iomem *csr;
  209. u8 __iomem *db; /* Door Bell */
  210. u8 __iomem *pcicfg; /* PCI config space */
  211. struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
  212. struct be_dma_mem mbox_mem;
  213. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  214. * is stored for freeing purpose */
  215. struct be_dma_mem mbox_mem_alloced;
  216. struct be_mcc_obj mcc_obj;
  217. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  218. spinlock_t mcc_cq_lock;
  219. struct msix_entry msix_entries[BE_MAX_MSIX_VECTORS];
  220. bool msix_enabled;
  221. bool isr_registered;
  222. /* TX Rings */
  223. struct be_eq_obj tx_eq;
  224. struct be_tx_obj tx_obj;
  225. struct be_tx_stats tx_stats;
  226. u32 cache_line_break[8];
  227. /* Rx rings */
  228. struct be_rx_obj rx_obj[MAX_RSS_QS + 1]; /* one default non-rss Q */
  229. u32 num_rx_qs;
  230. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  231. u8 msix_vec_next_idx;
  232. struct vlan_group *vlan_grp;
  233. u16 vlans_added;
  234. u16 max_vlans; /* Number of vlans supported */
  235. u8 vlan_tag[VLAN_N_VID];
  236. u8 vlan_prio_bmap; /* Available Priority BitMap */
  237. u16 recommended_prio; /* Recommended Priority */
  238. struct be_dma_mem mc_cmd_mem;
  239. struct be_dma_mem stats_cmd;
  240. /* Work queue used to perform periodic tasks like getting statistics */
  241. struct delayed_work work;
  242. /* Ethtool knobs and info */
  243. bool rx_csum; /* BE card must perform rx-checksumming */
  244. char fw_ver[FW_VER_LEN];
  245. u32 if_handle; /* Used to configure filtering */
  246. u32 pmac_id; /* MAC addr handle used by BE card */
  247. bool eeh_err;
  248. bool link_up;
  249. u32 port_num;
  250. bool promiscuous;
  251. bool wol;
  252. u32 function_mode;
  253. u32 function_caps;
  254. u32 rx_fc; /* Rx flow control */
  255. u32 tx_fc; /* Tx flow control */
  256. bool ue_detected;
  257. bool stats_ioctl_sent;
  258. int link_speed;
  259. u8 port_type;
  260. u8 transceiver;
  261. u8 autoneg;
  262. u8 generation; /* BladeEngine ASIC generation */
  263. u32 flash_status;
  264. struct completion flash_compl;
  265. bool sriov_enabled;
  266. struct be_vf_cfg vf_cfg[BE_MAX_VF];
  267. u8 is_virtfn;
  268. u32 sli_family;
  269. };
  270. #define be_physfn(adapter) (!adapter->is_virtfn)
  271. /* BladeEngine Generation numbers */
  272. #define BE_GEN2 2
  273. #define BE_GEN3 3
  274. #define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3)
  275. extern const struct ethtool_ops be_ethtool_ops;
  276. #define tx_stats(adapter) (&adapter->tx_stats)
  277. #define rx_stats(rxo) (&rxo->stats)
  278. #define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
  279. #define for_all_rx_queues(adapter, rxo, i) \
  280. for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
  281. i++, rxo++)
  282. /* Just skip the first default non-rss queue */
  283. #define for_all_rss_queues(adapter, rxo, i) \
  284. for (i = 0, rxo = &adapter->rx_obj[i+1]; i < (adapter->num_rx_qs - 1);\
  285. i++, rxo++)
  286. #define PAGE_SHIFT_4K 12
  287. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  288. /* Returns number of pages spanned by the data starting at the given addr */
  289. #define PAGES_4K_SPANNED(_address, size) \
  290. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  291. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  292. /* Byte offset into the page corresponding to given address */
  293. #define OFFSET_IN_PAGE(addr) \
  294. ((size_t)(addr) & (PAGE_SIZE_4K-1))
  295. /* Returns bit offset within a DWORD of a bitfield */
  296. #define AMAP_BIT_OFFSET(_struct, field) \
  297. (((size_t)&(((_struct *)0)->field))%32)
  298. /* Returns the bit mask of the field that is NOT shifted into location. */
  299. static inline u32 amap_mask(u32 bitsize)
  300. {
  301. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  302. }
  303. static inline void
  304. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  305. {
  306. u32 *dw = (u32 *) ptr + dw_offset;
  307. *dw &= ~(mask << offset);
  308. *dw |= (mask & value) << offset;
  309. }
  310. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  311. amap_set(ptr, \
  312. offsetof(_struct, field)/32, \
  313. amap_mask(sizeof(((_struct *)0)->field)), \
  314. AMAP_BIT_OFFSET(_struct, field), \
  315. val)
  316. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  317. {
  318. u32 *dw = (u32 *) ptr;
  319. return mask & (*(dw + dw_offset) >> offset);
  320. }
  321. #define AMAP_GET_BITS(_struct, field, ptr) \
  322. amap_get(ptr, \
  323. offsetof(_struct, field)/32, \
  324. amap_mask(sizeof(((_struct *)0)->field)), \
  325. AMAP_BIT_OFFSET(_struct, field))
  326. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  327. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  328. static inline void swap_dws(void *wrb, int len)
  329. {
  330. #ifdef __BIG_ENDIAN
  331. u32 *dw = wrb;
  332. BUG_ON(len % 4);
  333. do {
  334. *dw = cpu_to_le32(*dw);
  335. dw++;
  336. len -= 4;
  337. } while (len);
  338. #endif /* __BIG_ENDIAN */
  339. }
  340. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  341. {
  342. u8 val = 0;
  343. if (ip_hdr(skb)->version == 4)
  344. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  345. else if (ip_hdr(skb)->version == 6)
  346. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  347. return val;
  348. }
  349. static inline u8 is_udp_pkt(struct sk_buff *skb)
  350. {
  351. u8 val = 0;
  352. if (ip_hdr(skb)->version == 4)
  353. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  354. else if (ip_hdr(skb)->version == 6)
  355. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  356. return val;
  357. }
  358. static inline void be_check_sriov_fn_type(struct be_adapter *adapter)
  359. {
  360. u8 data;
  361. u32 sli_intf;
  362. if (lancer_chip(adapter)) {
  363. pci_read_config_dword(adapter->pdev, SLI_INTF_REG_OFFSET,
  364. &sli_intf);
  365. adapter->is_virtfn = (sli_intf & SLI_INTF_FT_MASK) ? 1 : 0;
  366. } else {
  367. pci_write_config_byte(adapter->pdev, 0xFE, 0xAA);
  368. pci_read_config_byte(adapter->pdev, 0xFE, &data);
  369. adapter->is_virtfn = (data != 0xAA);
  370. }
  371. }
  372. static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
  373. {
  374. u32 addr;
  375. addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
  376. mac[5] = (u8)(addr & 0xFF);
  377. mac[4] = (u8)((addr >> 8) & 0xFF);
  378. mac[3] = (u8)((addr >> 16) & 0xFF);
  379. mac[2] = 0xC9;
  380. mac[1] = 0x00;
  381. mac[0] = 0x00;
  382. }
  383. extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  384. u16 num_popped);
  385. extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
  386. extern void netdev_stats_update(struct be_adapter *adapter);
  387. extern int be_load_fw(struct be_adapter *adapter, u8 *func);
  388. #endif /* BE_H */