boot.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include <linux/wl12xx.h>
  25. #include <linux/export.h>
  26. #include "debug.h"
  27. #include "acx.h"
  28. #include "reg.h"
  29. #include "boot.h"
  30. #include "io.h"
  31. #include "event.h"
  32. #include "rx.h"
  33. static void wl1271_boot_set_ecpu_ctrl(struct wl1271 *wl, u32 flag)
  34. {
  35. u32 cpu_ctrl;
  36. /* 10.5.0 run the firmware (I) */
  37. cpu_ctrl = wl1271_read32(wl, ACX_REG_ECPU_CONTROL);
  38. /* 10.5.1 run the firmware (II) */
  39. cpu_ctrl |= flag;
  40. wl1271_write32(wl, ACX_REG_ECPU_CONTROL, cpu_ctrl);
  41. }
  42. static unsigned int wl12xx_get_fw_ver_quirks(struct wl1271 *wl)
  43. {
  44. unsigned int quirks = 0;
  45. unsigned int *fw_ver = wl->chip.fw_ver;
  46. /* Only new station firmwares support routing fw logs to the host */
  47. if ((fw_ver[FW_VER_IF_TYPE] == FW_VER_IF_TYPE_STA) &&
  48. (fw_ver[FW_VER_MINOR] < FW_VER_MINOR_FWLOG_STA_MIN))
  49. quirks |= WL12XX_QUIRK_FWLOG_NOT_IMPLEMENTED;
  50. /* This feature is not yet supported for AP mode */
  51. if (fw_ver[FW_VER_IF_TYPE] == FW_VER_IF_TYPE_AP)
  52. quirks |= WL12XX_QUIRK_FWLOG_NOT_IMPLEMENTED;
  53. return quirks;
  54. }
  55. static void wl1271_parse_fw_ver(struct wl1271 *wl)
  56. {
  57. int ret;
  58. ret = sscanf(wl->chip.fw_ver_str + 4, "%u.%u.%u.%u.%u",
  59. &wl->chip.fw_ver[0], &wl->chip.fw_ver[1],
  60. &wl->chip.fw_ver[2], &wl->chip.fw_ver[3],
  61. &wl->chip.fw_ver[4]);
  62. if (ret != 5) {
  63. wl1271_warning("fw version incorrect value");
  64. memset(wl->chip.fw_ver, 0, sizeof(wl->chip.fw_ver));
  65. return;
  66. }
  67. /* Check if any quirks are needed with older fw versions */
  68. wl->quirks |= wl12xx_get_fw_ver_quirks(wl);
  69. }
  70. static void wl1271_boot_fw_version(struct wl1271 *wl)
  71. {
  72. struct wl1271_static_data *static_data;
  73. static_data = kmalloc(sizeof(*static_data), GFP_DMA);
  74. if (!static_data) {
  75. __WARN();
  76. return;
  77. }
  78. wl1271_read(wl, wl->cmd_box_addr, static_data, sizeof(*static_data),
  79. false);
  80. strncpy(wl->chip.fw_ver_str, static_data->fw_version,
  81. sizeof(wl->chip.fw_ver_str));
  82. kfree(static_data);
  83. /* make sure the string is NULL-terminated */
  84. wl->chip.fw_ver_str[sizeof(wl->chip.fw_ver_str) - 1] = '\0';
  85. wl1271_parse_fw_ver(wl);
  86. }
  87. static int wl1271_boot_upload_firmware_chunk(struct wl1271 *wl, void *buf,
  88. size_t fw_data_len, u32 dest)
  89. {
  90. struct wlcore_partition_set partition;
  91. int addr, chunk_num, partition_limit;
  92. u8 *p, *chunk;
  93. /* whal_FwCtrl_LoadFwImageSm() */
  94. wl1271_debug(DEBUG_BOOT, "starting firmware upload");
  95. wl1271_debug(DEBUG_BOOT, "fw_data_len %zd chunk_size %d",
  96. fw_data_len, CHUNK_SIZE);
  97. if ((fw_data_len % 4) != 0) {
  98. wl1271_error("firmware length not multiple of four");
  99. return -EIO;
  100. }
  101. chunk = kmalloc(CHUNK_SIZE, GFP_KERNEL);
  102. if (!chunk) {
  103. wl1271_error("allocation for firmware upload chunk failed");
  104. return -ENOMEM;
  105. }
  106. memcpy(&partition, &wl->ptable[PART_DOWN], sizeof(partition));
  107. partition.mem.start = dest;
  108. wlcore_set_partition(wl, &partition);
  109. /* 10.1 set partition limit and chunk num */
  110. chunk_num = 0;
  111. partition_limit = wl->ptable[PART_DOWN].mem.size;
  112. while (chunk_num < fw_data_len / CHUNK_SIZE) {
  113. /* 10.2 update partition, if needed */
  114. addr = dest + (chunk_num + 2) * CHUNK_SIZE;
  115. if (addr > partition_limit) {
  116. addr = dest + chunk_num * CHUNK_SIZE;
  117. partition_limit = chunk_num * CHUNK_SIZE +
  118. wl->ptable[PART_DOWN].mem.size;
  119. partition.mem.start = addr;
  120. wlcore_set_partition(wl, &partition);
  121. }
  122. /* 10.3 upload the chunk */
  123. addr = dest + chunk_num * CHUNK_SIZE;
  124. p = buf + chunk_num * CHUNK_SIZE;
  125. memcpy(chunk, p, CHUNK_SIZE);
  126. wl1271_debug(DEBUG_BOOT, "uploading fw chunk 0x%p to 0x%x",
  127. p, addr);
  128. wl1271_write(wl, addr, chunk, CHUNK_SIZE, false);
  129. chunk_num++;
  130. }
  131. /* 10.4 upload the last chunk */
  132. addr = dest + chunk_num * CHUNK_SIZE;
  133. p = buf + chunk_num * CHUNK_SIZE;
  134. memcpy(chunk, p, fw_data_len % CHUNK_SIZE);
  135. wl1271_debug(DEBUG_BOOT, "uploading fw last chunk (%zd B) 0x%p to 0x%x",
  136. fw_data_len % CHUNK_SIZE, p, addr);
  137. wl1271_write(wl, addr, chunk, fw_data_len % CHUNK_SIZE, false);
  138. kfree(chunk);
  139. return 0;
  140. }
  141. static int wl1271_boot_upload_firmware(struct wl1271 *wl)
  142. {
  143. u32 chunks, addr, len;
  144. int ret = 0;
  145. u8 *fw;
  146. fw = wl->fw;
  147. chunks = be32_to_cpup((__be32 *) fw);
  148. fw += sizeof(u32);
  149. wl1271_debug(DEBUG_BOOT, "firmware chunks to be uploaded: %u", chunks);
  150. while (chunks--) {
  151. addr = be32_to_cpup((__be32 *) fw);
  152. fw += sizeof(u32);
  153. len = be32_to_cpup((__be32 *) fw);
  154. fw += sizeof(u32);
  155. if (len > 300000) {
  156. wl1271_info("firmware chunk too long: %u", len);
  157. return -EINVAL;
  158. }
  159. wl1271_debug(DEBUG_BOOT, "chunk %d addr 0x%x len %u",
  160. chunks, addr, len);
  161. ret = wl1271_boot_upload_firmware_chunk(wl, fw, len, addr);
  162. if (ret != 0)
  163. break;
  164. fw += len;
  165. }
  166. return ret;
  167. }
  168. static int wl1271_boot_upload_nvs(struct wl1271 *wl)
  169. {
  170. size_t nvs_len, burst_len;
  171. int i;
  172. u32 dest_addr, val;
  173. u8 *nvs_ptr, *nvs_aligned;
  174. if (wl->nvs == NULL)
  175. return -ENODEV;
  176. if (wl->chip.id == CHIP_ID_1283_PG20) {
  177. struct wl128x_nvs_file *nvs = (struct wl128x_nvs_file *)wl->nvs;
  178. if (wl->nvs_len == sizeof(struct wl128x_nvs_file)) {
  179. if (nvs->general_params.dual_mode_select)
  180. wl->enable_11a = true;
  181. } else {
  182. wl1271_error("nvs size is not as expected: %zu != %zu",
  183. wl->nvs_len,
  184. sizeof(struct wl128x_nvs_file));
  185. kfree(wl->nvs);
  186. wl->nvs = NULL;
  187. wl->nvs_len = 0;
  188. return -EILSEQ;
  189. }
  190. /* only the first part of the NVS needs to be uploaded */
  191. nvs_len = sizeof(nvs->nvs);
  192. nvs_ptr = (u8 *)nvs->nvs;
  193. } else {
  194. struct wl1271_nvs_file *nvs =
  195. (struct wl1271_nvs_file *)wl->nvs;
  196. /*
  197. * FIXME: the LEGACY NVS image support (NVS's missing the 5GHz
  198. * band configurations) can be removed when those NVS files stop
  199. * floating around.
  200. */
  201. if (wl->nvs_len == sizeof(struct wl1271_nvs_file) ||
  202. wl->nvs_len == WL1271_INI_LEGACY_NVS_FILE_SIZE) {
  203. if (nvs->general_params.dual_mode_select)
  204. wl->enable_11a = true;
  205. }
  206. if (wl->nvs_len != sizeof(struct wl1271_nvs_file) &&
  207. (wl->nvs_len != WL1271_INI_LEGACY_NVS_FILE_SIZE ||
  208. wl->enable_11a)) {
  209. wl1271_error("nvs size is not as expected: %zu != %zu",
  210. wl->nvs_len, sizeof(struct wl1271_nvs_file));
  211. kfree(wl->nvs);
  212. wl->nvs = NULL;
  213. wl->nvs_len = 0;
  214. return -EILSEQ;
  215. }
  216. /* only the first part of the NVS needs to be uploaded */
  217. nvs_len = sizeof(nvs->nvs);
  218. nvs_ptr = (u8 *) nvs->nvs;
  219. }
  220. /* update current MAC address to NVS */
  221. nvs_ptr[11] = wl->addresses[0].addr[0];
  222. nvs_ptr[10] = wl->addresses[0].addr[1];
  223. nvs_ptr[6] = wl->addresses[0].addr[2];
  224. nvs_ptr[5] = wl->addresses[0].addr[3];
  225. nvs_ptr[4] = wl->addresses[0].addr[4];
  226. nvs_ptr[3] = wl->addresses[0].addr[5];
  227. /*
  228. * Layout before the actual NVS tables:
  229. * 1 byte : burst length.
  230. * 2 bytes: destination address.
  231. * n bytes: data to burst copy.
  232. *
  233. * This is ended by a 0 length, then the NVS tables.
  234. */
  235. /* FIXME: Do we need to check here whether the LSB is 1? */
  236. while (nvs_ptr[0]) {
  237. burst_len = nvs_ptr[0];
  238. dest_addr = (nvs_ptr[1] & 0xfe) | ((u32)(nvs_ptr[2] << 8));
  239. /*
  240. * Due to our new wl1271_translate_reg_addr function,
  241. * we need to add the REGISTER_BASE to the destination
  242. */
  243. dest_addr += REGISTERS_BASE;
  244. /* We move our pointer to the data */
  245. nvs_ptr += 3;
  246. for (i = 0; i < burst_len; i++) {
  247. if (nvs_ptr + 3 >= (u8 *) wl->nvs + nvs_len)
  248. goto out_badnvs;
  249. val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
  250. | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
  251. wl1271_debug(DEBUG_BOOT,
  252. "nvs burst write 0x%x: 0x%x",
  253. dest_addr, val);
  254. wl1271_write32(wl, dest_addr, val);
  255. nvs_ptr += 4;
  256. dest_addr += 4;
  257. }
  258. if (nvs_ptr >= (u8 *) wl->nvs + nvs_len)
  259. goto out_badnvs;
  260. }
  261. /*
  262. * We've reached the first zero length, the first NVS table
  263. * is located at an aligned offset which is at least 7 bytes further.
  264. * NOTE: The wl->nvs->nvs element must be first, in order to
  265. * simplify the casting, we assume it is at the beginning of
  266. * the wl->nvs structure.
  267. */
  268. nvs_ptr = (u8 *)wl->nvs +
  269. ALIGN(nvs_ptr - (u8 *)wl->nvs + 7, 4);
  270. if (nvs_ptr >= (u8 *) wl->nvs + nvs_len)
  271. goto out_badnvs;
  272. nvs_len -= nvs_ptr - (u8 *)wl->nvs;
  273. /* Now we must set the partition correctly */
  274. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  275. /* Copy the NVS tables to a new block to ensure alignment */
  276. nvs_aligned = kmemdup(nvs_ptr, nvs_len, GFP_KERNEL);
  277. if (!nvs_aligned)
  278. return -ENOMEM;
  279. /* And finally we upload the NVS tables */
  280. wl1271_write(wl, CMD_MBOX_ADDRESS, nvs_aligned, nvs_len, false);
  281. kfree(nvs_aligned);
  282. return 0;
  283. out_badnvs:
  284. wl1271_error("nvs data is malformed");
  285. return -EILSEQ;
  286. }
  287. static void wl1271_boot_enable_interrupts(struct wl1271 *wl)
  288. {
  289. wl1271_enable_interrupts(wl);
  290. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
  291. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  292. wl1271_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
  293. }
  294. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  295. {
  296. unsigned long timeout;
  297. u32 boot_data;
  298. /* perform soft reset */
  299. wl1271_write32(wl, ACX_REG_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  300. /* SOFT_RESET is self clearing */
  301. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  302. while (1) {
  303. boot_data = wl1271_read32(wl, ACX_REG_SLV_SOFT_RESET);
  304. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  305. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  306. break;
  307. if (time_after(jiffies, timeout)) {
  308. /* 1.2 check pWhalBus->uSelfClearTime if the
  309. * timeout was reached */
  310. wl1271_error("soft reset timeout");
  311. return -1;
  312. }
  313. udelay(SOFT_RESET_STALL_TIME);
  314. }
  315. /* disable Rx/Tx */
  316. wl1271_write32(wl, ENABLE, 0x0);
  317. /* disable auto calibration on start*/
  318. wl1271_write32(wl, SPARE_A2, 0xffff);
  319. return 0;
  320. }
  321. static int wl1271_boot_run_firmware(struct wl1271 *wl)
  322. {
  323. int loop, ret;
  324. u32 chip_id, intr;
  325. wl1271_boot_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
  326. chip_id = wl1271_read32(wl, CHIP_ID_B);
  327. wl1271_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
  328. if (chip_id != wl->chip.id) {
  329. wl1271_error("chip id doesn't match after firmware boot");
  330. return -EIO;
  331. }
  332. /* wait for init to complete */
  333. loop = 0;
  334. while (loop++ < INIT_LOOP) {
  335. udelay(INIT_LOOP_DELAY);
  336. intr = wl1271_read32(wl, ACX_REG_INTERRUPT_NO_CLEAR);
  337. if (intr == 0xffffffff) {
  338. wl1271_error("error reading hardware complete "
  339. "init indication");
  340. return -EIO;
  341. }
  342. /* check that ACX_INTR_INIT_COMPLETE is enabled */
  343. else if (intr & WL1271_ACX_INTR_INIT_COMPLETE) {
  344. wl1271_write32(wl, ACX_REG_INTERRUPT_ACK,
  345. WL1271_ACX_INTR_INIT_COMPLETE);
  346. break;
  347. }
  348. }
  349. if (loop > INIT_LOOP) {
  350. wl1271_error("timeout waiting for the hardware to "
  351. "complete initialization");
  352. return -EIO;
  353. }
  354. /* get hardware config command mail box */
  355. wl->cmd_box_addr = wl1271_read32(wl, REG_COMMAND_MAILBOX_PTR);
  356. /* get hardware config event mail box */
  357. wl->event_box_addr = wl1271_read32(wl, REG_EVENT_MAILBOX_PTR);
  358. /* set the working partition to its "running" mode offset */
  359. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  360. wl1271_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
  361. wl->cmd_box_addr, wl->event_box_addr);
  362. wl1271_boot_fw_version(wl);
  363. /*
  364. * in case of full asynchronous mode the firmware event must be
  365. * ready to receive event from the command mailbox
  366. */
  367. /* unmask required mbox events */
  368. wl->event_mask = BSS_LOSE_EVENT_ID |
  369. SCAN_COMPLETE_EVENT_ID |
  370. ROLE_STOP_COMPLETE_EVENT_ID |
  371. RSSI_SNR_TRIGGER_0_EVENT_ID |
  372. PSPOLL_DELIVERY_FAILURE_EVENT_ID |
  373. SOFT_GEMINI_SENSE_EVENT_ID |
  374. PERIODIC_SCAN_REPORT_EVENT_ID |
  375. PERIODIC_SCAN_COMPLETE_EVENT_ID |
  376. DUMMY_PACKET_EVENT_ID |
  377. PEER_REMOVE_COMPLETE_EVENT_ID |
  378. BA_SESSION_RX_CONSTRAINT_EVENT_ID |
  379. REMAIN_ON_CHANNEL_COMPLETE_EVENT_ID |
  380. INACTIVE_STA_EVENT_ID |
  381. MAX_TX_RETRY_EVENT_ID |
  382. CHANNEL_SWITCH_COMPLETE_EVENT_ID;
  383. ret = wl1271_event_unmask(wl);
  384. if (ret < 0) {
  385. wl1271_error("EVENT mask setting failed");
  386. return ret;
  387. }
  388. wl1271_event_mbox_config(wl);
  389. /* firmware startup completed */
  390. return 0;
  391. }
  392. static int wl1271_boot_write_irq_polarity(struct wl1271 *wl)
  393. {
  394. u32 polarity;
  395. polarity = wl1271_top_reg_read(wl, OCP_REG_POLARITY);
  396. /* We use HIGH polarity, so unset the LOW bit */
  397. polarity &= ~POLARITY_LOW;
  398. wl1271_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  399. return 0;
  400. }
  401. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  402. {
  403. u16 spare_reg;
  404. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  405. spare_reg = wl1271_top_reg_read(wl, WL_SPARE_REG);
  406. if (spare_reg == 0xFFFF)
  407. return -EFAULT;
  408. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  409. wl1271_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  410. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  411. wl1271_top_reg_write(wl, SYS_CLK_CFG_REG,
  412. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  413. /* Delay execution for 15msec, to let the HW settle */
  414. mdelay(15);
  415. return 0;
  416. }
  417. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  418. {
  419. u16 tcxo_detection;
  420. tcxo_detection = wl1271_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  421. if (tcxo_detection & TCXO_DET_FAILED)
  422. return false;
  423. return true;
  424. }
  425. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  426. {
  427. u16 fref_detection;
  428. fref_detection = wl1271_top_reg_read(wl, FREF_CLK_DETECT_REG);
  429. if (fref_detection & FREF_CLK_DETECT_FAIL)
  430. return false;
  431. return true;
  432. }
  433. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  434. {
  435. wl1271_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  436. wl1271_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  437. wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  438. return 0;
  439. }
  440. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  441. {
  442. u16 spare_reg;
  443. u16 pll_config;
  444. u8 input_freq;
  445. /* Mask bits [3:1] in the sys_clk_cfg register */
  446. spare_reg = wl1271_top_reg_read(wl, WL_SPARE_REG);
  447. if (spare_reg == 0xFFFF)
  448. return -EFAULT;
  449. spare_reg |= BIT(2);
  450. wl1271_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  451. /* Handle special cases of the TCXO clock */
  452. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  453. wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  454. return wl128x_manually_configure_mcs_pll(wl);
  455. /* Set the input frequency according to the selected clock source */
  456. input_freq = (clk & 1) + 1;
  457. pll_config = wl1271_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  458. if (pll_config == 0xFFFF)
  459. return -EFAULT;
  460. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  461. pll_config |= MCS_PLL_ENABLE_HP;
  462. wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  463. return 0;
  464. }
  465. /*
  466. * WL128x has two clocks input - TCXO and FREF.
  467. * TCXO is the main clock of the device, while FREF is used to sync
  468. * between the GPS and the cellular modem.
  469. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  470. * as the WLAN/BT main clock.
  471. */
  472. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  473. {
  474. u16 sys_clk_cfg;
  475. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  476. if (wl->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  477. wl->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  478. if (!wl128x_switch_tcxo_to_fref(wl))
  479. return -EINVAL;
  480. goto fref_clk;
  481. }
  482. /* Query the HW, to determine which clock source we should use */
  483. sys_clk_cfg = wl1271_top_reg_read(wl, SYS_CLK_CFG_REG);
  484. if (sys_clk_cfg == 0xFFFF)
  485. return -EINVAL;
  486. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  487. goto fref_clk;
  488. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  489. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  490. wl->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  491. if (!wl128x_switch_tcxo_to_fref(wl))
  492. return -EINVAL;
  493. goto fref_clk;
  494. }
  495. /* TCXO clock is selected */
  496. if (!wl128x_is_tcxo_valid(wl))
  497. return -EINVAL;
  498. *selected_clock = wl->tcxo_clock;
  499. goto config_mcs_pll;
  500. fref_clk:
  501. /* FREF clock is selected */
  502. if (!wl128x_is_fref_valid(wl))
  503. return -EINVAL;
  504. *selected_clock = wl->ref_clock;
  505. config_mcs_pll:
  506. return wl128x_configure_mcs_pll(wl, *selected_clock);
  507. }
  508. static int wl127x_boot_clk(struct wl1271 *wl)
  509. {
  510. u32 pause;
  511. u32 clk;
  512. if (WL127X_PG_GET_MAJOR(wl->hw_pg_ver) < 3)
  513. wl->quirks |= WL12XX_QUIRK_END_OF_TRANSACTION;
  514. if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
  515. wl->ref_clock == CONF_REF_CLK_38_4_E ||
  516. wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  517. /* ref clk: 19.2/38.4/38.4-XTAL */
  518. clk = 0x3;
  519. else if (wl->ref_clock == CONF_REF_CLK_26_E ||
  520. wl->ref_clock == CONF_REF_CLK_52_E)
  521. /* ref clk: 26/52 */
  522. clk = 0x5;
  523. else
  524. return -EINVAL;
  525. if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
  526. u16 val;
  527. /* Set clock type (open drain) */
  528. val = wl1271_top_reg_read(wl, OCP_REG_CLK_TYPE);
  529. val &= FREF_CLK_TYPE_BITS;
  530. wl1271_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  531. /* Set clock pull mode (no pull) */
  532. val = wl1271_top_reg_read(wl, OCP_REG_CLK_PULL);
  533. val |= NO_PULL;
  534. wl1271_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  535. } else {
  536. u16 val;
  537. /* Set clock polarity */
  538. val = wl1271_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  539. val &= FREF_CLK_POLARITY_BITS;
  540. val |= CLK_REQ_OUTN_SEL;
  541. wl1271_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  542. }
  543. wl1271_write32(wl, PLL_PARAMETERS, clk);
  544. pause = wl1271_read32(wl, PLL_PARAMETERS);
  545. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  546. pause &= ~(WU_COUNTER_PAUSE_VAL);
  547. pause |= WU_COUNTER_PAUSE_VAL;
  548. wl1271_write32(wl, WU_COUNTER_PAUSE, pause);
  549. return 0;
  550. }
  551. /* uploads NVS and firmware */
  552. int wl1271_load_firmware(struct wl1271 *wl)
  553. {
  554. int ret = 0;
  555. u32 tmp, clk;
  556. int selected_clock = -1;
  557. if (wl->chip.id == CHIP_ID_1283_PG20) {
  558. ret = wl128x_boot_clk(wl, &selected_clock);
  559. if (ret < 0)
  560. goto out;
  561. } else {
  562. ret = wl127x_boot_clk(wl);
  563. if (ret < 0)
  564. goto out;
  565. }
  566. /* Continue the ELP wake up sequence */
  567. wl1271_write32(wl, WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  568. udelay(500);
  569. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  570. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  571. to be used by DRPw FW. The RTRIM value will be added by the FW
  572. before taking DRPw out of reset */
  573. wl1271_debug(DEBUG_BOOT, "DRPW_SCRATCH_START %08x", DRPW_SCRATCH_START);
  574. clk = wl1271_read32(wl, DRPW_SCRATCH_START);
  575. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  576. if (wl->chip.id == CHIP_ID_1283_PG20) {
  577. clk |= ((selected_clock & 0x3) << 1) << 4;
  578. } else {
  579. clk |= (wl->ref_clock << 1) << 4;
  580. }
  581. wl1271_write32(wl, DRPW_SCRATCH_START, clk);
  582. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  583. /* Disable interrupts */
  584. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  585. ret = wl1271_boot_soft_reset(wl);
  586. if (ret < 0)
  587. goto out;
  588. /* 2. start processing NVS file */
  589. ret = wl1271_boot_upload_nvs(wl);
  590. if (ret < 0)
  591. goto out;
  592. /* write firmware's last address (ie. it's length) to
  593. * ACX_EEPROMLESS_IND_REG */
  594. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  595. wl1271_write32(wl, ACX_EEPROMLESS_IND_REG, ACX_EEPROMLESS_IND_REG);
  596. tmp = wl1271_read32(wl, CHIP_ID_B);
  597. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  598. /* 6. read the EEPROM parameters */
  599. tmp = wl1271_read32(wl, SCR_PAD2);
  600. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  601. * to upload_fw) */
  602. if (wl->chip.id == CHIP_ID_1283_PG20)
  603. wl1271_top_reg_write(wl, SDIO_IO_DS, wl->conf.hci_io_ds);
  604. ret = wl1271_boot_upload_firmware(wl);
  605. if (ret < 0)
  606. goto out;
  607. out:
  608. return ret;
  609. }
  610. EXPORT_SYMBOL_GPL(wl1271_load_firmware);
  611. int wl1271_boot(struct wl1271 *wl)
  612. {
  613. int ret;
  614. /* upload NVS and firmware */
  615. ret = wl1271_load_firmware(wl);
  616. if (ret)
  617. return ret;
  618. /* 10.5 start firmware */
  619. ret = wl1271_boot_run_firmware(wl);
  620. if (ret < 0)
  621. goto out;
  622. ret = wl1271_boot_write_irq_polarity(wl);
  623. if (ret < 0)
  624. goto out;
  625. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
  626. WL1271_ACX_ALL_EVENTS_VECTOR);
  627. /* Enable firmware interrupts now */
  628. wl1271_boot_enable_interrupts(wl);
  629. wl1271_event_mbox_config(wl);
  630. out:
  631. return ret;
  632. }