pdaudiocf_core.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * Driver for Sound Core PDAudioCF soundcard
  3. *
  4. * Copyright (c) 2003 by Jaroslav Kysela <perex@perex.cz>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/delay.h>
  21. #include <sound/core.h>
  22. #include <sound/info.h>
  23. #include "pdaudiocf.h"
  24. #include <sound/initval.h>
  25. /*
  26. *
  27. */
  28. static unsigned char pdacf_ak4117_read(void *private_data, unsigned char reg)
  29. {
  30. struct snd_pdacf *chip = private_data;
  31. unsigned long timeout;
  32. unsigned long flags;
  33. unsigned char res;
  34. spin_lock_irqsave(&chip->ak4117_lock, flags);
  35. timeout = 1000;
  36. while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  37. udelay(5);
  38. if (--timeout == 0) {
  39. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  40. snd_printk(KERN_ERR "AK4117 ready timeout (read)\n");
  41. return 0;
  42. }
  43. }
  44. pdacf_reg_write(chip, PDAUDIOCF_REG_AK_IFR, (u16)reg << 8);
  45. timeout = 1000;
  46. while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  47. udelay(5);
  48. if (--timeout == 0) {
  49. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  50. snd_printk(KERN_ERR "AK4117 read timeout (read2)\n");
  51. return 0;
  52. }
  53. }
  54. res = (unsigned char)pdacf_reg_read(chip, PDAUDIOCF_REG_AK_IFR);
  55. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  56. return res;
  57. }
  58. static void pdacf_ak4117_write(void *private_data, unsigned char reg, unsigned char val)
  59. {
  60. struct snd_pdacf *chip = private_data;
  61. unsigned long timeout;
  62. unsigned long flags;
  63. spin_lock_irqsave(&chip->ak4117_lock, flags);
  64. timeout = 1000;
  65. while (inw(chip->port + PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  66. udelay(5);
  67. if (--timeout == 0) {
  68. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  69. snd_printk(KERN_ERR "AK4117 ready timeout (write)\n");
  70. return;
  71. }
  72. }
  73. outw((u16)reg << 8 | val | (1<<13), chip->port + PDAUDIOCF_REG_AK_IFR);
  74. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  75. }
  76. #if 0
  77. void pdacf_dump(struct snd_pdacf *chip)
  78. {
  79. printk(KERN_DEBUG "PDAUDIOCF DUMP (0x%lx):\n", chip->port);
  80. printk(KERN_DEBUG "WPD : 0x%x\n",
  81. inw(chip->port + PDAUDIOCF_REG_WDP));
  82. printk(KERN_DEBUG "RDP : 0x%x\n",
  83. inw(chip->port + PDAUDIOCF_REG_RDP));
  84. printk(KERN_DEBUG "TCR : 0x%x\n",
  85. inw(chip->port + PDAUDIOCF_REG_TCR));
  86. printk(KERN_DEBUG "SCR : 0x%x\n",
  87. inw(chip->port + PDAUDIOCF_REG_SCR));
  88. printk(KERN_DEBUG "ISR : 0x%x\n",
  89. inw(chip->port + PDAUDIOCF_REG_ISR));
  90. printk(KERN_DEBUG "IER : 0x%x\n",
  91. inw(chip->port + PDAUDIOCF_REG_IER));
  92. printk(KERN_DEBUG "AK_IFR : 0x%x\n",
  93. inw(chip->port + PDAUDIOCF_REG_AK_IFR));
  94. }
  95. #endif
  96. static int pdacf_reset(struct snd_pdacf *chip, int powerdown)
  97. {
  98. u16 val;
  99. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  100. val |= PDAUDIOCF_PDN;
  101. val &= ~PDAUDIOCF_RECORD; /* for sure */
  102. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  103. udelay(5);
  104. val |= PDAUDIOCF_RST;
  105. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  106. udelay(200);
  107. val &= ~PDAUDIOCF_RST;
  108. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  109. udelay(5);
  110. if (!powerdown) {
  111. val &= ~PDAUDIOCF_PDN;
  112. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  113. udelay(200);
  114. }
  115. return 0;
  116. }
  117. void pdacf_reinit(struct snd_pdacf *chip, int resume)
  118. {
  119. pdacf_reset(chip, 0);
  120. if (resume)
  121. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, chip->suspend_reg_scr);
  122. snd_ak4117_reinit(chip->ak4117);
  123. pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, chip->regmap[PDAUDIOCF_REG_TCR>>1]);
  124. pdacf_reg_write(chip, PDAUDIOCF_REG_IER, chip->regmap[PDAUDIOCF_REG_IER>>1]);
  125. }
  126. static void pdacf_proc_read(struct snd_info_entry * entry,
  127. struct snd_info_buffer *buffer)
  128. {
  129. struct snd_pdacf *chip = entry->private_data;
  130. u16 tmp;
  131. snd_iprintf(buffer, "PDAudioCF\n\n");
  132. tmp = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  133. snd_iprintf(buffer, "FPGA revision : 0x%x\n", PDAUDIOCF_FPGAREV(tmp));
  134. }
  135. static void pdacf_proc_init(struct snd_pdacf *chip)
  136. {
  137. struct snd_info_entry *entry;
  138. if (! snd_card_proc_new(chip->card, "pdaudiocf", &entry))
  139. snd_info_set_text_ops(entry, chip, pdacf_proc_read);
  140. }
  141. struct snd_pdacf *snd_pdacf_create(struct snd_card *card)
  142. {
  143. struct snd_pdacf *chip;
  144. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  145. if (chip == NULL)
  146. return NULL;
  147. chip->card = card;
  148. spin_lock_init(&chip->reg_lock);
  149. spin_lock_init(&chip->ak4117_lock);
  150. tasklet_init(&chip->tq, pdacf_tasklet, (unsigned long)chip);
  151. card->private_data = chip;
  152. pdacf_proc_init(chip);
  153. return chip;
  154. }
  155. static void snd_pdacf_ak4117_change(struct ak4117 *ak4117, unsigned char c0, unsigned char c1)
  156. {
  157. struct snd_pdacf *chip = ak4117->change_callback_private;
  158. unsigned long flags;
  159. u16 val;
  160. if (!(c0 & AK4117_UNLCK))
  161. return;
  162. spin_lock_irqsave(&chip->reg_lock, flags);
  163. val = chip->regmap[PDAUDIOCF_REG_SCR>>1];
  164. if (ak4117->rcs0 & AK4117_UNLCK)
  165. val |= PDAUDIOCF_BLUE_LED_OFF;
  166. else
  167. val &= ~PDAUDIOCF_BLUE_LED_OFF;
  168. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  169. spin_unlock_irqrestore(&chip->reg_lock, flags);
  170. }
  171. int snd_pdacf_ak4117_create(struct snd_pdacf *chip)
  172. {
  173. int err;
  174. u16 val;
  175. /* design note: if we unmask PLL unlock, parity, valid, audio or auto bit interrupts */
  176. /* from AK4117 then INT1 pin from AK4117 will be high all time, because PCMCIA interrupts are */
  177. /* egde based and FPGA does logical OR for all interrupt sources, we cannot use these */
  178. /* high-rate sources */
  179. static unsigned char pgm[5] = {
  180. AK4117_XTL_24_576M | AK4117_EXCT, /* AK4117_REG_PWRDN */
  181. AK4117_CM_PLL_XTAL | AK4117_PKCS_128fs | AK4117_XCKS_128fs, /* AK4117_REQ_CLOCK */
  182. AK4117_EFH_1024LRCLK | AK4117_DIF_24R | AK4117_IPS, /* AK4117_REG_IO */
  183. 0xff, /* AK4117_REG_INT0_MASK */
  184. AK4117_MAUTO | AK4117_MAUD | AK4117_MULK | AK4117_MPAR | AK4117_MV, /* AK4117_REG_INT1_MASK */
  185. };
  186. err = pdacf_reset(chip, 0);
  187. if (err < 0)
  188. return err;
  189. err = snd_ak4117_create(chip->card, pdacf_ak4117_read, pdacf_ak4117_write, pgm, chip, &chip->ak4117);
  190. if (err < 0)
  191. return err;
  192. val = pdacf_reg_read(chip, PDAUDIOCF_REG_TCR);
  193. #if 1 /* normal operation */
  194. val &= ~(PDAUDIOCF_ELIMAKMBIT|PDAUDIOCF_TESTDATASEL);
  195. #else /* debug */
  196. val |= PDAUDIOCF_ELIMAKMBIT;
  197. val &= ~PDAUDIOCF_TESTDATASEL;
  198. #endif
  199. pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, val);
  200. /* setup the FPGA to match AK4117 setup */
  201. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  202. val &= ~(PDAUDIOCF_CLKDIV0 | PDAUDIOCF_CLKDIV1); /* use 24.576Mhz clock */
  203. val &= ~(PDAUDIOCF_RED_LED_OFF|PDAUDIOCF_BLUE_LED_OFF);
  204. val |= PDAUDIOCF_DATAFMT0 | PDAUDIOCF_DATAFMT1; /* 24-bit data */
  205. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  206. /* setup LEDs and IRQ */
  207. val = pdacf_reg_read(chip, PDAUDIOCF_REG_IER);
  208. val &= ~(PDAUDIOCF_IRQLVLEN0 | PDAUDIOCF_IRQLVLEN1);
  209. val &= ~(PDAUDIOCF_BLUEDUTY0 | PDAUDIOCF_REDDUTY0 | PDAUDIOCF_REDDUTY1);
  210. val |= PDAUDIOCF_BLUEDUTY1 | PDAUDIOCF_HALFRATE;
  211. val |= PDAUDIOCF_IRQOVREN | PDAUDIOCF_IRQAKMEN;
  212. pdacf_reg_write(chip, PDAUDIOCF_REG_IER, val);
  213. chip->ak4117->change_callback_private = chip;
  214. chip->ak4117->change_callback = snd_pdacf_ak4117_change;
  215. /* update LED status */
  216. snd_pdacf_ak4117_change(chip->ak4117, AK4117_UNLCK, 0);
  217. return 0;
  218. }
  219. void snd_pdacf_powerdown(struct snd_pdacf *chip)
  220. {
  221. u16 val;
  222. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  223. chip->suspend_reg_scr = val;
  224. val |= PDAUDIOCF_RED_LED_OFF | PDAUDIOCF_BLUE_LED_OFF;
  225. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  226. /* disable interrupts, but use direct write to preserve old register value in chip->regmap */
  227. val = inw(chip->port + PDAUDIOCF_REG_IER);
  228. val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);
  229. outw(val, chip->port + PDAUDIOCF_REG_IER);
  230. pdacf_reset(chip, 1);
  231. }
  232. #ifdef CONFIG_PM
  233. int snd_pdacf_suspend(struct snd_pdacf *chip, pm_message_t state)
  234. {
  235. u16 val;
  236. snd_power_change_state(chip->card, SNDRV_CTL_POWER_D3hot);
  237. snd_pcm_suspend_all(chip->pcm);
  238. /* disable interrupts, but use direct write to preserve old register value in chip->regmap */
  239. val = inw(chip->port + PDAUDIOCF_REG_IER);
  240. val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);
  241. outw(val, chip->port + PDAUDIOCF_REG_IER);
  242. chip->chip_status |= PDAUDIOCF_STAT_IS_SUSPENDED; /* ignore interrupts from now */
  243. snd_pdacf_powerdown(chip);
  244. return 0;
  245. }
  246. static inline int check_signal(struct snd_pdacf *chip)
  247. {
  248. return (chip->ak4117->rcs0 & AK4117_UNLCK) == 0;
  249. }
  250. int snd_pdacf_resume(struct snd_pdacf *chip)
  251. {
  252. int timeout = 40;
  253. pdacf_reinit(chip, 1);
  254. /* wait for AK4117's PLL */
  255. while (timeout-- > 0 &&
  256. (snd_ak4117_external_rate(chip->ak4117) <= 0 || !check_signal(chip)))
  257. mdelay(1);
  258. chip->chip_status &= ~PDAUDIOCF_STAT_IS_SUSPENDED;
  259. snd_power_change_state(chip->card, SNDRV_CTL_POWER_D0);
  260. return 0;
  261. }
  262. #endif