hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __HW_H__
  19. #define __HW_H__
  20. #include "global.h"
  21. /***************************************************
  22. * Definition IGA1 Design Method of CRTC Registers *
  23. ****************************************************/
  24. #define IGA1_HOR_TOTAL_FORMULA(x) (((x)/8)-5)
  25. #define IGA1_HOR_ADDR_FORMULA(x) (((x)/8)-1)
  26. #define IGA1_HOR_BLANK_START_FORMULA(x) (((x)/8)-1)
  27. #define IGA1_HOR_BLANK_END_FORMULA(x, y) (((x+y)/8)-1)
  28. #define IGA1_HOR_SYNC_START_FORMULA(x) ((x)/8)
  29. #define IGA1_HOR_SYNC_END_FORMULA(x, y) ((x+y)/8)
  30. #define IGA1_VER_TOTAL_FORMULA(x) ((x)-2)
  31. #define IGA1_VER_ADDR_FORMULA(x) ((x)-1)
  32. #define IGA1_VER_BLANK_START_FORMULA(x) ((x)-1)
  33. #define IGA1_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  34. #define IGA1_VER_SYNC_START_FORMULA(x) ((x)-1)
  35. #define IGA1_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  36. /***************************************************
  37. ** Definition IGA2 Design Method of CRTC Registers *
  38. ****************************************************/
  39. #define IGA2_HOR_TOTAL_FORMULA(x) ((x)-1)
  40. #define IGA2_HOR_ADDR_FORMULA(x) ((x)-1)
  41. #define IGA2_HOR_BLANK_START_FORMULA(x) ((x)-1)
  42. #define IGA2_HOR_BLANK_END_FORMULA(x, y) ((x+y)-1)
  43. #define IGA2_HOR_SYNC_START_FORMULA(x) ((x)-1)
  44. #define IGA2_HOR_SYNC_END_FORMULA(x, y) ((x+y)-1)
  45. #define IGA2_VER_TOTAL_FORMULA(x) ((x)-1)
  46. #define IGA2_VER_ADDR_FORMULA(x) ((x)-1)
  47. #define IGA2_VER_BLANK_START_FORMULA(x) ((x)-1)
  48. #define IGA2_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  49. #define IGA2_VER_SYNC_START_FORMULA(x) ((x)-1)
  50. #define IGA2_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  51. /**********************************************************/
  52. /* Definition IGA2 Design Method of CRTC Shadow Registers */
  53. /**********************************************************/
  54. #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5)
  55. #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1)
  56. #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2)
  57. #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1)
  58. #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1)
  59. #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1)
  60. #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x)
  61. #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y)
  62. /* Define Register Number for IGA1 CRTC Timing */
  63. /* location: {CR00,0,7},{CR36,3,3} */
  64. #define IGA1_HOR_TOTAL_REG_NUM 2
  65. /* location: {CR01,0,7} */
  66. #define IGA1_HOR_ADDR_REG_NUM 1
  67. /* location: {CR02,0,7} */
  68. #define IGA1_HOR_BLANK_START_REG_NUM 1
  69. /* location: {CR03,0,4},{CR05,7,7},{CR33,5,5} */
  70. #define IGA1_HOR_BLANK_END_REG_NUM 3
  71. /* location: {CR04,0,7},{CR33,4,4} */
  72. #define IGA1_HOR_SYNC_START_REG_NUM 2
  73. /* location: {CR05,0,4} */
  74. #define IGA1_HOR_SYNC_END_REG_NUM 1
  75. /* location: {CR06,0,7},{CR07,0,0},{CR07,5,5},{CR35,0,0} */
  76. #define IGA1_VER_TOTAL_REG_NUM 4
  77. /* location: {CR12,0,7},{CR07,1,1},{CR07,6,6},{CR35,2,2} */
  78. #define IGA1_VER_ADDR_REG_NUM 4
  79. /* location: {CR15,0,7},{CR07,3,3},{CR09,5,5},{CR35,3,3} */
  80. #define IGA1_VER_BLANK_START_REG_NUM 4
  81. /* location: {CR16,0,7} */
  82. #define IGA1_VER_BLANK_END_REG_NUM 1
  83. /* location: {CR10,0,7},{CR07,2,2},{CR07,7,7},{CR35,1,1} */
  84. #define IGA1_VER_SYNC_START_REG_NUM 4
  85. /* location: {CR11,0,3} */
  86. #define IGA1_VER_SYNC_END_REG_NUM 1
  87. /* Define Register Number for IGA2 Shadow CRTC Timing */
  88. /* location: {CR6D,0,7},{CR71,3,3} */
  89. #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2
  90. /* location: {CR6E,0,7} */
  91. #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1
  92. /* location: {CR6F,0,7},{CR71,0,2} */
  93. #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2
  94. /* location: {CR70,0,7},{CR71,4,6} */
  95. #define IGA2_SHADOW_VER_ADDR_REG_NUM 2
  96. /* location: {CR72,0,7},{CR74,4,6} */
  97. #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2
  98. /* location: {CR73,0,7},{CR74,0,2} */
  99. #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2
  100. /* location: {CR75,0,7},{CR76,4,6} */
  101. #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2
  102. /* location: {CR76,0,3} */
  103. #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1
  104. /* Define Register Number for IGA2 CRTC Timing */
  105. /* location: {CR50,0,7},{CR55,0,3} */
  106. #define IGA2_HOR_TOTAL_REG_NUM 2
  107. /* location: {CR51,0,7},{CR55,4,6} */
  108. #define IGA2_HOR_ADDR_REG_NUM 2
  109. /* location: {CR52,0,7},{CR54,0,2} */
  110. #define IGA2_HOR_BLANK_START_REG_NUM 2
  111. /* location: CLE266: {CR53,0,7},{CR54,3,5} => CLE266's CR5D[6]
  112. is reserved, so it may have problem to set 1600x1200 on IGA2. */
  113. /* Others: {CR53,0,7},{CR54,3,5},{CR5D,6,6} */
  114. #define IGA2_HOR_BLANK_END_REG_NUM 3
  115. /* location: {CR56,0,7},{CR54,6,7},{CR5C,7,7} */
  116. /* VT3314 and Later: {CR56,0,7},{CR54,6,7},{CR5C,7,7}, {CR5D,7,7} */
  117. #define IGA2_HOR_SYNC_START_REG_NUM 4
  118. /* location: {CR57,0,7},{CR5C,6,6} */
  119. #define IGA2_HOR_SYNC_END_REG_NUM 2
  120. /* location: {CR58,0,7},{CR5D,0,2} */
  121. #define IGA2_VER_TOTAL_REG_NUM 2
  122. /* location: {CR59,0,7},{CR5D,3,5} */
  123. #define IGA2_VER_ADDR_REG_NUM 2
  124. /* location: {CR5A,0,7},{CR5C,0,2} */
  125. #define IGA2_VER_BLANK_START_REG_NUM 2
  126. /* location: {CR5E,0,7},{CR5C,3,5} */
  127. #define IGA2_VER_BLANK_END_REG_NUM 2
  128. /* location: {CR5E,0,7},{CR5F,5,7} */
  129. #define IGA2_VER_SYNC_START_REG_NUM 2
  130. /* location: {CR5F,0,4} */
  131. #define IGA2_VER_SYNC_END_REG_NUM 1
  132. /* Define Fetch Count Register*/
  133. /* location: {SR1C,0,7},{SR1D,0,1} */
  134. #define IGA1_FETCH_COUNT_REG_NUM 2
  135. /* 16 bytes alignment. */
  136. #define IGA1_FETCH_COUNT_ALIGN_BYTE 16
  137. /* x: H resolution, y: color depth */
  138. #define IGA1_FETCH_COUNT_PATCH_VALUE 4
  139. #define IGA1_FETCH_COUNT_FORMULA(x, y) \
  140. (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE)
  141. /* location: {CR65,0,7},{CR67,2,3} */
  142. #define IGA2_FETCH_COUNT_REG_NUM 2
  143. #define IGA2_FETCH_COUNT_ALIGN_BYTE 16
  144. #define IGA2_FETCH_COUNT_PATCH_VALUE 0
  145. #define IGA2_FETCH_COUNT_FORMULA(x, y) \
  146. (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE)
  147. /* Staring Address*/
  148. /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */
  149. #define IGA1_STARTING_ADDR_REG_NUM 4
  150. /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */
  151. #define IGA2_STARTING_ADDR_REG_NUM 3
  152. /* Define Display OFFSET*/
  153. /* These value are by HW suggested value*/
  154. /* location: {SR17,0,7} */
  155. #define K800_IGA1_FIFO_MAX_DEPTH 384
  156. /* location: {SR16,0,5},{SR16,7,7} */
  157. #define K800_IGA1_FIFO_THRESHOLD 328
  158. /* location: {SR18,0,5},{SR18,7,7} */
  159. #define K800_IGA1_FIFO_HIGH_THRESHOLD 296
  160. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  161. /* because HW only 5 bits */
  162. #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  163. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  164. #define K800_IGA2_FIFO_MAX_DEPTH 384
  165. /* location: {CR68,0,3},{CR95,4,6} */
  166. #define K800_IGA2_FIFO_THRESHOLD 328
  167. /* location: {CR92,0,3},{CR95,0,2} */
  168. #define K800_IGA2_FIFO_HIGH_THRESHOLD 296
  169. /* location: {CR94,0,6} */
  170. #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  171. /* location: {SR17,0,7} */
  172. #define P880_IGA1_FIFO_MAX_DEPTH 192
  173. /* location: {SR16,0,5},{SR16,7,7} */
  174. #define P880_IGA1_FIFO_THRESHOLD 128
  175. /* location: {SR18,0,5},{SR18,7,7} */
  176. #define P880_IGA1_FIFO_HIGH_THRESHOLD 64
  177. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  178. /* because HW only 5 bits */
  179. #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  180. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  181. #define P880_IGA2_FIFO_MAX_DEPTH 96
  182. /* location: {CR68,0,3},{CR95,4,6} */
  183. #define P880_IGA2_FIFO_THRESHOLD 64
  184. /* location: {CR92,0,3},{CR95,0,2} */
  185. #define P880_IGA2_FIFO_HIGH_THRESHOLD 32
  186. /* location: {CR94,0,6} */
  187. #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  188. /* VT3314 chipset*/
  189. /* location: {SR17,0,7} */
  190. #define CN700_IGA1_FIFO_MAX_DEPTH 96
  191. /* location: {SR16,0,5},{SR16,7,7} */
  192. #define CN700_IGA1_FIFO_THRESHOLD 80
  193. /* location: {SR18,0,5},{SR18,7,7} */
  194. #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64
  195. /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero,
  196. because HW only 5 bits */
  197. #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  198. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  199. #define CN700_IGA2_FIFO_MAX_DEPTH 96
  200. /* location: {CR68,0,3},{CR95,4,6} */
  201. #define CN700_IGA2_FIFO_THRESHOLD 80
  202. /* location: {CR92,0,3},{CR95,0,2} */
  203. #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32
  204. /* location: {CR94,0,6} */
  205. #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  206. /* For VT3324, these values are suggested by HW */
  207. /* location: {SR17,0,7} */
  208. #define CX700_IGA1_FIFO_MAX_DEPTH 192
  209. /* location: {SR16,0,5},{SR16,7,7} */
  210. #define CX700_IGA1_FIFO_THRESHOLD 128
  211. /* location: {SR18,0,5},{SR18,7,7} */
  212. #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128
  213. /* location: {SR22,0,4} */
  214. #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  215. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  216. #define CX700_IGA2_FIFO_MAX_DEPTH 96
  217. /* location: {CR68,0,3},{CR95,4,6} */
  218. #define CX700_IGA2_FIFO_THRESHOLD 64
  219. /* location: {CR92,0,3},{CR95,0,2} */
  220. #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32
  221. /* location: {CR94,0,6} */
  222. #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  223. /* VT3336 chipset*/
  224. /* location: {SR17,0,7} */
  225. #define K8M890_IGA1_FIFO_MAX_DEPTH 360
  226. /* location: {SR16,0,5},{SR16,7,7} */
  227. #define K8M890_IGA1_FIFO_THRESHOLD 328
  228. /* location: {SR18,0,5},{SR18,7,7} */
  229. #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296
  230. /* location: {SR22,0,4}. */
  231. #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  232. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  233. #define K8M890_IGA2_FIFO_MAX_DEPTH 360
  234. /* location: {CR68,0,3},{CR95,4,6} */
  235. #define K8M890_IGA2_FIFO_THRESHOLD 328
  236. /* location: {CR92,0,3},{CR95,0,2} */
  237. #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296
  238. /* location: {CR94,0,6} */
  239. #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124
  240. /* VT3327 chipset*/
  241. /* location: {SR17,0,7} */
  242. #define P4M890_IGA1_FIFO_MAX_DEPTH 96
  243. /* location: {SR16,0,5},{SR16,7,7} */
  244. #define P4M890_IGA1_FIFO_THRESHOLD 76
  245. /* location: {SR18,0,5},{SR18,7,7} */
  246. #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64
  247. /* location: {SR22,0,4}. (32/4) =8 */
  248. #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  249. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  250. #define P4M890_IGA2_FIFO_MAX_DEPTH 96
  251. /* location: {CR68,0,3},{CR95,4,6} */
  252. #define P4M890_IGA2_FIFO_THRESHOLD 76
  253. /* location: {CR92,0,3},{CR95,0,2} */
  254. #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64
  255. /* location: {CR94,0,6} */
  256. #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  257. /* VT3364 chipset*/
  258. /* location: {SR17,0,7} */
  259. #define P4M900_IGA1_FIFO_MAX_DEPTH 96
  260. /* location: {SR16,0,5},{SR16,7,7} */
  261. #define P4M900_IGA1_FIFO_THRESHOLD 76
  262. /* location: {SR18,0,5},{SR18,7,7} */
  263. #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76
  264. /* location: {SR22,0,4}. */
  265. #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  266. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  267. #define P4M900_IGA2_FIFO_MAX_DEPTH 96
  268. /* location: {CR68,0,3},{CR95,4,6} */
  269. #define P4M900_IGA2_FIFO_THRESHOLD 76
  270. /* location: {CR92,0,3},{CR95,0,2} */
  271. #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76
  272. /* location: {CR94,0,6} */
  273. #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  274. /* For VT3353, these values are suggested by HW */
  275. /* location: {SR17,0,7} */
  276. #define VX800_IGA1_FIFO_MAX_DEPTH 192
  277. /* location: {SR16,0,5},{SR16,7,7} */
  278. #define VX800_IGA1_FIFO_THRESHOLD 152
  279. /* location: {SR18,0,5},{SR18,7,7} */
  280. #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152
  281. /* location: {SR22,0,4} */
  282. #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64
  283. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  284. #define VX800_IGA2_FIFO_MAX_DEPTH 96
  285. /* location: {CR68,0,3},{CR95,4,6} */
  286. #define VX800_IGA2_FIFO_THRESHOLD 64
  287. /* location: {CR92,0,3},{CR95,0,2} */
  288. #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32
  289. /* location: {CR94,0,6} */
  290. #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  291. /* For VT3409 */
  292. #define VX855_IGA1_FIFO_MAX_DEPTH 400
  293. #define VX855_IGA1_FIFO_THRESHOLD 320
  294. #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320
  295. #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160
  296. #define VX855_IGA2_FIFO_MAX_DEPTH 200
  297. #define VX855_IGA2_FIFO_THRESHOLD 160
  298. #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160
  299. #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320
  300. #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1
  301. #define IGA1_FIFO_THRESHOLD_REG_NUM 2
  302. #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2
  303. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  304. #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3
  305. #define IGA2_FIFO_THRESHOLD_REG_NUM 2
  306. #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2
  307. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  308. #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1)
  309. #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4)
  310. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  311. #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  312. #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1)
  313. #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4)
  314. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  315. #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  316. /************************************************************************/
  317. /* LCD Timing */
  318. /************************************************************************/
  319. /* 500 ms = 500000 us */
  320. #define LCD_POWER_SEQ_TD0 500000
  321. /* 50 ms = 50000 us */
  322. #define LCD_POWER_SEQ_TD1 50000
  323. /* 0 us */
  324. #define LCD_POWER_SEQ_TD2 0
  325. /* 210 ms = 210000 us */
  326. #define LCD_POWER_SEQ_TD3 210000
  327. /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */
  328. #define CLE266_POWER_SEQ_UNIT 71
  329. /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */
  330. #define K800_POWER_SEQ_UNIT 142
  331. /* 2^13 * (1/14.31818M) = 572.1 us */
  332. #define P880_POWER_SEQ_UNIT 572
  333. #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT)
  334. #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT)
  335. #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT)
  336. /* location: {CR8B,0,7},{CR8F,0,3} */
  337. #define LCD_POWER_SEQ_TD0_REG_NUM 2
  338. /* location: {CR8C,0,7},{CR8F,4,7} */
  339. #define LCD_POWER_SEQ_TD1_REG_NUM 2
  340. /* location: {CR8D,0,7},{CR90,0,3} */
  341. #define LCD_POWER_SEQ_TD2_REG_NUM 2
  342. /* location: {CR8E,0,7},{CR90,4,7} */
  343. #define LCD_POWER_SEQ_TD3_REG_NUM 2
  344. /* LCD Scaling factor*/
  345. /* x: indicate setting horizontal size*/
  346. /* y: indicate panel horizontal size*/
  347. /* Horizontal scaling factor 10 bits (2^10) */
  348. #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  349. /* Vertical scaling factor 10 bits (2^10) */
  350. #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  351. /* Horizontal scaling factor 10 bits (2^12) */
  352. #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1))
  353. /* Vertical scaling factor 10 bits (2^11) */
  354. #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1))
  355. /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */
  356. #define LCD_HOR_SCALING_FACTOR_REG_NUM 3
  357. /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */
  358. #define LCD_VER_SCALING_FACTOR_REG_NUM 3
  359. /* location: {CR77,0,7},{CR79,4,5} */
  360. #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2
  361. /* location: {CR78,0,7},{CR79,6,7} */
  362. #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2
  363. /************************************************
  364. ***** Define IGA1 Display Timing *****
  365. ************************************************/
  366. struct io_register {
  367. u8 io_addr;
  368. u8 start_bit;
  369. u8 end_bit;
  370. };
  371. /* IGA1 Horizontal Total */
  372. struct iga1_hor_total {
  373. int reg_num;
  374. struct io_register reg[IGA1_HOR_TOTAL_REG_NUM];
  375. };
  376. /* IGA1 Horizontal Addressable Video */
  377. struct iga1_hor_addr {
  378. int reg_num;
  379. struct io_register reg[IGA1_HOR_ADDR_REG_NUM];
  380. };
  381. /* IGA1 Horizontal Blank Start */
  382. struct iga1_hor_blank_start {
  383. int reg_num;
  384. struct io_register reg[IGA1_HOR_BLANK_START_REG_NUM];
  385. };
  386. /* IGA1 Horizontal Blank End */
  387. struct iga1_hor_blank_end {
  388. int reg_num;
  389. struct io_register reg[IGA1_HOR_BLANK_END_REG_NUM];
  390. };
  391. /* IGA1 Horizontal Sync Start */
  392. struct iga1_hor_sync_start {
  393. int reg_num;
  394. struct io_register reg[IGA1_HOR_SYNC_START_REG_NUM];
  395. };
  396. /* IGA1 Horizontal Sync End */
  397. struct iga1_hor_sync_end {
  398. int reg_num;
  399. struct io_register reg[IGA1_HOR_SYNC_END_REG_NUM];
  400. };
  401. /* IGA1 Vertical Total */
  402. struct iga1_ver_total {
  403. int reg_num;
  404. struct io_register reg[IGA1_VER_TOTAL_REG_NUM];
  405. };
  406. /* IGA1 Vertical Addressable Video */
  407. struct iga1_ver_addr {
  408. int reg_num;
  409. struct io_register reg[IGA1_VER_ADDR_REG_NUM];
  410. };
  411. /* IGA1 Vertical Blank Start */
  412. struct iga1_ver_blank_start {
  413. int reg_num;
  414. struct io_register reg[IGA1_VER_BLANK_START_REG_NUM];
  415. };
  416. /* IGA1 Vertical Blank End */
  417. struct iga1_ver_blank_end {
  418. int reg_num;
  419. struct io_register reg[IGA1_VER_BLANK_END_REG_NUM];
  420. };
  421. /* IGA1 Vertical Sync Start */
  422. struct iga1_ver_sync_start {
  423. int reg_num;
  424. struct io_register reg[IGA1_VER_SYNC_START_REG_NUM];
  425. };
  426. /* IGA1 Vertical Sync End */
  427. struct iga1_ver_sync_end {
  428. int reg_num;
  429. struct io_register reg[IGA1_VER_SYNC_END_REG_NUM];
  430. };
  431. /*****************************************************
  432. ** Define IGA2 Shadow Display Timing ****
  433. *****************************************************/
  434. /* IGA2 Shadow Horizontal Total */
  435. struct iga2_shadow_hor_total {
  436. int reg_num;
  437. struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM];
  438. };
  439. /* IGA2 Shadow Horizontal Blank End */
  440. struct iga2_shadow_hor_blank_end {
  441. int reg_num;
  442. struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM];
  443. };
  444. /* IGA2 Shadow Vertical Total */
  445. struct iga2_shadow_ver_total {
  446. int reg_num;
  447. struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM];
  448. };
  449. /* IGA2 Shadow Vertical Addressable Video */
  450. struct iga2_shadow_ver_addr {
  451. int reg_num;
  452. struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM];
  453. };
  454. /* IGA2 Shadow Vertical Blank Start */
  455. struct iga2_shadow_ver_blank_start {
  456. int reg_num;
  457. struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM];
  458. };
  459. /* IGA2 Shadow Vertical Blank End */
  460. struct iga2_shadow_ver_blank_end {
  461. int reg_num;
  462. struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM];
  463. };
  464. /* IGA2 Shadow Vertical Sync Start */
  465. struct iga2_shadow_ver_sync_start {
  466. int reg_num;
  467. struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM];
  468. };
  469. /* IGA2 Shadow Vertical Sync End */
  470. struct iga2_shadow_ver_sync_end {
  471. int reg_num;
  472. struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM];
  473. };
  474. /*****************************************************
  475. ** Define IGA2 Display Timing ****
  476. ******************************************************/
  477. /* IGA2 Horizontal Total */
  478. struct iga2_hor_total {
  479. int reg_num;
  480. struct io_register reg[IGA2_HOR_TOTAL_REG_NUM];
  481. };
  482. /* IGA2 Horizontal Addressable Video */
  483. struct iga2_hor_addr {
  484. int reg_num;
  485. struct io_register reg[IGA2_HOR_ADDR_REG_NUM];
  486. };
  487. /* IGA2 Horizontal Blank Start */
  488. struct iga2_hor_blank_start {
  489. int reg_num;
  490. struct io_register reg[IGA2_HOR_BLANK_START_REG_NUM];
  491. };
  492. /* IGA2 Horizontal Blank End */
  493. struct iga2_hor_blank_end {
  494. int reg_num;
  495. struct io_register reg[IGA2_HOR_BLANK_END_REG_NUM];
  496. };
  497. /* IGA2 Horizontal Sync Start */
  498. struct iga2_hor_sync_start {
  499. int reg_num;
  500. struct io_register reg[IGA2_HOR_SYNC_START_REG_NUM];
  501. };
  502. /* IGA2 Horizontal Sync End */
  503. struct iga2_hor_sync_end {
  504. int reg_num;
  505. struct io_register reg[IGA2_HOR_SYNC_END_REG_NUM];
  506. };
  507. /* IGA2 Vertical Total */
  508. struct iga2_ver_total {
  509. int reg_num;
  510. struct io_register reg[IGA2_VER_TOTAL_REG_NUM];
  511. };
  512. /* IGA2 Vertical Addressable Video */
  513. struct iga2_ver_addr {
  514. int reg_num;
  515. struct io_register reg[IGA2_VER_ADDR_REG_NUM];
  516. };
  517. /* IGA2 Vertical Blank Start */
  518. struct iga2_ver_blank_start {
  519. int reg_num;
  520. struct io_register reg[IGA2_VER_BLANK_START_REG_NUM];
  521. };
  522. /* IGA2 Vertical Blank End */
  523. struct iga2_ver_blank_end {
  524. int reg_num;
  525. struct io_register reg[IGA2_VER_BLANK_END_REG_NUM];
  526. };
  527. /* IGA2 Vertical Sync Start */
  528. struct iga2_ver_sync_start {
  529. int reg_num;
  530. struct io_register reg[IGA2_VER_SYNC_START_REG_NUM];
  531. };
  532. /* IGA2 Vertical Sync End */
  533. struct iga2_ver_sync_end {
  534. int reg_num;
  535. struct io_register reg[IGA2_VER_SYNC_END_REG_NUM];
  536. };
  537. /* IGA1 Fetch Count Register */
  538. struct iga1_fetch_count {
  539. int reg_num;
  540. struct io_register reg[IGA1_FETCH_COUNT_REG_NUM];
  541. };
  542. /* IGA2 Fetch Count Register */
  543. struct iga2_fetch_count {
  544. int reg_num;
  545. struct io_register reg[IGA2_FETCH_COUNT_REG_NUM];
  546. };
  547. struct fetch_count {
  548. struct iga1_fetch_count iga1_fetch_count_reg;
  549. struct iga2_fetch_count iga2_fetch_count_reg;
  550. };
  551. /* Starting Address Register */
  552. struct iga1_starting_addr {
  553. int reg_num;
  554. struct io_register reg[IGA1_STARTING_ADDR_REG_NUM];
  555. };
  556. struct iga2_starting_addr {
  557. int reg_num;
  558. struct io_register reg[IGA2_STARTING_ADDR_REG_NUM];
  559. };
  560. struct starting_addr {
  561. struct iga1_starting_addr iga1_starting_addr_reg;
  562. struct iga2_starting_addr iga2_starting_addr_reg;
  563. };
  564. /* LCD Power Sequence Timer */
  565. struct lcd_pwd_seq_td0 {
  566. int reg_num;
  567. struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM];
  568. };
  569. struct lcd_pwd_seq_td1 {
  570. int reg_num;
  571. struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM];
  572. };
  573. struct lcd_pwd_seq_td2 {
  574. int reg_num;
  575. struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM];
  576. };
  577. struct lcd_pwd_seq_td3 {
  578. int reg_num;
  579. struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM];
  580. };
  581. struct _lcd_pwd_seq_timer {
  582. struct lcd_pwd_seq_td0 td0;
  583. struct lcd_pwd_seq_td1 td1;
  584. struct lcd_pwd_seq_td2 td2;
  585. struct lcd_pwd_seq_td3 td3;
  586. };
  587. /* LCD Scaling Factor */
  588. struct _lcd_hor_scaling_factor {
  589. int reg_num;
  590. struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM];
  591. };
  592. struct _lcd_ver_scaling_factor {
  593. int reg_num;
  594. struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM];
  595. };
  596. struct _lcd_scaling_factor {
  597. struct _lcd_hor_scaling_factor lcd_hor_scaling_factor;
  598. struct _lcd_ver_scaling_factor lcd_ver_scaling_factor;
  599. };
  600. struct pll_map {
  601. u32 clk;
  602. u32 cle266_pll;
  603. u32 k800_pll;
  604. u32 cx700_pll;
  605. u32 vx855_pll;
  606. };
  607. struct rgbLUT {
  608. u8 red;
  609. u8 green;
  610. u8 blue;
  611. };
  612. struct lcd_pwd_seq_timer {
  613. u16 td0;
  614. u16 td1;
  615. u16 td2;
  616. u16 td3;
  617. };
  618. /* Display FIFO Relation Registers*/
  619. struct iga1_fifo_depth_select {
  620. int reg_num;
  621. struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM];
  622. };
  623. struct iga1_fifo_threshold_select {
  624. int reg_num;
  625. struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM];
  626. };
  627. struct iga1_fifo_high_threshold_select {
  628. int reg_num;
  629. struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM];
  630. };
  631. struct iga1_display_queue_expire_num {
  632. int reg_num;
  633. struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  634. };
  635. struct iga2_fifo_depth_select {
  636. int reg_num;
  637. struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM];
  638. };
  639. struct iga2_fifo_threshold_select {
  640. int reg_num;
  641. struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM];
  642. };
  643. struct iga2_fifo_high_threshold_select {
  644. int reg_num;
  645. struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM];
  646. };
  647. struct iga2_display_queue_expire_num {
  648. int reg_num;
  649. struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  650. };
  651. struct fifo_depth_select {
  652. struct iga1_fifo_depth_select iga1_fifo_depth_select_reg;
  653. struct iga2_fifo_depth_select iga2_fifo_depth_select_reg;
  654. };
  655. struct fifo_threshold_select {
  656. struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg;
  657. struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg;
  658. };
  659. struct fifo_high_threshold_select {
  660. struct iga1_fifo_high_threshold_select
  661. iga1_fifo_high_threshold_select_reg;
  662. struct iga2_fifo_high_threshold_select
  663. iga2_fifo_high_threshold_select_reg;
  664. };
  665. struct display_queue_expire_num {
  666. struct iga1_display_queue_expire_num
  667. iga1_display_queue_expire_num_reg;
  668. struct iga2_display_queue_expire_num
  669. iga2_display_queue_expire_num_reg;
  670. };
  671. struct iga1_crtc_timing {
  672. struct iga1_hor_total hor_total;
  673. struct iga1_hor_addr hor_addr;
  674. struct iga1_hor_blank_start hor_blank_start;
  675. struct iga1_hor_blank_end hor_blank_end;
  676. struct iga1_hor_sync_start hor_sync_start;
  677. struct iga1_hor_sync_end hor_sync_end;
  678. struct iga1_ver_total ver_total;
  679. struct iga1_ver_addr ver_addr;
  680. struct iga1_ver_blank_start ver_blank_start;
  681. struct iga1_ver_blank_end ver_blank_end;
  682. struct iga1_ver_sync_start ver_sync_start;
  683. struct iga1_ver_sync_end ver_sync_end;
  684. };
  685. struct iga2_shadow_crtc_timing {
  686. struct iga2_shadow_hor_total hor_total_shadow;
  687. struct iga2_shadow_hor_blank_end hor_blank_end_shadow;
  688. struct iga2_shadow_ver_total ver_total_shadow;
  689. struct iga2_shadow_ver_addr ver_addr_shadow;
  690. struct iga2_shadow_ver_blank_start ver_blank_start_shadow;
  691. struct iga2_shadow_ver_blank_end ver_blank_end_shadow;
  692. struct iga2_shadow_ver_sync_start ver_sync_start_shadow;
  693. struct iga2_shadow_ver_sync_end ver_sync_end_shadow;
  694. };
  695. struct iga2_crtc_timing {
  696. struct iga2_hor_total hor_total;
  697. struct iga2_hor_addr hor_addr;
  698. struct iga2_hor_blank_start hor_blank_start;
  699. struct iga2_hor_blank_end hor_blank_end;
  700. struct iga2_hor_sync_start hor_sync_start;
  701. struct iga2_hor_sync_end hor_sync_end;
  702. struct iga2_ver_total ver_total;
  703. struct iga2_ver_addr ver_addr;
  704. struct iga2_ver_blank_start ver_blank_start;
  705. struct iga2_ver_blank_end ver_blank_end;
  706. struct iga2_ver_sync_start ver_sync_start;
  707. struct iga2_ver_sync_end ver_sync_end;
  708. };
  709. /* device ID */
  710. #define CLE266 0x3123
  711. #define KM400 0x3205
  712. #define CN400_FUNCTION2 0x2259
  713. #define CN400_FUNCTION3 0x3259
  714. /* support VT3314 chipset */
  715. #define CN700_FUNCTION2 0x2314
  716. #define CN700_FUNCTION3 0x3208
  717. /* VT3324 chipset */
  718. #define CX700_FUNCTION2 0x2324
  719. #define CX700_FUNCTION3 0x3324
  720. /* VT3204 chipset*/
  721. #define KM800_FUNCTION3 0x3204
  722. /* VT3336 chipset*/
  723. #define KM890_FUNCTION3 0x3336
  724. /* VT3327 chipset*/
  725. #define P4M890_FUNCTION3 0x3327
  726. /* VT3293 chipset*/
  727. #define CN750_FUNCTION3 0x3208
  728. /* VT3364 chipset*/
  729. #define P4M900_FUNCTION3 0x3364
  730. /* VT3353 chipset*/
  731. #define VX800_FUNCTION3 0x3353
  732. /* VT3409 chipset*/
  733. #define VX855_FUNCTION3 0x3409
  734. #define NUM_TOTAL_PLL_TABLE ARRAY_SIZE(pll_value)
  735. struct IODATA {
  736. u8 Index;
  737. u8 Mask;
  738. u8 Data;
  739. };
  740. struct pci_device_id_info {
  741. u32 vendor;
  742. u32 device;
  743. u32 chip_index;
  744. };
  745. extern unsigned int viafb_second_virtual_xres;
  746. extern unsigned int viafb_second_offset;
  747. extern int viafb_second_size;
  748. extern int viafb_SAMM_ON;
  749. extern int viafb_dual_fb;
  750. extern int viafb_LCD2_ON;
  751. extern int viafb_LCD_ON;
  752. extern int viafb_DVI_ON;
  753. extern int viafb_hotplug;
  754. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask);
  755. void viafb_set_output_path(int device, int set_iga,
  756. int output_interface);
  757. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  758. int mode_index, int bpp_byte, int set_iga);
  759. void viafb_set_vclock(u32 CLK, int set_iga);
  760. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  761. struct io_register *reg,
  762. int io_type);
  763. void viafb_crt_disable(void);
  764. void viafb_crt_enable(void);
  765. void init_ad9389(void);
  766. /* Access I/O Function */
  767. void viafb_write_reg(u8 index, u16 io_port, u8 data);
  768. u8 viafb_read_reg(int io_port, u8 index);
  769. void viafb_lock_crt(void);
  770. void viafb_unlock_crt(void);
  771. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga);
  772. void viafb_write_regx(struct io_reg RegTable[], int ItemNum);
  773. struct VideoModeTable *viafb_get_modetbl_pointer(int Index);
  774. u32 viafb_get_clk_value(int clk);
  775. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active);
  776. void viafb_set_color_depth(int bpp_byte, int set_iga);
  777. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  778. *p_gfx_dpa_setting);
  779. int viafb_setmode(int vmode_index, int hor_res, int ver_res,
  780. int video_bpp, int vmode_index1, int hor_res1,
  781. int ver_res1, int video_bpp1);
  782. void viafb_init_chip_info(struct pci_dev *pdev,
  783. const struct pci_device_id *pdi);
  784. void viafb_init_dac(int set_iga);
  785. int viafb_get_pixclock(int hres, int vres, int vmode_refresh);
  786. int viafb_get_refresh(int hres, int vres, u32 float_refresh);
  787. void viafb_update_device_setting(int hres, int vres, int bpp,
  788. int vmode_refresh, int flag);
  789. int viafb_get_fb_size_from_pci(void);
  790. void viafb_set_iga_path(void);
  791. void viafb_set_primary_address(u32 addr);
  792. void viafb_set_secondary_address(u32 addr);
  793. void viafb_set_primary_pitch(u32 pitch);
  794. void viafb_set_secondary_pitch(u32 pitch);
  795. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len);
  796. #endif /* __HW_H__ */