dss.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern unsigned int dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. #define DISPC_MAX_FCK 173000000
  90. enum omap_burst_size {
  91. OMAP_DSS_BURST_4x32 = 0,
  92. OMAP_DSS_BURST_8x32 = 1,
  93. OMAP_DSS_BURST_16x32 = 2,
  94. };
  95. enum omap_parallel_interface_mode {
  96. OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
  97. OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
  98. OMAP_DSS_PARALLELMODE_DSI,
  99. };
  100. enum dss_clock {
  101. DSS_CLK_ICK = 1 << 0,
  102. DSS_CLK_FCK1 = 1 << 1,
  103. DSS_CLK_FCK2 = 1 << 2,
  104. DSS_CLK_54M = 1 << 3,
  105. DSS_CLK_96M = 1 << 4,
  106. };
  107. struct dss_clock_info {
  108. /* rates that we get with dividers below */
  109. unsigned long fck;
  110. /* dividers */
  111. u16 fck_div;
  112. };
  113. struct dispc_clock_info {
  114. /* rates that we get with dividers below */
  115. unsigned long lck;
  116. unsigned long pck;
  117. /* dividers */
  118. u16 lck_div;
  119. u16 pck_div;
  120. };
  121. struct dsi_clock_info {
  122. /* rates that we get with dividers below */
  123. unsigned long fint;
  124. unsigned long clkin4ddr;
  125. unsigned long clkin;
  126. unsigned long dsi1_pll_fclk;
  127. unsigned long dsi2_pll_fclk;
  128. unsigned long lp_clk;
  129. /* dividers */
  130. u16 regn;
  131. u16 regm;
  132. u16 regm3;
  133. u16 regm4;
  134. u16 lp_clk_div;
  135. u8 highfreq;
  136. bool use_dss2_fck;
  137. };
  138. struct seq_file;
  139. struct platform_device;
  140. /* core */
  141. void dss_clk_enable(enum dss_clock clks);
  142. void dss_clk_disable(enum dss_clock clks);
  143. unsigned long dss_clk_get_rate(enum dss_clock clk);
  144. int dss_need_ctx_restore(void);
  145. void dss_dump_clocks(struct seq_file *s);
  146. struct bus_type *dss_get_bus(void);
  147. /* display */
  148. int dss_suspend_all_devices(void);
  149. int dss_resume_all_devices(void);
  150. void dss_disable_all_devices(void);
  151. void dss_init_device(struct platform_device *pdev,
  152. struct omap_dss_device *dssdev);
  153. void dss_uninit_device(struct platform_device *pdev,
  154. struct omap_dss_device *dssdev);
  155. bool dss_use_replication(struct omap_dss_device *dssdev,
  156. enum omap_color_mode mode);
  157. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  158. u32 fifo_size, enum omap_burst_size *burst_size,
  159. u32 *fifo_low, u32 *fifo_high);
  160. /* manager */
  161. int dss_init_overlay_managers(struct platform_device *pdev);
  162. void dss_uninit_overlay_managers(struct platform_device *pdev);
  163. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  164. void dss_setup_partial_planes(struct omap_dss_device *dssdev,
  165. u16 *x, u16 *y, u16 *w, u16 *h);
  166. void dss_start_update(struct omap_dss_device *dssdev);
  167. /* overlay */
  168. void dss_init_overlays(struct platform_device *pdev);
  169. void dss_uninit_overlays(struct platform_device *pdev);
  170. int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
  171. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  172. #ifdef L4_EXAMPLE
  173. void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
  174. #endif
  175. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  176. /* DSS */
  177. int dss_init(bool skip_init);
  178. void dss_exit(void);
  179. void dss_save_context(void);
  180. void dss_restore_context(void);
  181. void dss_dump_regs(struct seq_file *s);
  182. void dss_sdi_init(u8 datapairs);
  183. int dss_sdi_enable(void);
  184. void dss_sdi_disable(void);
  185. void dss_select_clk_source(bool dsi, bool dispc);
  186. int dss_get_dsi_clk_source(void);
  187. int dss_get_dispc_clk_source(void);
  188. void dss_set_venc_output(enum omap_dss_venc_type type);
  189. void dss_set_dac_pwrdn_bgz(bool enable);
  190. unsigned long dss_get_dpll4_rate(void);
  191. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  192. int dss_set_clock_div(struct dss_clock_info *cinfo);
  193. int dss_get_clock_div(struct dss_clock_info *cinfo);
  194. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  195. struct dss_clock_info *dss_cinfo,
  196. struct dispc_clock_info *dispc_cinfo);
  197. /* SDI */
  198. int sdi_init(bool skip_init);
  199. void sdi_exit(void);
  200. int sdi_init_display(struct omap_dss_device *display);
  201. /* DSI */
  202. int dsi_init(struct platform_device *pdev);
  203. void dsi_exit(void);
  204. void dsi_dump_clocks(struct seq_file *s);
  205. void dsi_dump_regs(struct seq_file *s);
  206. void dsi_save_context(void);
  207. void dsi_restore_context(void);
  208. int dsi_init_display(struct omap_dss_device *display);
  209. void dsi_irq_handler(void);
  210. unsigned long dsi_get_dsi1_pll_rate(void);
  211. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
  212. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  213. struct dsi_clock_info *cinfo,
  214. struct dispc_clock_info *dispc_cinfo);
  215. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  216. bool enable_hsdiv);
  217. void dsi_pll_uninit(void);
  218. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  219. u32 fifo_size, enum omap_burst_size *burst_size,
  220. u32 *fifo_low, u32 *fifo_high);
  221. /* DPI */
  222. int dpi_init(void);
  223. void dpi_exit(void);
  224. int dpi_init_display(struct omap_dss_device *dssdev);
  225. /* DISPC */
  226. int dispc_init(void);
  227. void dispc_exit(void);
  228. void dispc_dump_clocks(struct seq_file *s);
  229. void dispc_dump_regs(struct seq_file *s);
  230. void dispc_irq_handler(void);
  231. void dispc_fake_vsync_irq(void);
  232. void dispc_save_context(void);
  233. void dispc_restore_context(void);
  234. void dispc_enable_sidle(void);
  235. void dispc_disable_sidle(void);
  236. void dispc_lcd_enable_signal_polarity(bool act_high);
  237. void dispc_lcd_enable_signal(bool enable);
  238. void dispc_pck_free_enable(bool enable);
  239. void dispc_enable_fifohandcheck(bool enable);
  240. void dispc_set_lcd_size(u16 width, u16 height);
  241. void dispc_set_digit_size(u16 width, u16 height);
  242. u32 dispc_get_plane_fifo_size(enum omap_plane plane);
  243. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
  244. void dispc_enable_fifomerge(bool enable);
  245. void dispc_set_burst_size(enum omap_plane plane,
  246. enum omap_burst_size burst_size);
  247. void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
  248. void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
  249. void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
  250. void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
  251. void dispc_set_channel_out(enum omap_plane plane,
  252. enum omap_channel channel_out);
  253. int dispc_setup_plane(enum omap_plane plane,
  254. u32 paddr, u16 screen_width,
  255. u16 pos_x, u16 pos_y,
  256. u16 width, u16 height,
  257. u16 out_width, u16 out_height,
  258. enum omap_color_mode color_mode,
  259. bool ilace,
  260. enum omap_dss_rotation_type rotation_type,
  261. u8 rotation, bool mirror,
  262. u8 global_alpha);
  263. bool dispc_go_busy(enum omap_channel channel);
  264. void dispc_go(enum omap_channel channel);
  265. void dispc_enable_lcd_out(bool enable);
  266. void dispc_enable_digit_out(bool enable);
  267. int dispc_enable_plane(enum omap_plane plane, bool enable);
  268. void dispc_enable_replication(enum omap_plane plane, bool enable);
  269. void dispc_set_parallel_interface_mode(enum omap_parallel_interface_mode mode);
  270. void dispc_set_tft_data_lines(u8 data_lines);
  271. void dispc_set_lcd_display_type(enum omap_lcd_display_type type);
  272. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  273. void dispc_set_default_color(enum omap_channel channel, u32 color);
  274. u32 dispc_get_default_color(enum omap_channel channel);
  275. void dispc_set_trans_key(enum omap_channel ch,
  276. enum omap_dss_trans_key_type type,
  277. u32 trans_key);
  278. void dispc_get_trans_key(enum omap_channel ch,
  279. enum omap_dss_trans_key_type *type,
  280. u32 *trans_key);
  281. void dispc_enable_trans_key(enum omap_channel ch, bool enable);
  282. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
  283. bool dispc_trans_key_enabled(enum omap_channel ch);
  284. bool dispc_alpha_blending_enabled(enum omap_channel ch);
  285. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  286. void dispc_set_lcd_timings(struct omap_video_timings *timings);
  287. unsigned long dispc_fclk_rate(void);
  288. unsigned long dispc_lclk_rate(void);
  289. unsigned long dispc_pclk_rate(void);
  290. void dispc_set_pol_freq(enum omap_panel_config config, u8 acbi, u8 acb);
  291. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  292. struct dispc_clock_info *cinfo);
  293. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  294. struct dispc_clock_info *cinfo);
  295. int dispc_set_clock_div(struct dispc_clock_info *cinfo);
  296. int dispc_get_clock_div(struct dispc_clock_info *cinfo);
  297. /* VENC */
  298. int venc_init(struct platform_device *pdev);
  299. void venc_exit(void);
  300. void venc_dump_regs(struct seq_file *s);
  301. int venc_init_display(struct omap_dss_device *display);
  302. /* RFBI */
  303. int rfbi_init(void);
  304. void rfbi_exit(void);
  305. void rfbi_dump_regs(struct seq_file *s);
  306. int rfbi_configure(int rfbi_module, int bpp, int lines);
  307. void rfbi_enable_rfbi(bool enable);
  308. void rfbi_transfer_area(u16 width, u16 height,
  309. void (callback)(void *data), void *data);
  310. void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
  311. unsigned long rfbi_get_max_tx_rate(void);
  312. int rfbi_init_display(struct omap_dss_device *display);
  313. #endif