spi_imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/gpio.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/spi/spi.h>
  33. #include <linux/spi/spi_bitbang.h>
  34. #include <linux/types.h>
  35. #include <mach/spi.h>
  36. #define DRIVER_NAME "spi_imx"
  37. #define MXC_CSPIRXDATA 0x00
  38. #define MXC_CSPITXDATA 0x04
  39. #define MXC_CSPICTRL 0x08
  40. #define MXC_CSPIINT 0x0c
  41. #define MXC_RESET 0x1c
  42. /* generic defines to abstract from the different register layouts */
  43. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  44. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  45. struct spi_imx_config {
  46. unsigned int speed_hz;
  47. unsigned int bpw;
  48. unsigned int mode;
  49. int cs;
  50. };
  51. struct spi_imx_data {
  52. struct spi_bitbang bitbang;
  53. struct completion xfer_done;
  54. void *base;
  55. int irq;
  56. struct clk *clk;
  57. unsigned long spi_clk;
  58. int *chipselect;
  59. unsigned int count;
  60. void (*tx)(struct spi_imx_data *);
  61. void (*rx)(struct spi_imx_data *);
  62. void *rx_buf;
  63. const void *tx_buf;
  64. unsigned int txfifo; /* number of words pushed in tx FIFO */
  65. /* SoC specific functions */
  66. void (*intctrl)(struct spi_imx_data *, int);
  67. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  68. void (*trigger)(struct spi_imx_data *);
  69. int (*rx_available)(struct spi_imx_data *);
  70. };
  71. #define MXC_SPI_BUF_RX(type) \
  72. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  73. { \
  74. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  75. \
  76. if (spi_imx->rx_buf) { \
  77. *(type *)spi_imx->rx_buf = val; \
  78. spi_imx->rx_buf += sizeof(type); \
  79. } \
  80. }
  81. #define MXC_SPI_BUF_TX(type) \
  82. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  83. { \
  84. type val = 0; \
  85. \
  86. if (spi_imx->tx_buf) { \
  87. val = *(type *)spi_imx->tx_buf; \
  88. spi_imx->tx_buf += sizeof(type); \
  89. } \
  90. \
  91. spi_imx->count -= sizeof(type); \
  92. \
  93. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  94. }
  95. MXC_SPI_BUF_RX(u8)
  96. MXC_SPI_BUF_TX(u8)
  97. MXC_SPI_BUF_RX(u16)
  98. MXC_SPI_BUF_TX(u16)
  99. MXC_SPI_BUF_RX(u32)
  100. MXC_SPI_BUF_TX(u32)
  101. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  102. * (which is currently not the case in this driver)
  103. */
  104. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  105. 256, 384, 512, 768, 1024};
  106. /* MX21, MX27 */
  107. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  108. unsigned int fspi)
  109. {
  110. int i, max;
  111. if (cpu_is_mx21())
  112. max = 18;
  113. else
  114. max = 16;
  115. for (i = 2; i < max; i++)
  116. if (fspi * mxc_clkdivs[i] >= fin)
  117. return i;
  118. return max;
  119. }
  120. /* MX1, MX31, MX35 */
  121. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  122. unsigned int fspi)
  123. {
  124. int i, div = 4;
  125. for (i = 0; i < 7; i++) {
  126. if (fspi * div >= fin)
  127. return i;
  128. div <<= 1;
  129. }
  130. return 7;
  131. }
  132. #define MX31_INTREG_TEEN (1 << 0)
  133. #define MX31_INTREG_RREN (1 << 3)
  134. #define MX31_CSPICTRL_ENABLE (1 << 0)
  135. #define MX31_CSPICTRL_MASTER (1 << 1)
  136. #define MX31_CSPICTRL_XCH (1 << 2)
  137. #define MX31_CSPICTRL_POL (1 << 4)
  138. #define MX31_CSPICTRL_PHA (1 << 5)
  139. #define MX31_CSPICTRL_SSCTL (1 << 6)
  140. #define MX31_CSPICTRL_SSPOL (1 << 7)
  141. #define MX31_CSPICTRL_BC_SHIFT 8
  142. #define MX35_CSPICTRL_BL_SHIFT 20
  143. #define MX31_CSPICTRL_CS_SHIFT 24
  144. #define MX35_CSPICTRL_CS_SHIFT 12
  145. #define MX31_CSPICTRL_DR_SHIFT 16
  146. #define MX31_CSPISTATUS 0x14
  147. #define MX31_STATUS_RR (1 << 3)
  148. /* These functions also work for the i.MX35, but be aware that
  149. * the i.MX35 has a slightly different register layout for bits
  150. * we do not use here.
  151. */
  152. static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  153. {
  154. unsigned int val = 0;
  155. if (enable & MXC_INT_TE)
  156. val |= MX31_INTREG_TEEN;
  157. if (enable & MXC_INT_RR)
  158. val |= MX31_INTREG_RREN;
  159. writel(val, spi_imx->base + MXC_CSPIINT);
  160. }
  161. static void mx31_trigger(struct spi_imx_data *spi_imx)
  162. {
  163. unsigned int reg;
  164. reg = readl(spi_imx->base + MXC_CSPICTRL);
  165. reg |= MX31_CSPICTRL_XCH;
  166. writel(reg, spi_imx->base + MXC_CSPICTRL);
  167. }
  168. static int mx31_config(struct spi_imx_data *spi_imx,
  169. struct spi_imx_config *config)
  170. {
  171. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  172. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  173. MX31_CSPICTRL_DR_SHIFT;
  174. if (cpu_is_mx31())
  175. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  176. else if (cpu_is_mx35()) {
  177. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  178. reg |= MX31_CSPICTRL_SSCTL;
  179. }
  180. if (config->mode & SPI_CPHA)
  181. reg |= MX31_CSPICTRL_PHA;
  182. if (config->mode & SPI_CPOL)
  183. reg |= MX31_CSPICTRL_POL;
  184. if (config->mode & SPI_CS_HIGH)
  185. reg |= MX31_CSPICTRL_SSPOL;
  186. if (config->cs < 0) {
  187. if (cpu_is_mx31())
  188. reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
  189. else if (cpu_is_mx35())
  190. reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
  191. }
  192. writel(reg, spi_imx->base + MXC_CSPICTRL);
  193. return 0;
  194. }
  195. static int mx31_rx_available(struct spi_imx_data *spi_imx)
  196. {
  197. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  198. }
  199. #define MX27_INTREG_RR (1 << 4)
  200. #define MX27_INTREG_TEEN (1 << 9)
  201. #define MX27_INTREG_RREN (1 << 13)
  202. #define MX27_CSPICTRL_POL (1 << 5)
  203. #define MX27_CSPICTRL_PHA (1 << 6)
  204. #define MX27_CSPICTRL_SSPOL (1 << 8)
  205. #define MX27_CSPICTRL_XCH (1 << 9)
  206. #define MX27_CSPICTRL_ENABLE (1 << 10)
  207. #define MX27_CSPICTRL_MASTER (1 << 11)
  208. #define MX27_CSPICTRL_DR_SHIFT 14
  209. #define MX27_CSPICTRL_CS_SHIFT 19
  210. static void mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
  211. {
  212. unsigned int val = 0;
  213. if (enable & MXC_INT_TE)
  214. val |= MX27_INTREG_TEEN;
  215. if (enable & MXC_INT_RR)
  216. val |= MX27_INTREG_RREN;
  217. writel(val, spi_imx->base + MXC_CSPIINT);
  218. }
  219. static void mx27_trigger(struct spi_imx_data *spi_imx)
  220. {
  221. unsigned int reg;
  222. reg = readl(spi_imx->base + MXC_CSPICTRL);
  223. reg |= MX27_CSPICTRL_XCH;
  224. writel(reg, spi_imx->base + MXC_CSPICTRL);
  225. }
  226. static int mx27_config(struct spi_imx_data *spi_imx,
  227. struct spi_imx_config *config)
  228. {
  229. unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
  230. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
  231. MX27_CSPICTRL_DR_SHIFT;
  232. reg |= config->bpw - 1;
  233. if (config->mode & SPI_CPHA)
  234. reg |= MX27_CSPICTRL_PHA;
  235. if (config->mode & SPI_CPOL)
  236. reg |= MX27_CSPICTRL_POL;
  237. if (config->mode & SPI_CS_HIGH)
  238. reg |= MX27_CSPICTRL_SSPOL;
  239. if (config->cs < 0)
  240. reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
  241. writel(reg, spi_imx->base + MXC_CSPICTRL);
  242. return 0;
  243. }
  244. static int mx27_rx_available(struct spi_imx_data *spi_imx)
  245. {
  246. return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
  247. }
  248. #define MX1_INTREG_RR (1 << 3)
  249. #define MX1_INTREG_TEEN (1 << 8)
  250. #define MX1_INTREG_RREN (1 << 11)
  251. #define MX1_CSPICTRL_POL (1 << 4)
  252. #define MX1_CSPICTRL_PHA (1 << 5)
  253. #define MX1_CSPICTRL_XCH (1 << 8)
  254. #define MX1_CSPICTRL_ENABLE (1 << 9)
  255. #define MX1_CSPICTRL_MASTER (1 << 10)
  256. #define MX1_CSPICTRL_DR_SHIFT 13
  257. static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  258. {
  259. unsigned int val = 0;
  260. if (enable & MXC_INT_TE)
  261. val |= MX1_INTREG_TEEN;
  262. if (enable & MXC_INT_RR)
  263. val |= MX1_INTREG_RREN;
  264. writel(val, spi_imx->base + MXC_CSPIINT);
  265. }
  266. static void mx1_trigger(struct spi_imx_data *spi_imx)
  267. {
  268. unsigned int reg;
  269. reg = readl(spi_imx->base + MXC_CSPICTRL);
  270. reg |= MX1_CSPICTRL_XCH;
  271. writel(reg, spi_imx->base + MXC_CSPICTRL);
  272. }
  273. static int mx1_config(struct spi_imx_data *spi_imx,
  274. struct spi_imx_config *config)
  275. {
  276. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  277. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  278. MX1_CSPICTRL_DR_SHIFT;
  279. reg |= config->bpw - 1;
  280. if (config->mode & SPI_CPHA)
  281. reg |= MX1_CSPICTRL_PHA;
  282. if (config->mode & SPI_CPOL)
  283. reg |= MX1_CSPICTRL_POL;
  284. writel(reg, spi_imx->base + MXC_CSPICTRL);
  285. return 0;
  286. }
  287. static int mx1_rx_available(struct spi_imx_data *spi_imx)
  288. {
  289. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  290. }
  291. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  292. {
  293. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  294. int gpio = spi_imx->chipselect[spi->chip_select];
  295. int active = is_active != BITBANG_CS_INACTIVE;
  296. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  297. if (gpio < 0)
  298. return;
  299. gpio_set_value(gpio, dev_is_lowactive ^ active);
  300. }
  301. static void spi_imx_push(struct spi_imx_data *spi_imx)
  302. {
  303. while (spi_imx->txfifo < 8) {
  304. if (!spi_imx->count)
  305. break;
  306. spi_imx->tx(spi_imx);
  307. spi_imx->txfifo++;
  308. }
  309. spi_imx->trigger(spi_imx);
  310. }
  311. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  312. {
  313. struct spi_imx_data *spi_imx = dev_id;
  314. while (spi_imx->rx_available(spi_imx)) {
  315. spi_imx->rx(spi_imx);
  316. spi_imx->txfifo--;
  317. }
  318. if (spi_imx->count) {
  319. spi_imx_push(spi_imx);
  320. return IRQ_HANDLED;
  321. }
  322. if (spi_imx->txfifo) {
  323. /* No data left to push, but still waiting for rx data,
  324. * enable receive data available interrupt.
  325. */
  326. spi_imx->intctrl(spi_imx, MXC_INT_RR);
  327. return IRQ_HANDLED;
  328. }
  329. spi_imx->intctrl(spi_imx, 0);
  330. complete(&spi_imx->xfer_done);
  331. return IRQ_HANDLED;
  332. }
  333. static int spi_imx_setupxfer(struct spi_device *spi,
  334. struct spi_transfer *t)
  335. {
  336. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  337. struct spi_imx_config config;
  338. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  339. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  340. config.mode = spi->mode;
  341. config.cs = spi_imx->chipselect[spi->chip_select];
  342. if (!config.speed_hz)
  343. config.speed_hz = spi->max_speed_hz;
  344. if (!config.bpw)
  345. config.bpw = spi->bits_per_word;
  346. if (!config.speed_hz)
  347. config.speed_hz = spi->max_speed_hz;
  348. /* Initialize the functions for transfer */
  349. if (config.bpw <= 8) {
  350. spi_imx->rx = spi_imx_buf_rx_u8;
  351. spi_imx->tx = spi_imx_buf_tx_u8;
  352. } else if (config.bpw <= 16) {
  353. spi_imx->rx = spi_imx_buf_rx_u16;
  354. spi_imx->tx = spi_imx_buf_tx_u16;
  355. } else if (config.bpw <= 32) {
  356. spi_imx->rx = spi_imx_buf_rx_u32;
  357. spi_imx->tx = spi_imx_buf_tx_u32;
  358. } else
  359. BUG();
  360. spi_imx->config(spi_imx, &config);
  361. return 0;
  362. }
  363. static int spi_imx_transfer(struct spi_device *spi,
  364. struct spi_transfer *transfer)
  365. {
  366. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  367. spi_imx->tx_buf = transfer->tx_buf;
  368. spi_imx->rx_buf = transfer->rx_buf;
  369. spi_imx->count = transfer->len;
  370. spi_imx->txfifo = 0;
  371. init_completion(&spi_imx->xfer_done);
  372. spi_imx_push(spi_imx);
  373. spi_imx->intctrl(spi_imx, MXC_INT_TE);
  374. wait_for_completion(&spi_imx->xfer_done);
  375. return transfer->len;
  376. }
  377. static int spi_imx_setup(struct spi_device *spi)
  378. {
  379. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  380. int gpio = spi_imx->chipselect[spi->chip_select];
  381. pr_debug("%s: mode %d, %u bpw, %d hz\n", __func__,
  382. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  383. if (gpio >= 0)
  384. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  385. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  386. return 0;
  387. }
  388. static void spi_imx_cleanup(struct spi_device *spi)
  389. {
  390. }
  391. static int __init spi_imx_probe(struct platform_device *pdev)
  392. {
  393. struct spi_imx_master *mxc_platform_info;
  394. struct spi_master *master;
  395. struct spi_imx_data *spi_imx;
  396. struct resource *res;
  397. int i, ret;
  398. mxc_platform_info = (struct spi_imx_master *)pdev->dev.platform_data;
  399. if (!mxc_platform_info) {
  400. dev_err(&pdev->dev, "can't get the platform data\n");
  401. return -EINVAL;
  402. }
  403. master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
  404. if (!master)
  405. return -ENOMEM;
  406. platform_set_drvdata(pdev, master);
  407. master->bus_num = pdev->id;
  408. master->num_chipselect = mxc_platform_info->num_chipselect;
  409. spi_imx = spi_master_get_devdata(master);
  410. spi_imx->bitbang.master = spi_master_get(master);
  411. spi_imx->chipselect = mxc_platform_info->chipselect;
  412. for (i = 0; i < master->num_chipselect; i++) {
  413. if (spi_imx->chipselect[i] < 0)
  414. continue;
  415. ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
  416. if (ret) {
  417. i--;
  418. while (i > 0)
  419. if (spi_imx->chipselect[i] >= 0)
  420. gpio_free(spi_imx->chipselect[i--]);
  421. dev_err(&pdev->dev, "can't get cs gpios");
  422. goto out_master_put;
  423. }
  424. }
  425. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  426. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  427. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  428. spi_imx->bitbang.master->setup = spi_imx_setup;
  429. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  430. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  431. init_completion(&spi_imx->xfer_done);
  432. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  433. if (!res) {
  434. dev_err(&pdev->dev, "can't get platform resource\n");
  435. ret = -ENOMEM;
  436. goto out_gpio_free;
  437. }
  438. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  439. dev_err(&pdev->dev, "request_mem_region failed\n");
  440. ret = -EBUSY;
  441. goto out_gpio_free;
  442. }
  443. spi_imx->base = ioremap(res->start, resource_size(res));
  444. if (!spi_imx->base) {
  445. ret = -EINVAL;
  446. goto out_release_mem;
  447. }
  448. spi_imx->irq = platform_get_irq(pdev, 0);
  449. if (!spi_imx->irq) {
  450. ret = -EINVAL;
  451. goto out_iounmap;
  452. }
  453. ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
  454. if (ret) {
  455. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  456. goto out_iounmap;
  457. }
  458. if (cpu_is_mx31() || cpu_is_mx35()) {
  459. spi_imx->intctrl = mx31_intctrl;
  460. spi_imx->config = mx31_config;
  461. spi_imx->trigger = mx31_trigger;
  462. spi_imx->rx_available = mx31_rx_available;
  463. } else if (cpu_is_mx27() || cpu_is_mx21()) {
  464. spi_imx->intctrl = mx27_intctrl;
  465. spi_imx->config = mx27_config;
  466. spi_imx->trigger = mx27_trigger;
  467. spi_imx->rx_available = mx27_rx_available;
  468. } else if (cpu_is_mx1()) {
  469. spi_imx->intctrl = mx1_intctrl;
  470. spi_imx->config = mx1_config;
  471. spi_imx->trigger = mx1_trigger;
  472. spi_imx->rx_available = mx1_rx_available;
  473. } else
  474. BUG();
  475. spi_imx->clk = clk_get(&pdev->dev, NULL);
  476. if (IS_ERR(spi_imx->clk)) {
  477. dev_err(&pdev->dev, "unable to get clock\n");
  478. ret = PTR_ERR(spi_imx->clk);
  479. goto out_free_irq;
  480. }
  481. clk_enable(spi_imx->clk);
  482. spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
  483. if (!cpu_is_mx31() || !cpu_is_mx35())
  484. writel(1, spi_imx->base + MXC_RESET);
  485. spi_imx->intctrl(spi_imx, 0);
  486. ret = spi_bitbang_start(&spi_imx->bitbang);
  487. if (ret) {
  488. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  489. goto out_clk_put;
  490. }
  491. dev_info(&pdev->dev, "probed\n");
  492. return ret;
  493. out_clk_put:
  494. clk_disable(spi_imx->clk);
  495. clk_put(spi_imx->clk);
  496. out_free_irq:
  497. free_irq(spi_imx->irq, spi_imx);
  498. out_iounmap:
  499. iounmap(spi_imx->base);
  500. out_release_mem:
  501. release_mem_region(res->start, resource_size(res));
  502. out_gpio_free:
  503. for (i = 0; i < master->num_chipselect; i++)
  504. if (spi_imx->chipselect[i] >= 0)
  505. gpio_free(spi_imx->chipselect[i]);
  506. out_master_put:
  507. spi_master_put(master);
  508. kfree(master);
  509. platform_set_drvdata(pdev, NULL);
  510. return ret;
  511. }
  512. static int __exit spi_imx_remove(struct platform_device *pdev)
  513. {
  514. struct spi_master *master = platform_get_drvdata(pdev);
  515. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  516. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  517. int i;
  518. spi_bitbang_stop(&spi_imx->bitbang);
  519. writel(0, spi_imx->base + MXC_CSPICTRL);
  520. clk_disable(spi_imx->clk);
  521. clk_put(spi_imx->clk);
  522. free_irq(spi_imx->irq, spi_imx);
  523. iounmap(spi_imx->base);
  524. for (i = 0; i < master->num_chipselect; i++)
  525. if (spi_imx->chipselect[i] >= 0)
  526. gpio_free(spi_imx->chipselect[i]);
  527. spi_master_put(master);
  528. release_mem_region(res->start, resource_size(res));
  529. platform_set_drvdata(pdev, NULL);
  530. return 0;
  531. }
  532. static struct platform_driver spi_imx_driver = {
  533. .driver = {
  534. .name = DRIVER_NAME,
  535. .owner = THIS_MODULE,
  536. },
  537. .probe = spi_imx_probe,
  538. .remove = __exit_p(spi_imx_remove),
  539. };
  540. static int __init spi_imx_init(void)
  541. {
  542. return platform_driver_register(&spi_imx_driver);
  543. }
  544. static void __exit spi_imx_exit(void)
  545. {
  546. platform_driver_unregister(&spi_imx_driver);
  547. }
  548. module_init(spi_imx_init);
  549. module_exit(spi_imx_exit);
  550. MODULE_DESCRIPTION("SPI Master Controller driver");
  551. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  552. MODULE_LICENSE("GPL");