m32r_pcc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * drivers/pcmcia/m32r_pcc.c
  3. *
  4. * Device driver for the PCMCIA functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/fcntl.h>
  14. #include <linux/string.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/slab.h>
  19. #include <linux/ioport.h>
  20. #include <linux/delay.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/bitops.h>
  25. #include <asm/irq.h>
  26. #include <asm/io.h>
  27. #include <asm/system.h>
  28. #include <asm/addrspace.h>
  29. #include <pcmcia/cs_types.h>
  30. #include <pcmcia/ss.h>
  31. #include <pcmcia/cs.h>
  32. /* XXX: should be moved into asm/irq.h */
  33. #define PCC0_IRQ 24
  34. #define PCC1_IRQ 25
  35. #include "m32r_pcc.h"
  36. #define CHAOS_PCC_DEBUG
  37. #ifdef CHAOS_PCC_DEBUG
  38. static volatile u_short dummy_readbuf;
  39. #endif
  40. #define PCC_DEBUG_DBEX
  41. /* Poll status interval -- 0 means default to interrupt */
  42. static int poll_interval = 0;
  43. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  44. typedef struct pcc_socket {
  45. u_short type, flags;
  46. struct pcmcia_socket socket;
  47. unsigned int number;
  48. unsigned int ioaddr;
  49. u_long mapaddr;
  50. u_long base; /* PCC register base */
  51. u_char cs_irq, intr;
  52. pccard_io_map io_map[MAX_IO_WIN];
  53. pccard_mem_map mem_map[MAX_WIN];
  54. u_char io_win;
  55. u_char mem_win;
  56. pcc_as_t current_space;
  57. u_char last_iodbex;
  58. #ifdef CHAOS_PCC_DEBUG
  59. u_char last_iosize;
  60. #endif
  61. #ifdef CONFIG_PROC_FS
  62. struct proc_dir_entry *proc;
  63. #endif
  64. } pcc_socket_t;
  65. static int pcc_sockets = 0;
  66. static pcc_socket_t socket[M32R_MAX_PCC] = {
  67. { 0, }, /* ... */
  68. };
  69. /*====================================================================*/
  70. static unsigned int pcc_get(u_short, unsigned int);
  71. static void pcc_set(u_short, unsigned int , unsigned int );
  72. static DEFINE_SPINLOCK(pcc_lock);
  73. void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
  74. {
  75. u_long addr;
  76. u_long flags;
  77. int need_ex;
  78. #ifdef PCC_DEBUG_DBEX
  79. int _dbex;
  80. #endif
  81. pcc_socket_t *t = &socket[sock];
  82. #ifdef CHAOS_PCC_DEBUG
  83. int map_changed = 0;
  84. #endif
  85. /* Need lock ? */
  86. spin_lock_irqsave(&pcc_lock, flags);
  87. /*
  88. * Check if need dbex
  89. */
  90. need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
  91. #ifdef PCC_DEBUG_DBEX
  92. _dbex = need_ex;
  93. need_ex = 0;
  94. #endif
  95. /*
  96. * calculate access address
  97. */
  98. addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
  99. /*
  100. * Check current mapping
  101. */
  102. if (t->current_space != as_io || t->last_iodbex != need_ex) {
  103. u_long cbsz;
  104. /*
  105. * Disable first
  106. */
  107. pcc_set(sock, PCCR, 0);
  108. /*
  109. * Set mode and io address
  110. */
  111. cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
  112. pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
  113. pcc_set(sock, PCADR, addr & 0x1ff00000);
  114. /*
  115. * Enable and read it
  116. */
  117. pcc_set(sock, PCCR, 1);
  118. #ifdef CHAOS_PCC_DEBUG
  119. #if 0
  120. map_changed = (t->current_space == as_attr && size == 2); /* XXX */
  121. #else
  122. map_changed = 1;
  123. #endif
  124. #endif
  125. t->current_space = as_io;
  126. }
  127. /*
  128. * access to IO space
  129. */
  130. if (size == 1) {
  131. /* Byte */
  132. unsigned char *bp = (unsigned char *)buf;
  133. #ifdef CHAOS_DEBUG
  134. if (map_changed) {
  135. dummy_readbuf = readb(addr);
  136. }
  137. #endif
  138. if (wr) {
  139. /* write Byte */
  140. while (nmemb--) {
  141. writeb(*bp++, addr);
  142. }
  143. } else {
  144. /* read Byte */
  145. while (nmemb--) {
  146. *bp++ = readb(addr);
  147. }
  148. }
  149. } else {
  150. /* Word */
  151. unsigned short *bp = (unsigned short *)buf;
  152. #ifdef CHAOS_PCC_DEBUG
  153. if (map_changed) {
  154. dummy_readbuf = readw(addr);
  155. }
  156. #endif
  157. if (wr) {
  158. /* write Word */
  159. while (nmemb--) {
  160. #ifdef PCC_DEBUG_DBEX
  161. if (_dbex) {
  162. unsigned char *cp = (unsigned char *)bp;
  163. unsigned short tmp;
  164. tmp = cp[1] << 8 | cp[0];
  165. writew(tmp, addr);
  166. bp++;
  167. } else
  168. #endif
  169. writew(*bp++, addr);
  170. }
  171. } else {
  172. /* read Word */
  173. while (nmemb--) {
  174. #ifdef PCC_DEBUG_DBEX
  175. if (_dbex) {
  176. unsigned char *cp = (unsigned char *)bp;
  177. unsigned short tmp;
  178. tmp = readw(addr);
  179. cp[0] = tmp & 0xff;
  180. cp[1] = (tmp >> 8) & 0xff;
  181. bp++;
  182. } else
  183. #endif
  184. *bp++ = readw(addr);
  185. }
  186. }
  187. }
  188. #if 1
  189. /* addr is no longer used */
  190. if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
  191. printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
  192. port, size * 8);
  193. pcc_set(sock, PCIRC, addr);
  194. }
  195. #endif
  196. /*
  197. * save state
  198. */
  199. t->last_iosize = size;
  200. t->last_iodbex = need_ex;
  201. /* Need lock ? */
  202. spin_unlock_irqrestore(&pcc_lock,flags);
  203. return;
  204. }
  205. void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  206. pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
  207. }
  208. void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  209. pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
  210. }
  211. /*====================================================================*/
  212. #define IS_REGISTERED 0x2000
  213. #define IS_ALIVE 0x8000
  214. typedef struct pcc_t {
  215. char *name;
  216. u_short flags;
  217. } pcc_t;
  218. static pcc_t pcc[] = {
  219. { "xnux2", 0 }, { "xnux2", 0 },
  220. };
  221. static irqreturn_t pcc_interrupt(int, void *);
  222. /*====================================================================*/
  223. static struct timer_list poll_timer;
  224. static unsigned int pcc_get(u_short sock, unsigned int reg)
  225. {
  226. return inl(socket[sock].base + reg);
  227. }
  228. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  229. {
  230. outl(data, socket[sock].base + reg);
  231. }
  232. /*======================================================================
  233. See if a card is present, powered up, in IO mode, and already
  234. bound to a (non PC Card) Linux driver. We leave these alone.
  235. We make an exception for cards that seem to be serial devices.
  236. ======================================================================*/
  237. static int __init is_alive(u_short sock)
  238. {
  239. unsigned int stat;
  240. unsigned int f;
  241. stat = pcc_get(sock, PCIRC);
  242. f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
  243. if(!f){
  244. printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
  245. return 0;
  246. }
  247. if(f!=3)
  248. printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
  249. else
  250. printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
  251. return 0;
  252. }
  253. static void add_pcc_socket(ulong base, int irq, ulong mapaddr,
  254. unsigned int ioaddr)
  255. {
  256. pcc_socket_t *t = &socket[pcc_sockets];
  257. /* add sockets */
  258. t->ioaddr = ioaddr;
  259. t->mapaddr = mapaddr;
  260. t->base = base;
  261. #ifdef CHAOS_PCC_DEBUG
  262. t->flags = MAP_16BIT;
  263. #else
  264. t->flags = 0;
  265. #endif
  266. if (is_alive(pcc_sockets))
  267. t->flags |= IS_ALIVE;
  268. /* add pcc */
  269. if (t->base > 0) {
  270. request_region(t->base, 0x20, "m32r-pcc");
  271. }
  272. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  273. printk("pcc at 0x%08lx\n", t->base);
  274. /* Update socket interrupt information, capabilities */
  275. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  276. t->socket.map_size = M32R_PCC_MAPSIZE;
  277. t->socket.io_offset = ioaddr; /* use for io access offset */
  278. t->socket.irq_mask = 0;
  279. t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
  280. request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
  281. pcc_sockets++;
  282. return;
  283. }
  284. /*====================================================================*/
  285. static irqreturn_t pcc_interrupt(int irq, void *dev)
  286. {
  287. int i, j, irc;
  288. u_int events, active;
  289. int handled = 0;
  290. pr_debug("m32r_pcc: pcc_interrupt(%d)\n", irq);
  291. for (j = 0; j < 20; j++) {
  292. active = 0;
  293. for (i = 0; i < pcc_sockets; i++) {
  294. if ((socket[i].cs_irq != irq) &&
  295. (socket[i].socket.pci_irq != irq))
  296. continue;
  297. handled = 1;
  298. irc = pcc_get(i, PCIRC);
  299. irc >>=16;
  300. pr_debug("m32r_pcc: interrupt: socket %d pcirc 0x%02x ",
  301. i, irc);
  302. if (!irc)
  303. continue;
  304. events = (irc) ? SS_DETECT : 0;
  305. events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
  306. pr_debug("m32r_pcc: event 0x%02x\n", events);
  307. if (events)
  308. pcmcia_parse_events(&socket[i].socket, events);
  309. active |= events;
  310. active = 0;
  311. }
  312. if (!active) break;
  313. }
  314. if (j == 20)
  315. printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
  316. pr_debug("m32r_pcc: interrupt done\n");
  317. return IRQ_RETVAL(handled);
  318. } /* pcc_interrupt */
  319. static void pcc_interrupt_wrapper(u_long data)
  320. {
  321. pcc_interrupt(0, NULL);
  322. init_timer(&poll_timer);
  323. poll_timer.expires = jiffies + poll_interval;
  324. add_timer(&poll_timer);
  325. }
  326. /*====================================================================*/
  327. static int _pcc_get_status(u_short sock, u_int *value)
  328. {
  329. u_int status;
  330. status = pcc_get(sock,PCIRC);
  331. *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
  332. ? SS_DETECT : 0;
  333. status = pcc_get(sock,PCCR);
  334. #if 0
  335. *value |= (status & PCCR_PCEN) ? SS_READY : 0;
  336. #else
  337. *value |= SS_READY; /* XXX: always */
  338. #endif
  339. status = pcc_get(sock,PCCSIGCR);
  340. *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
  341. pr_debug("m32r_pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
  342. return 0;
  343. } /* _get_status */
  344. /*====================================================================*/
  345. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  346. {
  347. u_long reg = 0;
  348. pr_debug("m32r_pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  349. "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
  350. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  351. if (state->Vcc) {
  352. /*
  353. * 5V only
  354. */
  355. if (state->Vcc == 50) {
  356. reg |= PCCSIGCR_VEN;
  357. } else {
  358. return -EINVAL;
  359. }
  360. }
  361. if (state->flags & SS_RESET) {
  362. pr_debug("m32r_pcc: :RESET\n");
  363. reg |= PCCSIGCR_CRST;
  364. }
  365. if (state->flags & SS_OUTPUT_ENA){
  366. pr_debug("m32r_pcc: :OUTPUT_ENA\n");
  367. /* bit clear */
  368. } else {
  369. reg |= PCCSIGCR_SEN;
  370. }
  371. pcc_set(sock,PCCSIGCR,reg);
  372. if(state->flags & SS_IOCARD){
  373. pr_debug("m32r_pcc: :IOCARD");
  374. }
  375. if (state->flags & SS_PWR_AUTO) {
  376. pr_debug("m32r_pcc: :PWR_AUTO");
  377. }
  378. if (state->csc_mask & SS_DETECT)
  379. pr_debug("m32r_pcc: :csc-SS_DETECT");
  380. if (state->flags & SS_IOCARD) {
  381. if (state->csc_mask & SS_STSCHG)
  382. pr_debug("m32r_pcc: :STSCHG");
  383. } else {
  384. if (state->csc_mask & SS_BATDEAD)
  385. pr_debug("m32r_pcc: :BATDEAD");
  386. if (state->csc_mask & SS_BATWARN)
  387. pr_debug("m32r_pcc: :BATWARN");
  388. if (state->csc_mask & SS_READY)
  389. pr_debug("m32r_pcc: :READY");
  390. }
  391. pr_debug("m32r_pcc: \n");
  392. return 0;
  393. } /* _set_socket */
  394. /*====================================================================*/
  395. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  396. {
  397. u_char map;
  398. pr_debug("m32r_pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  399. "%#llx-%#llx)\n", sock, io->map, io->flags,
  400. io->speed, (unsigned long long)io->start,
  401. (unsigned long long)io->stop);
  402. map = io->map;
  403. return 0;
  404. } /* _set_io_map */
  405. /*====================================================================*/
  406. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  407. {
  408. u_char map = mem->map;
  409. u_long mode;
  410. u_long addr;
  411. pcc_socket_t *t = &socket[sock];
  412. #ifdef CHAOS_PCC_DEBUG
  413. #if 0
  414. pcc_as_t last = t->current_space;
  415. #endif
  416. #endif
  417. pr_debug("m32r_pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  418. "%#llx, %#x)\n", sock, map, mem->flags,
  419. mem->speed, (unsigned long long)mem->static_start,
  420. mem->card_start);
  421. /*
  422. * sanity check
  423. */
  424. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  425. return -EINVAL;
  426. }
  427. /*
  428. * de-activate
  429. */
  430. if ((mem->flags & MAP_ACTIVE) == 0) {
  431. t->current_space = as_none;
  432. return 0;
  433. }
  434. /*
  435. * Disable first
  436. */
  437. pcc_set(sock, PCCR, 0);
  438. /*
  439. * Set mode
  440. */
  441. if (mem->flags & MAP_ATTRIB) {
  442. mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
  443. t->current_space = as_attr;
  444. } else {
  445. mode = 0; /* common memory */
  446. t->current_space = as_comm;
  447. }
  448. pcc_set(sock, PCMOD, mode);
  449. /*
  450. * Set address
  451. */
  452. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  453. pcc_set(sock, PCADR, addr);
  454. mem->static_start = addr + mem->card_start;
  455. /*
  456. * Enable again
  457. */
  458. pcc_set(sock, PCCR, 1);
  459. #ifdef CHAOS_PCC_DEBUG
  460. #if 0
  461. if (last != as_attr) {
  462. #else
  463. if (1) {
  464. #endif
  465. dummy_readbuf = *(u_char *)(addr + KSEG1);
  466. }
  467. #endif
  468. return 0;
  469. } /* _set_mem_map */
  470. #if 0 /* driver model ordering issue */
  471. /*======================================================================
  472. Routines for accessing socket information and register dumps via
  473. /proc/bus/pccard/...
  474. ======================================================================*/
  475. static ssize_t show_info(struct class_device *class_dev, char *buf)
  476. {
  477. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  478. socket.dev);
  479. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  480. pcc[s->type].name, s->base);
  481. }
  482. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  483. {
  484. /* FIXME */
  485. return 0;
  486. }
  487. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  488. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  489. #endif
  490. /*====================================================================*/
  491. /* this is horribly ugly... proper locking needs to be done here at
  492. * some time... */
  493. #define LOCKED(x) do { \
  494. int retval; \
  495. unsigned long flags; \
  496. spin_lock_irqsave(&pcc_lock, flags); \
  497. retval = x; \
  498. spin_unlock_irqrestore(&pcc_lock, flags); \
  499. return retval; \
  500. } while (0)
  501. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  502. {
  503. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  504. if (socket[sock].flags & IS_ALIVE) {
  505. *value = 0;
  506. return -EINVAL;
  507. }
  508. LOCKED(_pcc_get_status(sock, value));
  509. }
  510. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  511. {
  512. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  513. if (socket[sock].flags & IS_ALIVE)
  514. return -EINVAL;
  515. LOCKED(_pcc_set_socket(sock, state));
  516. }
  517. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  518. {
  519. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  520. if (socket[sock].flags & IS_ALIVE)
  521. return -EINVAL;
  522. LOCKED(_pcc_set_io_map(sock, io));
  523. }
  524. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  525. {
  526. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  527. if (socket[sock].flags & IS_ALIVE)
  528. return -EINVAL;
  529. LOCKED(_pcc_set_mem_map(sock, mem));
  530. }
  531. static int pcc_init(struct pcmcia_socket *s)
  532. {
  533. pr_debug("m32r_pcc: init call\n");
  534. return 0;
  535. }
  536. static struct pccard_operations pcc_operations = {
  537. .init = pcc_init,
  538. .get_status = pcc_get_status,
  539. .set_socket = pcc_set_socket,
  540. .set_io_map = pcc_set_io_map,
  541. .set_mem_map = pcc_set_mem_map,
  542. };
  543. static int pcc_drv_pcmcia_suspend(struct platform_device *dev,
  544. pm_message_t state)
  545. {
  546. return pcmcia_socket_dev_suspend(&dev->dev);
  547. }
  548. static int pcc_drv_pcmcia_resume(struct platform_device *dev)
  549. {
  550. return pcmcia_socket_dev_resume(&dev->dev);
  551. }
  552. /*====================================================================*/
  553. static struct platform_driver pcc_driver = {
  554. .driver = {
  555. .name = "pcc",
  556. .owner = THIS_MODULE,
  557. },
  558. .suspend = pcc_drv_pcmcia_suspend,
  559. .resume = pcc_drv_pcmcia_resume,
  560. };
  561. static struct platform_device pcc_device = {
  562. .name = "pcc",
  563. .id = 0,
  564. };
  565. /*====================================================================*/
  566. static int __init init_m32r_pcc(void)
  567. {
  568. int i, ret;
  569. ret = platform_driver_register(&pcc_driver);
  570. if (ret)
  571. return ret;
  572. ret = platform_device_register(&pcc_device);
  573. if (ret){
  574. platform_driver_unregister(&pcc_driver);
  575. return ret;
  576. }
  577. printk(KERN_INFO "m32r PCC probe:\n");
  578. pcc_sockets = 0;
  579. add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
  580. #ifdef CONFIG_M32RPCC_SLOT2
  581. add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
  582. #endif
  583. if (pcc_sockets == 0) {
  584. printk("socket is not found.\n");
  585. platform_device_unregister(&pcc_device);
  586. platform_driver_unregister(&pcc_driver);
  587. return -ENODEV;
  588. }
  589. /* Set up interrupt handler(s) */
  590. for (i = 0 ; i < pcc_sockets ; i++) {
  591. socket[i].socket.dev.parent = &pcc_device.dev;
  592. socket[i].socket.ops = &pcc_operations;
  593. socket[i].socket.resource_ops = &pccard_static_ops;
  594. socket[i].socket.owner = THIS_MODULE;
  595. socket[i].number = i;
  596. ret = pcmcia_register_socket(&socket[i].socket);
  597. if (!ret)
  598. socket[i].flags |= IS_REGISTERED;
  599. #if 0 /* driver model ordering issue */
  600. class_device_create_file(&socket[i].socket.dev,
  601. &class_device_attr_info);
  602. class_device_create_file(&socket[i].socket.dev,
  603. &class_device_attr_exca);
  604. #endif
  605. }
  606. /* Finally, schedule a polling interrupt */
  607. if (poll_interval != 0) {
  608. poll_timer.function = pcc_interrupt_wrapper;
  609. poll_timer.data = 0;
  610. init_timer(&poll_timer);
  611. poll_timer.expires = jiffies + poll_interval;
  612. add_timer(&poll_timer);
  613. }
  614. return 0;
  615. } /* init_m32r_pcc */
  616. static void __exit exit_m32r_pcc(void)
  617. {
  618. int i;
  619. for (i = 0; i < pcc_sockets; i++)
  620. if (socket[i].flags & IS_REGISTERED)
  621. pcmcia_unregister_socket(&socket[i].socket);
  622. platform_device_unregister(&pcc_device);
  623. if (poll_interval != 0)
  624. del_timer_sync(&poll_timer);
  625. platform_driver_unregister(&pcc_driver);
  626. } /* exit_m32r_pcc */
  627. module_init(init_m32r_pcc);
  628. module_exit(exit_m32r_pcc);
  629. MODULE_LICENSE("Dual MPL/GPL");
  630. /*====================================================================*/